# 131.072-BIT DYNAMIC RANDOM-ACCESS MEMORY

APRIL 1985-REVISED NOVEMBER 1985

- 2 X 65.536 X 1 Organization
- Single 5-V Supply (10% Tolerance)
- Operating Free-Air Temperature . . . 0°C to 70°C
- Long Refresh Period . . . 4 ms
- Low Refresh Overhead Time . . . As Low As 1.8% of Total Refresh Period
- All Inputs, Outputs, Clocks Fully TTL Compatible
- 3-State Unlatched Output
- Common I/O Capability with "Early Write" Feature
- Page-Mode Operation for Faster Access
- Low Power Dissipation
  - Operating . . . 193 mW (Typ)
  - Standby . . . 35 mW (Typ)
- Max Access/Min Cycle Times:

|              | ACCESS         | ACCESS         | READ   | READ-  |
|--------------|----------------|----------------|--------|--------|
|              | TIME           | TIME           | OR     | MODIFY |
|              | ROW            | COLUMN         | WRITE  | WRITE  |
|              | <b>ADDRESS</b> | <b>ADDRESS</b> | CYCLE  | CYCLE  |
|              | (MAX)          | (MAX)          | (MIN)  | (MIN)  |
| TMS41128B-15 | 150 ns         | 85 ns          | 260 ns | 315 ns |

SMOS (Scaled-MOS) N-Channel Technology

#### 16-PIN PLASTIC DUAL-IN-LINE STACKED PACKAGES 1 (TOP VIEW)



TRAST (pin 3) selects the lower DRAM, and pin 3 on the upper DRAM is a no connect. RAS2 (pin 4) selects the upper DRAM, and pin 4 on the lower DRAM is a no connect.

| PIN NOMENCLATURE |                       |  |  |  |
|------------------|-----------------------|--|--|--|
| A0-A7            | Address Inputs        |  |  |  |
| CAS              | Column-Address Strobe |  |  |  |
| D                | Data In               |  |  |  |
| a                | Data Out              |  |  |  |
| RAS1, RAS2       | Row-Address Strobes   |  |  |  |
| $v_{DD}$         | 5-V Supply            |  |  |  |
| VSS              | Ground                |  |  |  |
| ₩                | Write Enable          |  |  |  |

# description

The TMS41128B consists of two high-speed, 65,536-bit, dynamic random-access memories that are separately packaged. These DRAMs are electrically similar to TMS4164s; however, the pin out is different. The two packages are permanently connected, pin for pin, one on top of the other. The result is a 16-pin memory device organized as 131,072 words of one bit each with essentially the same characteristics of the TMS4164 NMOS dynamic RAM.

A logic low on the RAS1 input selects the lower DRAM; a logic low on the RAS2 input selects the upper DRAM.

The TMS41128B-15 features a RAS access time of 150 ns. Power dissipation is 193 mW typical operating, 35 mW typical standby.

Refresh period is extended to 4 ms, and during this period each of the 256 rows must be strobed with RAS1 and RAS2 in order to retain data. CAS can remain high during the refresh sequence to conserve power.

All inputs and outputs, including clock, are compatible with Series 74 TTL. All address lines and data in are latched on chip to simplify system design. Data out is unlatched to allow greater system flexibility,

The TMS41128B is offered in 16-pin plastic dual-in-line stacked packages and is guaranteed for operation from 0°C to 70°C. This package is designed for insertion in mounting-hole rows on 300-mil (7,62-mm) centers.

#### operation

#### address (A0 through A7)

Sixteen address bits are required to decode 1 of 65,536 storage cell locations. Eight row-address bits are set up on pins A0 through A7 and latched onto the chip by the row-address strobe (RAS1 or RAS2). Then the eight column-address bits are set up on pins A0 through A7 and latched onto the chip by the columnaddress strobe (CAS). All addresses must be stable on or before the falling edges of RAS1, RAS2, and CAS. RAS1 and RAS2 are similar to a chip enable in that they activate the sense amplifiers as well as the row decoder, CAS is used as a chip select activating the column decoder and the input and output buffers. When CAS is applied to the device, only one of the RAS signals (either RAS1 or RAS2) must be applied to select either the lower DRAM or the upper DRAM. When a RAS-only refresh is performed (CAS logic high), both RAS1 and RAS2 may be applied simultaneously.

#### write enable (W)

The read or write mode is selected through the write-enable (W) input. A logic high on the W input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When W goes low prior to CAS, data out will remain in the high-impedance state for the entire cycle permitting common I/O operation.

#### data in (D)

Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of CAS or W strobes data into the on-chip data latch. This latch can be driven from standard TTL circuits without a pull-up resistor. In an early write cycle, W is brought low prior to CAS and the data is strobed in by CAS with setup and hold times referenced to this signal. In a delayed-write or read-modifywrite cycle, CAS will already be low, thus the data will be stroped in by W with setup and hold times referenced to this signal.

#### data out (Q)

The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan out of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until CAS is brought low. In a read cycle the output goes active after the access time interval ta(C) that begins with the negative transition of CAS as long as ta(R) is satisfied. The output becomes valid after the access time has elapsed and remains valid while CAS is low; CAS going high returns it to a high-impedance state. In an early write cycle, the output is always in the high-impedance state. In a delayed-write or read-modify-write cycle, the output will follow the sequence for the read cycle.

#### refresh

A refresh operation must be performed at least every 4 ms on both DRAMs to retain data. Since the output buffer is in the high-impedance state unless CAS is applied, The RAS-only refresh sequence avoids any output during refresh. Strobing each of the 256 row addresses (A0 through A7) with both RAS1 and RAS2 causes all bits in each row to be refreshed. CAS must remain high (inactive) for this refresh sequence.

#### page mode

Page-mode operation allows effectively faster memory access by keeping the same row address and strobing successive column addresses onto the chip. Thus, the time required to setup and strobe sequential row addresses for the same page is eliminated. To extend beyond the 256 column locations on a single RAM. the row address and RAS are applied to multiple 64K RAMs. CAS is then decoded to select the proper RAM.

After power up, RAS1 and RAS2 must remain high for 100 µs immediately prior to initialization. Initialization consists of performing eight RAS cycles before proper device operation is achieved.



A0-A7

CAS

RAS

D

RAS2 (4)

(<u>14)</u> Q

G23/(REFRESH ROW)

>23C22

24 [PWR DWN] 39 - C21 (COL)

> -23,21D 24EN - A,22D

38

38

39

40

40

39 G24

ΑO

A1 (6)

A2

АЗ

A4

Α5 (13)

A6 (9)

RAS1 (3)

RAS2 (4)

(7)

(12)

(11)

(10)

(15), CAS

(2) w

(1) D

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and EC Publication 617-12.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted) †

| Voltage on any pin except VDD and data out (see Note 1) |
|---------------------------------------------------------|
| Voltage on VDD supply and data out with respect to VSS  |
| Short circuit output current                            |
| Power dissipation                                       |
| Operating free-air temperature range                    |
| Storage temperature range                               |

<sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values in this data sheet are with respect to VSS.

 Additional information concerning the handling of ESD sensitive devices is available in a document entitled "Guidelines for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies" in Section 12.

### recommended operating conditions

|                |                                             |                         |      | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------------------|-------------------------|------|-----|-----|-----|------|
| VDD            | Supply voltage                              | Supply voltage          |      | 4.5 | 5   | 5.5 | ٧    |
| VSS            | Supply voltage                              |                         |      | 0   |     | ٧   |      |
| V              | High-level input voltage                    | V <sub>DD</sub> = 4.5 V |      | 2.4 |     | 4.8 | v -  |
| VIH            |                                             | V <sub>DD</sub> = 5.5 V |      | 2.4 |     | 6   |      |
| VIL            | Low-level input voltage (see Notes 3 and 4) |                         | -0.6 |     | 0.8 | ٧   |      |
| T <sub>A</sub> | Operating free-air temperature              |                         | 0    |     | 70  | °C  |      |

NOTES: 3. The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only.

4. Due to input protection circuitry, the applied voltage may begin to clamp at -0.6 V. Test conditions must comprehend this occurrence. See application report entitled "TMS4164A and TMS4416 Input Protection Diode" on page 9-5.

# electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                            | TEST CONDITIONS                                                                       | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|--------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------------------|------|------|
| Vон                | High-level output voltage                            | I <sub>OH</sub> = -5 mA                                                               | 2.4 |                  |      | V    |
| VQL                | Low-level output voltage                             | I <sub>OL</sub> = 4.2 mA                                                              |     |                  | 0.4  | ٧    |
| l <sub>l</sub>     | Input current (leakage)                              | $V_I = 0 \text{ V to } 5.8 \text{ V, } V_{DD} = 5 \text{ V,}$<br>All other pins = 0 V |     |                  | ± 20 | μΑ   |
| ю                  | Output current (leakage)                             | V <sub>O</sub> = 0.4 to 5.5 V,<br><u>V<sub>DD</sub></u> = 5 V,<br><del>CAS</del> high |     |                  | ± 20 | μΑ   |
| I <sub>DD1</sub>   | Average operating current during read or write cycle | t <sub>C</sub> = minimum cycle, All outputs open                                      |     | 38.5             | 65   | mA   |
| I <sub>DD2</sub> ‡ | Standby current                                      | After 1 memory cycle, RAS and CAS high, All outputs open                              |     | 7                | 10   | mA   |
| IDD3               | Average refresh current                              | t <sub>C</sub> = minimum cycle,<br>RAS low, CAS high,<br>All outputs open             |     |                  | 90   | mA   |
| I <sub>DD4</sub>   | Average page-mode current                            | t <sub>c(P)</sub> = minimum cycle,<br>RAS low, CAS cycling,<br>All outputs open       |     |                  | 90   | mA   |

 $<sup>^{\</sup>dagger}$  All typical values are at T<sub>A</sub> = 25 °C and nominal supply voltages.



<sup>‡</sup>V<sub>1L</sub> > -0.6 V.

# capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz

|                    | PARAMETER                             | TYP <sup>†</sup> | MAX | UNIT |
|--------------------|---------------------------------------|------------------|-----|------|
| C <sub>i(A)</sub>  | Input capacitance, address inputs     | 8                | 14  | pF   |
| C <sub>i(D)</sub>  | Input capacitance, data input         | 8                | 14  | ρF   |
| C <sub>i(RC)</sub> | Input capacitance strobe inputs       | 16               | 20  | ρF   |
| C <sub>i(W)</sub>  | Input capacitance, write-enable input | 16               | 20  | pF   |
| Co                 | Output capacitance                    | 10               | 16  | p₹   |

 $<sup>^{\</sup>dagger}$  All typical values are at T<sub>A</sub> = 25 °C and nominal supply voltages.

# switching characteristics over recommended supply voltage range and operating free-air temperature range

|                      | PARAMETER                             | TEST CONDITIONS                                          | ALT. SYMBOL      | MIN | MAX | UNIT |
|----------------------|---------------------------------------|----------------------------------------------------------|------------------|-----|-----|------|
| t <sub>a</sub> (C)   | Access time from CAS                  | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | †CAC             |     | 85  | ns   |
| t <sub>a(R)</sub>    | Access time from RAS                  | t <sub>RLCL</sub> = MAX,<br>Load = 2 Series 74 TTL gates | †RAC             |     | 150 | ns   |
| <sup>†</sup> dis(CH) | Output disable time<br>after CAS high | C <sub>L</sub> = 100 pF,<br>Load = 2 Series 74 TTL gates | <sup>t</sup> OFF | 0   | 40  | пѕ   |

### timing requirements over recommended supply voltage range and operating free-air temperature range

|                       |                                                  | ALT. SYMBOL                             | MIN | MAX    | UNIT |
|-----------------------|--------------------------------------------------|-----------------------------------------|-----|--------|------|
| <sup>t</sup> c(P)     | Page-mode cycle time                             | <sup>t</sup> PC                         | 160 |        | ns   |
| tc(rd)                | Read cycle time <sup>†</sup>                     | <sup>t</sup> RC                         | 260 |        | ns   |
| ¹c(W)                 | Write cycle time                                 | twc                                     | 260 |        | ns   |
| tc(rdW)               | Read-write/read-modify-write cycle time          | <sup>t</sup> RWC                        | 315 |        | ns   |
| tw(CH)                | Pulse duration, CAS high (precharge time) ‡      | <sup>t</sup> CP                         | 60  |        | ns   |
| tw(CL)                | Pulse duration, CAS low §                        | †CAS                                    | 85  | 10,000 | ns   |
| tw(RH)                | Pulse duration, RAS high (precharge time)        | tRP                                     | 100 |        | ns   |
| tw(RL)                | Pulse duration, RAS low¶                         | tRAS                                    | 150 | 10,000 | ns   |
| tw(W)                 | Write pulse duration                             | tWP                                     | 45  |        | ns   |
| t <sub>t</sub>        | Transition times (rise and fall) for RAS and CAS | tŢ                                      | 3   | 50     | ns   |
| t <sub>su(CA)</sub>   | Column-address setup time                        | †ASC                                    | 0   |        | ns   |
| t <sub>su(RA)</sub>   | Row-address setup time                           | <sup>t</sup> ASR                        | 0   |        | ns   |
| t <sub>su(D)</sub>    | Data setup time                                  | tDS                                     | 0   |        | ns   |
| <sup>t</sup> su(rd)   | Read-command setup time                          | tRCS                                    | 0   |        | ns   |
| t <sub>su</sub> (WCH) | Write-command setup time before CAS high         | <sup>t</sup> CWL                        | 55  |        | ns   |
| t <sub>su</sub> (WRH) | Write-command setup time before RAS high         | <sup>t</sup> RWL                        | 55  |        | ns   |
| th(CLCA)              | Column-address hold time after CAS low           | tCAH                                    | 45  |        | ns   |
| th(RA)                | Row-address hold time                            | <sup>t</sup> RAH                        | 20  |        | ns   |
| th(RLCA)              | Column-address hold time after RAS low           | tAR                                     | 110 |        | ns   |
| th(CLD)               | Data hold time after CAS low                     | <sup>t</sup> DH                         | 45  |        | ns   |
| th(RLD)               | Data hold time after RAS low                     | tDHR                                    | 120 |        | ns   |
| th(WLD)               | Data hold time after W low                       | <sup>t</sup> DH                         | 45  |        | ns   |
| th(CHrd)              | Read-command hold time after CAS high            | tRCH                                    | 0   |        | ns   |
| th(RHrd)              | Read-command hold time after RAS high            | tRRH                                    | 20  |        | ns   |
| th(CLW)               | Write-command hold time after CAS low            | twch                                    | 60  |        | ns   |
| th(RLW)               | Write-command hold time after RAS low            | tWCR                                    | 120 |        | กร   |
| tRLCH                 | Delay time, RAS low to CAS high                  | <sup>†</sup> CSH                        | 150 |        | ns   |
| <sup>t</sup> CHRL     | Delay time, CAS high to RAS low                  | tCRP                                    | 10  |        | ns   |
| <sup>t</sup> CLRH     | Delay time, CAS low to RAS high                  | <sup>t</sup> RSH                        | 85  |        | ns   |
|                       | Delay time, CAS low to W low                     | to                                      | 75  |        | ns   |
| tCLWL                 | {read-modify-write cycle only}                   | tCWD                                    | /5  |        | 115  |
|                       | Delay time, RAS low to CAS low                   |                                         |     |        |      |
| <sup>t</sup> RLCL     | (maximum value specified only                    | <sup>t</sup> RCD                        | 30  | 65     | ns   |
|                       | to guarantee access time)                        |                                         |     |        |      |
|                       | Delay time, RAS low to W low                     |                                         | 150 |        |      |
| tRLWL                 | (read-modify-write cycle only)                   | tRWD                                    | 150 |        | ns   |
|                       | Delay time, W low to CAS                         | • • • • • • • • • • • • • • • • • • • • | 0   |        |      |
| †WLCL                 | low (early write cycle)                          | twcs                                    | ١ ١ |        | กร   |
| trf                   | Refresh time interval                            | <sup>t</sup> REF                        |     | 4      | ms   |
|                       |                                                  |                                         |     |        |      |

NOTE 5: Timing measurements are made at the 10% and 90% points of input and clock transitions. In addition, VIL max and VIH min must be met at the 10% and 90% points.



<sup>†</sup> All cycle times assume t<sub>1</sub> = 5 ns.

<sup>&</sup>lt;sup>‡</sup> Page mode only.

<sup>§</sup> In a read-modify-write cycle, tCLWL and t<sub>su(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (tw(CL)). This applies to page-mode read-modify-write cycles also.

In a read-modify-write cycle, tRLWL and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time (tw(RL)).

### PARAMETER MEASUREMENT INFORMATION



FIGURE 1. LOAD CIRCUIT

# read cycle timing



# early write cycle timing





# write cycle timing



<sup>1</sup> The enable time (t<sub>en</sub>) for a write cycle is equal in duration to the access time from CAS (t<sub>a(C)</sub>) in a read cycle; but the active levels at the output are invalid.

# read-modify-write cycle timing





# page-mode read cycle timing







# RAS-only refresh timing



