# ET4370 - Reconfigurable Computing Design Lab. Assignment

Adding Grayscale Contrast Enhancement functionality to an existing Simple Video Processing Pipeline implementation on FPGA

Group 5

Pradeep Venkatachalam (4735323) & Anurag Kulkarni (4627342)

February 12, 2018

### 1 Introduction

The goal of this assignment is to implement a video processing functionality on an existing simple video processing pipeline on a FPGA. Xilinx's Vivado Design Suite is used to perform a High-Level Synthesis of the chosen algorithm. The hardware development platform used for the lab is Xilinx's PYNQ-Z1, which hosts a ZYNQ XC7Z020-1CLG400C SoC containing an ARM Cortex A9 processor and a Artix-7 family programmable logic<sup>[5]</sup>.

#### 1.1 Background

PYNQ is an open-source project aimed to achieve higher productivity in the design of embedded systems<sup>[5]</sup>. The project offers a technology called Jupyter Notebook, which is a browser based interactive computing environment which uses Python to invoke hardware libraries (overlays) to implement a functionality on the hardware (i.e., on the FPGA<sup>[1]</sup>). PYNQ also comes with open-source packages like OpenCV and Numpy. Thus, Python, here, acts as a glue code to interface to hardware and as a language to develop programs to run on Linux running on the ARM processor. The ipython kernel is a computation engine that executes the Python code, and is thus said to be called by the Notebook(s).

Hardware libraries are meant to speed up the execution of suitable applications (like streaming applications) as they are hardware implementations, capable of massive parallel processing and waiving off the software-hardware interaction latency due to temporal processing. Our intended algorithm is expected to be a (hardware) functionality block inserted within the given pipeline to perform the required image processing. The same algorithm is implemented in software (Python) meant to be run on Linux running on the ARM processor. In section

2, we state our understanding of the provided video processing pipeline's hard-ware implementation. Details of the chosen algorithm and its justification are provided in Section 3. We compare the results obtained for our software and hardware implementations and also state our findings about the limitations in Section 4.

### 2 Video Processing Pipeline

The Video Processing Pipeline code provided makes use of the Video sub-package from PYNQ. The Video hardware subsystem consists of a HDMI-In block, a HDMI-Out block, and a Video DMA<sup>[2]</sup>, as shown in Figure 1.



Figure 1: Block diagram of the Video hardware sub-system<sup>[2]</sup>

A modified pipeline processing is carried out on the Video pipeline. The HDMI signal blocks are AXI-stream<sup>[2]</sup>. A custom AXI-stream IP with an input stream and output stream is inserted into the video pipeline after the pixel\_pack block on the HDMI-In block. The port type s\_axilite, which is a light version of the AXI bus (an on-chip interconnect specification), is used on input side of the blocks which accept the AXI stream, which is used as the video stream. The stream IP block generated from the provided implementation routes the stream to DRAM through the AXI Video Direct Memory Access block. The corresponding block diagram for this Video block is shown in Figure 2.



Figure 2: Portion of the block diagram of the Video block in the basic video pipeline implementation provided between hdmi\_in and hdmi\_out

The stream block is the hardware implementation of the stream function in the main.cpp file of the provided code, thus acting like a top-level module corresponding to this source file. From a software point of view, this function is called each time a new pixel is read (of course, after the previous one has been outputted). Inside this block in the provided code, a form of horizontal filtering is performed (main.cpp being identical to main.hfilt.cpp). Thus, this function was to be modified, and after generating the corresponding (stream) block, this block would replace the stream block in the original pipeline (Figure 2) to implement our functionality.

## 3 Grayscale conversion and Contrast Enhancement - justification of choice

As explained in Section 2, a suitable algorithm for stream processing was required, and which also would not require storing an entire *linearized* frame. Thus, the task of grayscale conversion of the input frame and performing contrast enhancement on it was taken under consideration. The algorithm is explained below.

**Step 1**: Convert each pixel to grayscale using the formula:

```
gray[i,j] = 0.3*color[i,j,2] + 0.59*color[i,j,1] + 0.11*color[i,j,0]
```

The order of the 8-bit color value locations (indices) for each 24-bit pixel data was 0 for red, 1 for green, and 2 for blue. Thus, the gray pixel color value requires 8-bit storage.

**Step 2**: Update histogram based on the gray level of each pixel. This histogram holds for an entire frame.

**Step 3**: Modify the gray pixel value in the following manner:

**Step 4**: Calculate threshold\_max and threshold\_min from the histogram for each frame to be used by the next frame.

```
\begin{array}{l} x=0\\ \text{while}\,(x<\text{HISTOGRAM\_SIZE}\,\,\text{and}\,\,\text{histogram}\,[x]<\text{CONTRAST\_THRESHOLD})\colon\\ &x=x+1\\ \text{threshold\_min}=x\\ x=\text{HISTOGRAM\_SIZE}-1\\ \text{while}\,(x>\text{mini}\,\,\text{and}\,\,\text{histogram}\,[x]<\text{CONTRAST\_THRESHOLD})\colon\\ &x=x-1\\ \text{threshold\_max}=x \end{array}
```

where  $HISTOGRAM\_SIZE = 256$  and  $CONTRAST\_THRESHOLD = 80$  (found through arbitrary experiments).

The entire operation per frame mentioned in the steps above can be summarized as per Figure 2 from a histogram perspective.



Figure 3: Contrast enhancement operation for a grayscaled frame from a histogram perspective

The threshold\_max and threshold\_min values are 255 and 0 respectively by default. This means that for the first frame, no contrast enhancement is actually performed as 0 and 255 are the limits of the histogram for 8-bit gray values, but the subsequent frames will be contrast enhanced through thresholding with thresholds calculated based on previous frame. The result would not be visually very different due to the high coherence likelihood between consequent video frames. This eliminates the requirement for storing an entire frame into the DRAM, only the thresholds (and the 256 byte histogram) needed to be stored per frame operation for the next frame in registers during the hardware implementation. Thus, this algorithm was selected for HLS.

### 4 Performance Analysis, Results and Limitations

Average Latency per Frame was chosen as a metric for performance analysis of both our software (Python processing on the Processing Subsystem of PYNQ) and hardware (HLS) implementations of the algorithm, since video processing performance often indicates how fast the frame is processed. Besides, the hardware implementation was meant to speed up the task due to its parallel processing capability, and to compare its performance with our software implementation, this metric was suitable. The input source was the webcam of a laptop, which generated frames of sizes 480x640 @ a fixed frame rate of 15 fps. Since, the input frame rate was fixed in such a manner, the throughput or the frames per second metric was not considered as a suitable metric. The output was rendered on a TUD monitor. It is noted here that the base video overlay configures the input and output HDMI blocks at 1280x720 (the software implementation uses the same bitstream, and the bitstream for the hardware implementation does not modify this resolution). Thus, the output is available at the same resolution, with portions not part of the input frame blackened.

#### 4.1 Software Implementation

The software implementation resulted in an average latency per frame of 418.23-7366 seconds. Since this is not an acceptable figure for real-time processing, parts of the code consuming more time were identified - these were the histogram computation and threshold calculation through traversing the histogram, which together consumed 418.0233886 seconds, i.e, 99.95% of the latency per frame on an average. Histogram computation is inherently a sequential operation, and so is its traversal for calculating the thresholds. An approach to these challenges is discussed in the next subsection.

### 4.2 High Level Synthesis

As mentioned at the end of Section 2, the *stream* function in the main.cpp file was modified by introducing a static variable to hold in a register the gray value of the pixel currently being processed. Conversion to grayscale was performed as mentioned in the algorithm in Section 3, with the RGB values already extracted from the pixel in registers in the provided code. A static array to hold the histogram was also introduced, the histogram update, calculating the thresholds from the histogram for a complete frame just before the start of a new frame was asserted by the user signal, modification of the (gray) pixel currently being processed accordingly, was performed in high level as per the algorithm. The function argument list was also modified accordingly in the high-level code.

FPGAs can result in optimized hardware implementations for histogram computations [3]. The high-level compiler was believed to generate optimized modules for histogram and threshold computation, which could operate on portions of the histogram in parallel at different clock frequencies and utilizing duplicated memory ports to avoid memory collisions<sup>[3]</sup>. The pragma HLS PIPELINE II=1 was used to allow concurrent operations through pipelining, processing a new input every clock cycle<sup>[4]</sup>. The implementation obtained after HLS, however, did not work, resulting in multiple images to appear on the output screen. A possible reason was cited as the processing time per pixel being too long which confused the overlay about the information of the first pixel of the next frame (i.e., the user signal being asserted incorrectly). This was also warned in the synthesis report where the latency was reported with a question mark, indicating the bounds of latency of the deign were unknown<sup>[4]</sup>. The histogram and threshold computation was then removed from design, and fixed thresholds, based on arbitrary experiments were used as static variables, with threshold max being 250 and threshold min being 15. A section of the Performance Estimates under the synthesis report for this design is shown in Figure 4.

#### ☐ Timing (ns) ■ Summary Clock Target Estimated Uncertainty ap\_clk 9.95 1.25 □ Latency (clock cycles) ■ Summary Latency Interval min max min max Type 27 27 function

Figure 4: Performance Estimates for the hardware design with fixed thresholds

- As per the report, the estimated latency is bounded by 27 clock cycles, thus the average latency per (1280x720) frame could be estimated as **0.2488332 seconds** (clock period = 10 ns). Actually, the latency is lower than this because the part of the frame of size 1280x720 which is not a part of the input frame of size 640x480 consists of black pixels only, which practically do not require processing.
- This result is comparable to the grayscale conversion only software implementation (no thresholding and no histogram computation) latency of **0.2139774 seconds**.

#### 5 Conclusion

Due to the limitations discussed in section 4.2, the final hardware implementation for grayscale conversion with contrast enhancement is presented only with fixed thresholds, i.e., without the histogram computation. Our finding is **that** explicit optimised code for efficient histogram processing should have been written (instead of the simple array handling), and techniques such as those mentioned in [3] should have been implemented in high level, to overcome the high latency caused by the histogram computation operation, which is inherently a sequential operation.

#### 6 References

- [1] Jupyter notebook documentation. http://jupyter-notebook-beginner-guide.readthedocs.io/en/latest/what\_is\_jupyter.html#kernel
- $\label{eq:pynqdocumentation} \begin{tabular}{l} PYNQ\ documentation.\ http://pynq.readthedocs.io/en/v2.0/pynq_libraries/video.html#pipeline-processing \end{tabular}$
- [3] Shahbahrami, Hur, Juurlink and Wong, "FPGA Implementation of Parallel Histogram Computation".http://citeseerx.ist.psu.edu/viewdoc/download?doi=10.1.1.123.8766&rep=rep1&type=pdf
- [4] Xilinx High Level Synthesis documentation. https://www.xilinx.com/support/documentation/sw\_manuals/xilinx2015\_2/ug902-vivado-high-level-synthesis.pdf
- [5] PYNQ official webpage. http://www.pynq.io/