## Lab 4

Pragaash Mohan

October 21, 2020

## Part 1

```
-- Implementing a FSM
library ieee;
use ieee.std_logic_1164.all;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity fsm_1 is
port(
                     SW
                                       : in std_logic_vector(1 downto 0);
                        KEY
                                   : in std_logic_vector(1 downto 0);
                                   : out std_logic_vector(9 downto 0)
                        -- setting up ports for inputs and clock and data out
                        --R, W, clk, Z : in std_logic;
                        --data_out : out std_logic
                        );
end fsm_1;
architecture behav of fsm_1 is
                        signal W, R, Z, clk : std_logic;
                        --defining states of FSM
                        type t_states is (y8, y7, y6, y5, y4, y3, y2, y1, y0);
                        signal S : std_logic_vector(8 downto 0) := "0000000000"; --S
                        shared variable ps_x, ps_y, counter : integer range 0 to 7
                        --setting up one-hot codes for states
                        attribute enum_encoding : string;
              attribute enum_encoding of t_states : TYPE IS "000100001 000000010 000
```

```
--Setting current and next state
                          signal c_state, n_state : t_states;
{\tt begin}
                          W <= SW(1);
                          R \ll SW(0);
                          clk \le KEY(0);
                          LEDR(8 downto 0) <= S;</pre>
                          LEDR(9) \leftarrow Z;
                          --setting up D Flip-flop
                          state_reg: process(clk, R)
                          begin
                                   if rising_edge(clk) then
                                            if (R='1') then
                                                    c_state <= y8;</pre>
                                                    ps_y := 0;
                                                    ps_x := 0; -- Resets and counter se
                                            elsif (clk'event and clk='1') then
                                                    c_state <= n_state;</pre>
                                           end if;
                                   end if;
                          end process state_reg;
                          comb: process(c_state, W)
                          begin
```

if rising\_edge(clk) then

```
if (ps_y > 3) then
                 counter := ps_y;
                 else
                 counter := ps_x;
        end if;
        case c_state is
                 when y8 =>
                 if(W = '1') then
                 n_state <= y3;</pre>
                 S <= "000100001";
                 else
                 n_state <= y7;</pre>
                 -- Increment counter while resetting
                 ps_x := 0;
                 ps_y := ps_y +1;
                 S <= "00000011";
                 end if;
                 when y7 =>
                 if(W = '1') then
                 n_state <= y3;</pre>
                 ps_x := ps_x +1;
                 ps_y := 0;
                 S <= "000100001";
                 else
                 n_state <= y6;</pre>
                 ps_x := 0;
                 ps_y := ps_y +1;
                 S <= "000000101";
                 end if;
                 when y6 =>
                 if(W = '1') then
                 n_state <= y3;</pre>
                 ps_x := ps_x +1;
                 ps_y := 0;
                 S <= "000100001";
```

else

```
n_state <= y5;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000001001";
end if;
when y5 =>
if(W = '1') then
n_state <= y3;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "000100001";
else
n_state <= y4;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000010001";
end if;
when y4 =>
if(W = '1') then
n_state <= y3;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "000100001";
else
n_state <= y4;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000010001";
end if;
when y3 =>
if(W = '1') then
n_state <= y2;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "001000001";
else
n_state <= y7;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000000101";
end if;
```

```
when y2 =>
if(W = '1') then
n_state <= y1;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "010000001";
else
n_state <= y7;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000000101";
end if;
when y1 =>
if(W = '1') then
n_state <= y0;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "100000001";
else
n_state <= y7;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000000101";
end if;
when y0 =>
if(W = '1')
                     then
n_state <= y0;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "100000001";
else
n_state <= y7;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "000000101";
end if;
```

end case;

```
end if;
end process comb;
end architecture behav;
```

## Part 2

## Main VHDL

```
library ieee;
use ieee.std_logic_1164.all;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity part_2 is
port(
                                       : in std_logic_vector(1 downto 0);
                     SW
                                   : in std_logic_vector(1 downto 0);
                        KEY
                                   : out std_logic_vector(9 downto 0)
                        LEDR
                        );
end part_2;
architecture behav of part_2 is
                        signal W, R, clk, counter : std_logic;
                        --defining states of FSM
                        type t_states is (A, B, C, D, E, F, G, H, I);
                        signal S : std_logic_vector(3 downto 0) := "0000"; --Start .
                        shared variable ps_x, ps_y: integer range 0 to 7 := 0; --i
                        --setting up one-hot codes for states
                        attribute enum_encoding : string;
              attribute enum_encoding of t_states : TYPE IS "0000 0001 0010 0011 010
                        --Setting current and next state
                        signal c_state, n_state : t_states;
begin
                        --setting up D Flip-flop
                        state_reg: process(clk, R)
                        begin
                                if rising_edge(clk) then
```

```
if (R='1') then
                           c_state <= A;</pre>
                          ps_y := 0;
                          ps_x := 0; -- Resets and counter se
                  elsif (clk'event and clk='1') then
                           c_state <= n_state;</pre>
                 end if;
        end if;
end process state_reg;
comb: process(c_state, W)
begin
if rising_edge(clk) then
        if ((ps_y > 3) \text{ or } (ps_x > 3)) \text{ then}
               counter <= '1';</pre>
                           else
                          counter <= '0';</pre>
                 end if;
   case c_state is
                           when A =>
                           if (W = '0') then
                          n_state <= B;</pre>
                          S <= "0001";
                           -- Increment counter while resetting
                          ps_x := ps_x +1;
                          ps_y := 0;
```

```
else
n_state <= F;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0101";
end if;
when B =>
if(W = '0') then
n_state <= C;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0010";
else
n_state <= F;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0101";
end if;
when C =>
if(W = '0') then
n_state <= D;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0011";
else
n_state <= F;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0101";
end if;
when D =>
if(W = '0') then
n_state <= E;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0100";
else
n_state <= F;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0101";
```

```
end if;
when E =>
if(W = '0') then
n_state <= E;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0100";
else
n_state <= F;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0101";
end if;
when F =>
if(W = '1') then
n_state <= G;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0110";
else
n_state <= B;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0001";
end if;
when G =>
if(W = '1') then
n_state <= H;</pre>
ps_x := ps_x +1;
ps_y := 0;
S <= "0111";
else
n_state <= B;</pre>
ps_x := 0;
ps_y := ps_y +1;
S <= "0001";
end if;
when H =>
if(W = '1') then
n_state <= I;</pre>
```

```
ps_x := ps_x +1;
                          ps_y := 0;
                          S <= "1000";
                          else
                          n_state <= B;</pre>
                          ps_x := 0;
                          ps_y := ps_y +1;
                         S <= "0001";
                          end if;
                          when I =>
                          if(W = '1')
                                              then
                          n_state <= I;</pre>
                          ps_x := ps_x +1;
                          ps_y := 0;
                          S <= "1000";
                          else
                          n_state <= B;</pre>
                          ps_x := 0;
                         ps_y := ps_y +1;
                          S <= "0001";
                          end if;
                 end case;
        end process comb;
LEDR(3 downto 0) <= S;</pre>
--LEDR(9) <= counter; --OBS! Error.
```

end if;

W <= SW(1);  $R \ll SW(0);$  $clk \ll KEY(0);$  end architecture behav;