# ECE 485/585 Fall 2014 Final Project Description

Your team is responsible for the simulation of the last level cache for a new processor that can be used with up to three other processors in a shared memory configuration.

The cache has a total capacity of 8MB, uses 64-byte lines, and is 16-way set associative. It employs a write allocate policy and uses the MESIF protocol to ensure cache coherence. The replacement policy is implemented with a pseudo-LRU scheme that uses fewer bits than a true LRU implementation (and on accesses, requires only writing (not reading) the LRU bits.

Although you do not need to model it, the processor's next higher level cache uses 32-byte lines and is 4-way set associative. Your system must maintain inclusivity.

Describe and simulate your cache in Verilog, C, or C++. Your simulation does not need to be clock accurate. If using Verilog, your design does not need to be synthesizable.

You do not need to store data in the cache as the cache behavior (hits, misses, evictions, etc) is independent of the data.

You must implement the following functions and use them as appropriate in your simulation. You can put the #defines in a separate include file so they can be used by your main code.

You can use whatever method you want to return a snoop result. But it must be repeatable and easily changed so that you can test that your simulated cache behaves properly for all return values.

```
* Bus Operation types
                      1 /* Bus Read */
#define READ
                       /* Bus Write */
/* Bus Invalidate */
/* Bus Read With Intent to Modify */
#define WRITE
#define INVALIDATE 3
#define RWIM 4
/*
 * Snoop Result types
                      0  /* No hit */
1  /* Hit */
#define NOHIT
#define HIT
                      2 /* Hit to modified line */
#define HITM
Used to simulate a bus operation and to capture the snoop results of last
level caches of other processors
void BusOperation(char BusOp, unsigned int Address, char *SnoopResult);
SnoopResult = GetSnoopResult(Address);
#ifndef SILENT
printf("BusOp: %d, Address: %h, Snoop Result: %d\n",*SnoopResult);
#endif
}
/*
Used to simulate the reporting of snoop results by other caches
char GetSnoopResult(unsigned int Address);
{}
Used to report the result of our snooping bus operations by other caches
void PutSnoopResult(unsigned int Address, char SnoopResult);
#ifndef SILENT
printf("SnoopResult: Address %h, SnoopResult: %d\n", Address, SnoopResult);
}
#endif
```

```
/*
Used to simulate communication to our upper level cache
*/
void MessageToL2Cache(char BusOp, unsigned int Address);
{
#ifndef SILENT
printf("L2: %d %h\n", BusOp, Address);
#endif
}
```

#### Output

Maintain and report the following key statistics of cache usage for each cache and print them upon completion of execution of each trace:

- Number of cache reads
- Number of cache writes
- Number of cache hits
- Number of cache misses
- Cache hit ratio

## Testing

Testing is a <u>crucial</u> part of your project. Create an explicit plan for how you will ensure that all aspects of your model is operating correctly and include it in your final report. Describe each of the tests you perform on the model.

## Project report

You must submit a report that includes a design specification that describes the interface to the cache module (to the next level in the memory hierarchy, and any shared buses) relevant internal design documentation, the source modules for your cache, any associated modules used in the validation of the cache (including the testbench if using Verilog), and your simulation results along with the usage statistics.

Make (and document) reasonable assumptions about the processor and memory subsystem and their interfaces. The report should justify these assumptions as well as any design decisions you make. Be sure to state any assumptions about the L1 cache as well.

#### Traces

Your testbench must read events from a text file of the following format. You should not make any assumptions about alignment of memory addresses. You can assume that memory references do not cross cache line boundaries.

### n address

#### Where n is

- 0 read request from L1 data cache
- 1 write request from L1 data cache
- 2 read request from L1 instruction cache
- 3 snooped invalidate command
- 4 snooped read request
- 5 snooped write request
- 6 snooped read with intent to modify
- 8 clear the cache and reset all state
- 9 print contents and state of each valid cache line (allow subsequent trace activity)

The address will be a hex value. For example:

- 2 408ed4
- 0 10019d94
- 2 408ed8
- 1 10019d88
- 2 408edc

When printing the contents and state of the cache use a concise but readable form that shows only the valid lines in the cache along with any state bits.

## Grading

The project is worth 100 points. Your grade will be based upon:

- External specification
- Completeness of the solution (adherence to the requirements above)
- Correctness of the solution
- Quality and readability of the project report (e.g. specifications, design decisions)
- Validity of design decisions
- Quality of implementation
- Structure and clarity of design
- Readability
- Maintainability
- Testing
- Presentation of results

### Extra Credit

Implement a merging write buffer for memory writes