## VLSI TO YOU YOUTUBE CHANNEL INTERVIEW QUESTIONS IN SYSTEM VERILOG

- 1. What is the difference between an initial and final block of the systemverilog?
- 2. Explain the simulation phases of **SystemVerilog verification**?
- 3. What is the Difference between SystemVerilog packed and unpacked array?
- 4. What is "This" keyword in the system verilog?
- 5. randomized in the system verilog test bench?
- 6. in SystemVerilog which array type is preferred for memory declaration and why?
- 7. How to avoid race round condition between DUT and test bench in SystemVerilog verification?
- 8. What are the advantages of the system verilog program block?
- 9. What is the difference between logic and bit in SystemVerilog?
- 10. What is the difference between datatype logic and wire?
- 11. What is a virtual interface?
- 12. What is an abstract class?
- 13. What is the difference between \$random and \$urandom?
- 14. What is the expect statements in assertions?
- 15. What is the difference between == and ===?

16. What are the system tasks? 17. What is SystemVerilog assertion binding and advantages of it? 18. What are parameterized classes? 19. How to generate array without randomization? Explain the difference between **deep copy** and **shallow copy**? 20. 21. What is interface and advantages over the normal way? 22. What is modport and explain the usage of it? 23. What is a clocking block? What is the difference between the clocking block and modport? 24. 25. What are the basic testbench components? What is the difference between a \$rose and @ (posedge)? 26. 27. What is the use of extern? 28. What is scope randomization? What is the difference between blocking and non-blocking 29. assignments? 30. What are automatic variables? 31. What is the scope of local and private variables? 32. How to check if any bit of the expression is X or Z? 33. What is the Difference between param and typedef? 34.What is `timescale? 35. Explain the difference between new() and new[]? 36. What is the difference between task and function in class and Module? 37. Why always blocks are not allowed in the program block?

```
38. Why forever is used instead of always in program block?
39.What is SVA?
         Explain the difference between fork-join, fork-join_none, and
40.
   fork-join any?
41. What is the difference between mailboxes and queues?
         What is casting?
42.
43. What is inheritance and polymorphism?
44.
         What is callback?
         What is constraint solve-before?
45.
46.
         What is coverage and what are different types?
47. What is the importance of coverage in System Verilog verification?
         When you will say that verification is completed?
48.
         What are illegal bins? Is it good to use it and why?
49.
         What is "super "?
50.
51. What is the input skew and output skew in the clocking block?
52. What is a static variable?
53. What is a package?
         What is the difference between bit [7:0] and byte?
54.
55.What is randomization
         What are the constraints? Is all constraints are bidirectional?
56.
57. What are in line constraints?
58. What is the difference between rand and randc?
         Explain pass by value and pass by ref?
59.
```

- 60. What are the advantages of cross-coverage?
- 61. What is the difference between associative and dynamic array?
- 62. What is the type of SystemVerilog assertions?
- 63. What is the difference between \$display, \$strobe, \$monitor?
- 64. Can we write SystemVerilog assertions in class?
- 65. What is an argument pass by value and pass by reference?