

# Introducing Data Parallel C++: A Standards-based, Cross-Architecture Programming Language

Mike Kinsner
Software Engineer, Intel Corporation
Member, Khronos SYCL & OpenCL Working Groups





Introduce Data Parallel C++, the code structure, and key concepts to get you writing code quickly!



# **TOPICS**



- 1. What is Data Parallel C++?
- 2. Program structure and execution model
- 3. Compiling code
- 4. Queues and device selection
- 5. Management of data and task graphs
- 6. Some DPC++ extensions





# Programming Challenge

Diverse set of data-centric hardware

No common programming language or APIs

Inconsistent tool support across platforms

Each platform requires unique software investment







# ONEAPI FOR CROSS-ARCHITECTURE PERFORMANCE



Get functional quickly. Then analyze and tune.





## WHAT IS DATA PARALLEL C++?

Data Parallel C++

= C++ and SYCL\* standard and extensions

Based on modern C++

C++ productivity benefits and familiar constructs

Standards-based, cross-architecture

 Incorporates the SYCL standard for data parallelism and heterogeneous programming

Data Parallel C++ ⇔ DPC++





## DPC++ EXTENDS SYCL 1.2.1

#### **Enhance Productivity**

- Simple things should be simple to express
- Reduce verbosity and programmer burden

#### **Enhance Performance**

- Give programmers control over program execution
- Enable hardware-specific features

# DPC++: Fast-moving open collaboration feeding into the SYCL standard

- Open source implementation with goal of upstream LLVM
- DPC++ extensions aim to become core SYCL, or Khronos extensions





#### A COMPLETE DPC++ PROGRAM

#### Single source

 Host code and heterogeneous accelerator kernels can be mixed in same source files

Host code

#### Familiar C++

 Library constructs add functionality, such as:

| Construct    | Purpose         |  |  |
|--------------|-----------------|--|--|
| queue        | Work targeting  |  |  |
| buffer       | Data management |  |  |
| parallel_for | Parallelism     |  |  |

Accelerator device code

Host code

```
#include <CL/sycl.hpp>
#include <iostream>
constexpr int num=16;
using namespace cl::sycl;
int main() {
  auto R = range<1>{ num };
  buffer<int> A{ R };
  queue{}.submit([&](handler& h) {
    auto out =
      A.get_access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; \}); \});
  auto result =
    A.get_access<access::mode::read>();
  for (int i=0; i<num; ++i)</pre>
    std::cout << result[i] << "\n";</pre>
  return 0;
```





# COMPILING A DPC++ PROGRAM

#### Use the Intel DPC++ compiler!

dpcpp -fsycl-unnamed-lambda my\_source.cpp -o executable

#### Finding the compiler:

#### Using Intel's oneAPI Beta

Test code and workloads across a range of Intel® data-centric architectures at Intel® DevCloud for oneAPI

software.intel.com/devcloud/oneAPI

Learn more and download the beta toolkits at software.intel.com/oneapi





# ONEAPI AVAILABLE NOW ON

# INTEL DEVCLOUD

A development sandbox to develop, test and run your workloads across a range of Intel CPUs, GPUs, and FPGAs using Intel's oneAPI beta software

software.intel.com/enus/devcloud/oneapi Learn about oneAPI Toolkits

Learn Data Parallel C++

**Evaluate Workloads** 

**Build Heterogenous Applications** 

Prototype your project

NO DOWNLOADS | NO HARDWARE ACQUISITION | NO INSTALLATION | NO SET-UP AND CONFIGURATION GET UP AND RUNNING IN SECONDS!





#### DEFINING WORK TO RUN ON AN ACCELERATOR DEVICE

# Kernels can be specified in multiple ways:

- C++ Lambdas
  - Often thin wrapper calling a function
- Functor Objects
- Interop

#### Kernels are submitted to queues:

- parallel\_for
- single\_task
- parallel\_for\_work\_group

```
#include <CL/sycl.hpp>
#include <iostream>
constexpr int num=16;
using namespace cl::sycl;
                                  Lambda definition
                                       of kernel
int main() {
  auto R = range<1>{ num };
  buffer<int> A{ R };
  queue{}.submit([&](handler& h)
                                         c::write>(h);
    h.parallel_for(R, [=](id<1> icx) {
      out[idx] = idx[0]; }); });
  auto result = A.get access<access::mode::read>();
  for (int i=0; i<num; ++i)</pre>
    std::cout << result[i] << "\n";</pre>
  return 0;
```





#### **KERNEL-BASED MODEL**

#### Kernel

 Code that executes on an accelerator, typically many times/instances per kernel invocation (across an ND-range)

# Kernels clearly identifiable in code

 Small number of classes can define a kernel (e.g. parallel\_for)

# Developer specifies where kernels will run

Varying levels of control

```
#include <CL/sycl.hpp>
#include <iostream>
                                 Defines
constexpr int num=16;
using namespace cl::sycl;
                                  kernel
int main() {
  auto R = range<1>{ num };
  buffer<int> A{ R };
  queue{}.submit([&](handler& h) {
    auto out =
      A.get access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; \}); \});
  auto result =
    A.get_access<access::mode::read>();
  for (int i=0; i<num; ++i)</pre>
    std::cout << result[i] << "\n";</pre>
  return 0;
```





# **EXECUTION MODEL IN KERNELS**

#### Data Parallelism is expressed using ND-Ranges

- Total Work = # Work-groups x # Work-items per Work-group
- Bottom-up, hierarchical single program multiple data (SPMD) model











#### Work is submitted to queues

- Each queue is associated with exactly one device (e.g. a specific GPU or FPGA)
- You can:
  - Decide which device a queue is associated with (if you want)
  - Have as many queues as desired for dispatching work in heterogeneous systems

| Create queue targeting any device:                              | queue();                                                                                                                                                        |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Create queue targeting a pre-<br>configured classes of devices: | <pre>queue(cpu_selector{}); queue(gpu_selector{}); queue(intel::fpga_selector{}); queue(accelerator_selector{}); queue(host_selector{});</pre> Always available |
| Create queue targeting specific device (custom criteria):       | <pre>class custom_selector : public device_selector {   int operator()( // Any logic you want!    queue(custom_selector{});</pre>                               |



## **GRAPH OF KERNEL EXECUTIONS**



```
int main() {
  auto R = range<1>{ num };
  buffer<int> A{ R }, B{ R };
  queue Q;
  Q submit([&](handler& h) {
    auto out = A.get_access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; \}); \});
                                           Kernel 1
  Q submit([&](handler& h) {
    auto out = A.get access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; }); });
                                           Kernel 2
  Q submit([&](handler& h) {
    auto out = B.get access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; }); });
                                           Kernel 3
  O submit([&](handler& h) {
  auto in = A.get access<access::mode::read>(h);
  auto inout =
    B.get_access<access::mode::read_write>(h);
  h.parallel_for(R, [=](id<1> idx) {
    inout[idx] *= in[idx]; }); });
```

# Automatic data and control dependence resolution!





# THE BUFFER MODEL



# Buffers: Encapsulate data in a SYCL application

Across both devices and host!

# Accessors: Mechanism to access buffer data

 Create data dependencies in the SYCL graph that order kernel executions

```
Kernel 4
int main() {
                                         Buffer
  auto R = range<1>{ num };
  buffer<int> A{ R }, B{ R };
                                       Accessor to
  queue V;
                                         buffer
  Q.submit([&](handler& h) {
    auto out =
        A.get_access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[0]; \}); \});
  Q.submit([&](handler& h) {
    auto out =
        A.get access<access::mode::write>(h);
    h.parallel_for(R, [=](id<1> idx) {
      out[idx] = idx[\emptyset]; }); });
```

**★**A

Kernel 1

Kernel 2

Kernel 3





# **ASYNCHRONOUS EXECUTION**

#### Think of a SYCL application as two parts:

- 1. Host code
- 2. The graph of kernel executions

# These execute independently, except at synchronizing operations

- The host code submits work to build the graph (and can do compute work itself)
- The graph of kernel executions and data movements executes asynchronously from host code, managed by the SYCL runtime



# ASYNCHRONOUS EXECUTION (CONT'D)



#### **Host**

Host code execution

Enqueues kernel to graph, and keeps going



#### <u>Graph</u>

Graph executes asynchronously to host program







# SOME DPC++ EXTENSIONS ON TOP OF SYCL

Reminder: DPC++

= ISO C++ and SYCL\* standard and extensions

#### Here we'll look at:

- 1. Unified Shared Memory
- 2. Sub-groups
- 3. Ordered queues
- 4. Pipes
- 5. Optional lambda name





# UNIFIED SHARED MEMORY (USM)

#### The SYCL 1.2.1 standard provides a Buffer memory abstraction

Powerful and elegantly expresses data dependences

#### However...

 Replacing all pointers and arrays with buffers in a C++ program can be a burden to programmers

#### USM provides a pointer-based alternative in DPC++

- Simplifies porting to an accelerator
- Gives programmers the desired level of control
- Complementary to buffers





## USM ALLOCATIONS AND POINTER HANDLES

#### Allocation Types

| Type                                    | Description  | Accessibly By |                 | Migratable To   |   |  |  |
|-----------------------------------------|--------------|---------------|-----------------|-----------------|---|--|--|
| Device Device allocation                | Host         | ×             | Host            | ×               |   |  |  |
|                                         |              | Device        | ✓               | Device          | × |  |  |
|                                         | allocation   | Other device  | ?               | Other<br>device | * |  |  |
| Host Host allocation                    | Host         | Host          | ✓               | Host            | × |  |  |
|                                         | allocation   | Any device    | ✓               | Device          | × |  |  |
| Shared Potentially migrating allocation | Host         | ✓             | Host            | <b>√</b> *      |   |  |  |
|                                         | Device       | ✓             | Device          | <b>√</b> *      |   |  |  |
|                                         | Other device | ?             | Other<br>device | ?               |   |  |  |

```
auto A = (int*)malloc_shared(N*sizeof(int), ...);
auto B = (int*)malloc_shared(N*sizeof(int), ...);
...

q.submit([&](handler& h) {
   h.parallel_for(range<1>{N}, [=] (id<1> ID) {
     auto i = ID[0];
     A[i] *= B[i];
   });
});
```

Automatic data accessibility and explicit data movement supported





# UNIFIED SHARED MEMORY – WHEN TO USE IT

#### Buffers are powerful and elegant

 Use if the abstraction applies cleanly in your application, and/or buffers aren't disruptive to your development

#### USM provides a familiar pointer-based C++ interface

- Useful when porting C++ code to DPC++, by minimizing changes
- Use shared allocations when porting code, to get functional quickly

#### USM not intended to provide peak performance out of box

- Allows code to become functional quickly
- Use profiler to identify small % of code where you should tune





Declare C++ Arrays

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
  });
} // A,B,C updated
```





Declare C++ Arrays

Initialize C++ Arrays

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
  });
} // A,B,C updated
```





Declare C++ Arrays

Initialize C++ Arrays

**Declare Buffers** 

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
  });
} // A,B,C updated
```





Create C++ Arrays

Initialize C++ Arrays

**Create Buffers** 

**Create Accessors** 

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
} // A,B,C updated
```





Create C++ Arrays

Initialize C++ Arrays

**Create Buffers** 

**Create Accessors** 

Use Accessors in Kernels

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
  });
} // A,B,C updated
```





Create C++ Arrays

Initialize C++ Arrays

**Create Buffers** 

**Create Accessors** 

Use Accessors in Kernels

C++ Arrays Updated

```
auto A = (int *) malloc(N * sizeof(int));
auto B = (int *) malloc(N * sizeof(int));
auto C = (int *) malloc(N * sizeof(int));
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
  buffer<int, 1> Ab(A, range<1>{N});
  buffer<int, 1> Bb(B, range<1>{N});
  buffer<int, 1> Cb(C, range<1>{N});
  q.submit([&] (handler& h) {
    auto R = range<1>{N};
    auto aA = Ab.get_access<access::mode::read>(h);
    auto aB = Bb.get_access<access::mode::read>(h);
    auto aC = Cb.get_access<access::mode::write>(h);
    h.parallel_for(R, [=] (id<1> i) {
      aC[i] = aA[i] + aB[i];
    });
    A,B,C updated
```



## USM EXAMPLE – COMMON PATTERN



Declare USM Arrays

```
auto A = (int *) malloc_shared(N * sizeof(int), ...);
auto B = (int *) malloc_shared(N * sizeof(int), ...);
auto C = (int *) malloc_shared(N * sizeof(int), ...);
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
q.submit([&] (handler& h) {
  auto R = range<1>{N};
  h.parallel_for(R, [=] (id<1> ID) {
    auto i = ID[0];
    C[i] = A[i] + B[i];
 });
});
q.wait();
// A,B,C updated and ready to use
```



## USM EXAMPLE - COMMON PATTERN



Declare USM Arrays

Initialize USM Arrays

```
auto A = (int *) malloc_shared(N * sizeof(int), ...);
auto B = (int *) malloc_shared(N * sizeof(int), ...);
auto C = (int *) malloc_shared(N * sizeof(int), ...);
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
q.submit([&] (handler& h) {
  auto R = range<1>{N};
  h.parallel_for(R, [=] (id<1> ID) {
    auto i = ID[0];
    C[i] = A[i] + B[i];
 });
});
q.wait();
// A,B,C updated and ready to use
```



## USM EXAMPLE - COMMON PATTERN



Declare USM Arrays

Initialize USM Arrays

Read/Write USM
Arrays Directly

```
auto A = (int *) malloc_shared(N * sizeof(int), ...);
auto B = (int *) malloc_shared(N * sizeof(int), ...);
auto C = (int *) malloc_shared(N * sizeof(int), ...);
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
q.submit([&] (handler& h) {
  auto R = range<1>{N};
  h.parallel_for(R, [=] (id<1> ID) {
    auto i = ID[0];
   C[i] = A[i] + B[i];
                                     Just use the
  });
});
                                       pointers!
q.wait();
// A,B,C updated and ready to use
```



## USM EXAMPLE – COMMON PATTERN



Declare USM Arrays

Initialize USM Arrays

Read/Write USM Arrays Directly

**USM Arrays Updated** 

```
auto A = (int *) malloc_shared(N * sizeof(int), ...);
auto B = (int *) malloc_shared(N * sizeof(int), ...);
auto C = (int *) malloc_shared(N * sizeof(int), ...);
for (int i = 0; i < N; i++) {
 A[i] = i; B[i] = 2*i;
q.submit([&] (handler& h) {
  auto R = range<1>{N};
  h.parallel_for(R, [=] (id<1> ID) {
    auto i = ID[0];
    C[i] = A[i] + B[i];
 });
});
q.wait();
// A,B,C updated and ready to use
```





#### TASK SCHEDULING WITH USM - OPTIONS

#### **Explicit Scheduling**

- Submitting a kernel returns an Event
- Wait on Events to order tasks

#### DPC++ Graph Scheduling

Build graph edges from Events

```
auto E = q.submit([&] (handler& h) {
   auto R = range<1>{N};
   h.parallel_for(R, [=] (id<1> ID) {
      auto i = ID[0];
      C[i] = A[i] + B[i];
   });
}:
E.wait();
```

```
auto R = range<1>{N};

auto E = q.submit([&] (handler& h) {
   h.parallel_for(R, [=] (id<1> ID) {...});
});

q.submit([&] (handler& h) {
   h.depends_on(E);
   h.parallel_for(R, [=] (id<1> ID) {...});
});
```





# **SUB-GROUPS**

#### Expose a grouping of work-items

- Can be mapped to vector/SIMD hardware
- Expose collective operations (e.g. shuffle, barrier, reduce)





# ORDERED QUEUES

#### DPC++ Queues are Out-of-Order

Allows expressing complex DAGs

#### Linear task chains are common

DAGs unnecessary here and add verbosity

# Simple things should be simple to express

 In-order semantics express the linear task pattern easily

```
// Without Ordered Queues
queue q;
auto R = range<1>{N};
auto E = q.submit([&] (handler& h) {
 h.parallel_for(R, [=] (id<1> ID) {...});
});
auto F = q.submit([&] (handler& h) {
 h.depends_on(E);
 n.parallel_for(R, [=] (id<1> ID) {...});
});
q.submit([&] (handler& h) {
 h.depends_on(F);
 h.parallel_for(R, [=] (id<1> ID) {...});
});
```





# ORDERED QUEUES (CONT'D)

#### DPC++ Queues are Out-of-Order

Allows expressing complex DAGs

#### Linear task chains are common

 DAGs unnecessary here and add verbosity

# Simple things should be simple to express

 In-order semantics express the linear task pattern easily

```
// With Ordered Queues
ordered_queue q;
auto R = range<1>{N};
q.submit([&] (handler& h) {
  h.parallel_for(R, [=] (id<1> ID) {...});
});
q.submit([&] (handler& h) {
  h.parallel_for(R, [=] (id<1> ID) {...});
});
q.submit([&] (handler& h) {
 h.parallel_for(R, [=] (id<1> ID) {...});
});
```





# DATA FLOW PIPES

#### Data with control sideband

- Fine-grained information transfer and synchronization
- Important on spatial architectures (FPGA)









## OPTIONAL KERNEL LAMBDA NAMING

# The SYCL 1.2.1 standard requires all kernels to have a unique name

- Functor class type
- Template typename for Lambdas

# DPC++ removes this requirement for Lambdas

- Must use DPC++ compiler for both host and device code
- Enabled via compiler switch
  - -fsycl-unnamed-lambda

```
q.submit([&] (handler& h) {
    auto R = range<1>{N};

    h.parallel_for(
    R, [=](id<1> ID) {
        auto i = ID[0];
        C[i] = A[i] + B[i];
    });
});
```





## **SUMMARY**

DPC++ is a standards-based, cross-architecture language to deliver uncompromised productivity and performance across CPUs and accelerators

Extends the SYCL 1.2.1 standard with new features

Kernel-based model, with task graph

New features being developed through a community project

- https://github.com/intel/llvm
- Feel free to open an Issue or submit a PR!





# Start with **oneAPI today** for an accelerated xPU future

Get the oneAPI specification at oneAPI.com

#### Use Intel's oneAPI Beta

Test code and workloads across a range of Intel® data-centric architectures at Intel® DevCloud for oneAPI

software.intel.com/devcloud/oneAPI

Learn more and download the beta toolkits at software.intel.com/oneapi





# ONEAPI AVAILABLE NOW ON

# INTEL DEVCLOUD

A development sandbox to develop, test and run your workloads across a range of Intel CPUs, GPUs, and FPGAs using Intel's oneAPI beta software

software.intel.com/enus/devcloud/oneapi Learn about oneAPI Toolkits

Learn Data Parallel C++

**Evaluate Workloads** 

**Build Heterogenous Applications** 

Prototype your project

NO DOWNLOADS | NO HARDWARE ACQUISITION | NO INSTALLATION | NO SET-UP AND CONFIGURATION GET UP AND RUNNING IN SECONDS!



# NOTICES & DISCLAIMERS



This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at intel.com, or from the OEM or retailer.

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit <a href="https://www.intel.com/benchmarks">www.intel.com/benchmarks</a>.

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Copyright © 2019, Intel Corporation. All rights reserved. Intel, the Intel logo, Xeon, Core, VTune, and OpenVINO are trademarks of Intel Corporation or its subsidiaries in the U.S. and other countries. Khronos<sup>®</sup> is a registered trademark and SYCL is a trademark of the Khronos Group, Inc.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804



# QUESTIONS & ANSWERS

