# EE224 Assignment 1 Booth Multiplier

#### Pranjal Jain

### 1 Components

- Hardware to implement 2's compenent
- 4 Multiplexers taking 4 inputs, giving one output
- 4 Adders taking 16 bit inputs and giving a 16 bit output
- 3 Left shifters that shift left by 2 bits

### 2 Algorithim

The Booth encoded multiplication speeds up multiplication by implementing Radix-4 multiplication of two binary numbers. Rather than calculating partial products of multiplicand with one bit of multiplier at a time, we multiply multiplicand with 2 bits at a time.

Since  $2^2 = 4$ , the multiplication is Radix-4, although the partial products are finally written in binary.

Sign extension of the multiplicand is done, by extending 8 bits to 16 bits. This is done by observing the most significant bit, and adding 8 bits which are the same as MSB to the left of the MSB.

The MUX has a three selection inputs, so that it can check which of the 8 combinations of 3 bits is used, the two most significant bits corresponding to the current bits of the multiplier being considered, and the LSB corresponding to the previous bit, so it may be appropriate to call it an Encoder, rather than a multiplier.

## 3 Circuit

The RTL viewer under the netlist viewer subsection gives us the following circuits.





## 4 Waveforms

On RTL simulation, the following waveforms were obtained.



Figure 1: Zoomed in for specific testcases



Figure 2: The wave for all testcases

#### 5 Success

The transcript of the RTL simulation is shown below, all test cases were successful.

```
| Fig. | See | See
```

Figure 3: RTL transcript

```
Loading work.left2(arch)

| add wave *
| view structure
| .main_pane.structure.interior.cs.body.struct
| view signals
| .main_pane.objects.interior.cs.body.tree
| run -all
| ** Note: SUCCESS, all tests passed.
| Time: 1572864 ns Iteration: 0 Instance: /testbench
```

Figure 4: RTL success