# Quarter precision floating multiplier

#### Pranjal Jain

### 1 Algorithmm

To get the sign of the product, we take the XOR of the sign bits of the two inputs.

From the exponent bits of the input, to get the the actual exponent of the input being represented, 3 is subtracted.

From the 16 bit representation of the product, if we want to obtain the product's exponent, we subtract 15 from the exponent bits. So to calculate the exponent bits of the product, we add the exponent bits of the inputs, and add 9 to this(since -3-3+15=9), and add carry generated from significand multiplication.

The two significands are multiplied. If the significand is 0101 then the number to multiplied is 1.0101. If the result is obtained is 1 followed by 9 bits, the least significant 8 bits is made the the first 8 bits of the significand of the product and 2 zeros are appended to the least significant positions of the significand F of the product. However if the product of significands is 10 bits, the exponent E of the product is increased by 1, and the 9 least significant bits of the product of significands is taken to be the first 9 bits of the products significand F, followed by a 0 appended at the least significant position. Exceptional cases of inputs:

- $\bullet$  +inf = 0 111 0000
- $\bullet$  -inf= 1 111 0000
- NaN (Not a number): A number with exponent 111, any sign bit, and any of the four F bits non-zero. eg. 0 111 0010
- $\bullet$  +0: 0 000 0000 and -0: 1 000 0000

I have added flags to the code which indicate whether an input is +-inf, NaN or 0.

- Any one of the inputs is NaN, output is NaN
- +-inf multiplied by +-0 gives NaN output
- +-inf multiplied by non-zero, non-NaN value gives output +-inf depending on XOR of sign bits
- +-0 multiplied by non-NaN, non-inf value gives +0 output

By implementing the above logic, I calculate an exception value, ie. the output when exceptional case of input arise. The exception value and normal output value are always calculated, however the output is decided on the basis of whether an exceptional input has been detected or not.

NOTE: The circuit gives following EXCEPTION VALUES(OUTPUTS)

- 0111110000000001 when the output is NaN(any NaN number can be the output, so I selected this one)
- 0111110000000000 represents output +inf
- 1111110000000000 represents output -inf

NOTE: The TRACEFILE I have made gives expected outputs according to the above convention. The TRACEFILE does NOT contain testcases for Subnormal numbers, the circuit is not designed to handle these cases. However, the circuit can handle the rest of the bonus corner cases.

#### 2 Circuit

RTL viewer in quartus gives us the following circuit.



Figure 1: Hardware Circuit



Figure 2: The functional unit



Figure 3: 2-to-1 Multiplexer



Figure 4: Full adder

### 3 Waveforms



Figure 5: Waveform for all testcases



Figure 6: Waveform for certain testcases

## 4 Success

The transcript of RTL simulation is shown below

```
| Constitution | Continue | Conti
```

Figure 7: The transcript of the RTL

```
# add wave *
# view structure
# .main_pane.structure.interior.cs.body.struct
# view signals
# .main_pane.objects.interior.cs.body.tree
# run -all
# ** Note: SUCCESS, all tests passed.
# Time: 2621440 ns Iteration: 0 Instance: /testbench
# stdin: <EOF>
```

Figure 8: Success of the RTL simulation