

# Hardware Acceleration Without The Use Of RTL

Prashant Ravi prashant014@ntu.edu.sg

### Background and Motivation

Major issues in mainstream adoption of FPGAs:

- Difficulty of accelerator design at low level
- Long compilation times (Place and route)
- Poor design productivity

One possible solution is to use FPGA Overlay:

- Accelerator design in a high level language
- Fast compilation and development cycles
- Easy to use even by novice programmers
- Puts the FPGA in the hands of software developers.

Another solution is to use novel high level synthesis tools:

- HLS tools to generate C to RTL, eg:Vivado HLS, SDSoC
- OpenCL to hardware design synthesis eg:AOCL, SDAccel

## Contributions

- Analysis of Overlay architectures like Vectorblox MXP and Altera OpenCL SDK as alternatives to pure RTL design flow. Highlighting the ease of use and fast learning curves of these methods.
- Benchmarking and comparison of timing performance as well as operations per cycle for the Vectorblox MXP processor and the Altera OpenCL Implementation with arm CPU implementation.

#### Observations

The Vectorblox MXP soft vector processor:

- Extremely short learning curve
- The Vectorblox MXP C/C++ api is extremely easy to use.
- Full control of DMA and execution to programmer.
- Compilation and debugging time equal to that of traditional C/C++ debugging.

The Altera OpenCL SDK:

- Minimal modification of traditional OpenCL code required.
- kernel optimizations like vectorization, hardware replication for parallelism.
- Dynamic re-programming of FPGA at runtime with totally new kernel.
- Host code portability across all devices.

## Conclusions and Future Work

- More popularity of overlays and high level synthesis tools.
- Place and route effeciency improvements in OpenCL to hardware.
- Overall generated hardware effeciency improvement.
- More awareness in the software world and amongst software developers.

#### Efficient Overlay Architecture

2D array of tiles:

- Programmable functional unit (FU) and routing resources in each tile
- Functional units interconnected via an island-style routing network
- Coarse grained switch boxes, connection boxes and routing channels as programmable routing resources
- Customizable channel width (CW), number of tracks in a routing channel



#### DSP Block Based Functional Unit

- Fully pipelined DSP48E1 as a programmable processing element (PE)
- Achievable frequency near theoretical limits for providing high throughput
- A pre-adder, a multiplier and an ALU inside the functional unit
- Can support upto 3 operations
- MUX based reordering logic to handle logical inequivalence at the PE inputs
- SRL based variable-length shift registers for balancing pipeline latencies



## Rapid, Vendor-Independent, Automated Mapping of Compute Kernels

- C to DFG Transformation: DFG generation from a C description of the compute kernel
- DSP48E1 Aware Mapping: Compute node merging based on the capability of the DSP block
- Placement and Routing of FU Netlist: Using VPR for mapping nodes in the graph to the DSP blocks, and edges onto the coarse grained tracks
- Latency Balancing: Parsing VPR output files and generating a routing resource graph to determine the latency imbalance at each node and hence the required delays at the FU inputs



## **Experimental Evaluation**

- Two example overlays on Zynq device to execute the benchmark set: a 5×5 Overlay-I with CW=2 operating at 370 MHz and a 7×7 Overlay-II with CW=4 operating at 300 MHz
- RTL generation of benchmarks using Vivado HLS for performance (throughput) comparison







| Benchmark             | Benchmark Characteristics       |             |                 |         | Routability                  |                          | Overlay Results |     |                     | HLS Implementation Results |      |             |        |      |
|-----------------------|---------------------------------|-------------|-----------------|---------|------------------------------|--------------------------|-----------------|-----|---------------------|----------------------------|------|-------------|--------|------|
|                       | $\overline{\mathrm{i/o}}$ nodes | op<br>nodes | merged<br>nodes | savings | $\overline{\mathrm{CW}}{=}2$ | $\overline{\text{CW=4}}$ | Latency         | MLI | GOPS                | Latency                    | Fmax | GOPS        | Slices | DSPs |
| chebyshev             | 1/1                             | 7           | 5               | 28%     | $3 \times 3$                 | $3 \times 3$             | 49              | 36  | 2.59                | 13                         | 333  | 2.3         | 24     | 3    |
| sgfilter              | 2/1                             | 18          | 10              | 44%     | $4 \times 4$                 | $4 \! 	imes \! 4$        | 54              | 31  | 6.66                | 11                         | 278  | 5.0         | 40     | 8    |
| mibench               | 3/1                             | 13          | 6               | 53%     | $3 \times 3$                 | $3 \times 3$             | 47              | 35  | 4.81                | 9                          | 295  | 3.8         | 81     | 3    |
| qspline               | 7/1                             | 26          | 22              | 15%     | $5 \times 5$                 | $5 \times 5$             | 76              | 64  | $\boldsymbol{9.62}$ | 21                         | 244  | 6.3         | 126    | 14   |
| poly1                 | 2/1                             | 9           | 6               | 33%     | $3 \times 3$                 | $3 \times 3$             | 34              | 22  | 3.33                | 12                         | 285  | 2.56        | 62     | 4    |
| poly2                 | 2/1                             | 9           | 6               | 33%     | $3 \times 3$                 | $3 \times 3$             | 29              | 7   | 3.33                | 11                         | 295  | <b>2.65</b> | 45     | 4    |
| poly3                 | 6/1                             | 11          | 7               | 36%     | $3 \times 3$                 | $3 \times 3$             | 31              | 11  | 4.07                | 12                         | 250  | 2.75        | 52     | 6    |
| poly4                 | 5/1                             | 6           | 3               | 50%     | $2 \times 2$                 | $2 \times 2$             | 24              | 12  | $\bf 2.22$          | 7                          | 312  | 1.87        | 36     | 3    |
| atax                  | 12/3                            | 60          | 36              | 40%     |                              | $6 \times 6$             | 72              | 58  | 18.0                | 13                         | 263  | 15.8        | 78     | 18   |
| bicg                  | 15/6                            | 30          | 18              | 40%     |                              | $6 \times 6$             | 46              | 32  | 9.0                 | 7                          | 270  | 8.1         | 91     | 18   |
| $\operatorname{trmm}$ | 18/9                            | 54          | 36              | 33%     |                              | $7 \times 7$             | 58              | 30  | 16.2                | 8                          | 222  | 11.9        | 105    | 36   |
| syrk                  | 18/9                            | 72          | 45              | 37%     |                              | $7 \times 7$             | 41              | 19  | 21.6                | 10                         | 250  | 18          | 237    | 24   |