# A Digital Low Dropout (LDO) Voltage Regulator Using Pseudoflash Transistors

Cheng-Yen Lee<sup>®</sup>, Graduate Student Member, IEEE, and Sunil P. Khatri<sup>®</sup>, Senior Member, IEEE

Abstract-In this article, we present a pseudoflash-based digital low dropout (Digital LDO) voltage regulator. The novelty of our pseudoflash-based Digital LDO (PFD-LDO) voltage regulator lies in the fact that we use pseudoflash (or alternately, flash) transistor subarrays for voltage regulation. By changing the threshold voltage (and thereby, the ON resistance) of these transistors, we can use the same design to meet different regulator specifications. The threshold voltage can be programed either at the factory by the manufacturer or in the field by the user. This gives the manufacturer the ability to offer a family of LDO regulators with a single design, a significant economic advantage. In addition, aging effects and temperature variations are effectively erased since the threshold voltage of the pseudoflash (or flash) transistors can be tuned to a fine degree in the field. Similarly, process variations can be canceled after manufacturing in the factory. These advantages are absent in traditional LDO regulators. Our design uses two subarrays. A coarse subarray is used to reduce the recovery time and output voltage overshoot/undershoot, while a fine subarray regulates the output voltage, minimizing the output voltage ripple. Unlike state-of-the-art LDO regulators, our design can realize multiple specifications with the same circuit. For example, we demonstrate that the  $V_{\text{out}}$  of the proposed PFD-LDO regulator can range from 0.7 to 1.7 V when the supply voltage  $V_{\rm IN}$  ranges from 0.8 to 1.8 V, using the same circuit design. Over this voltage range, the proposed PFD-LDO regulator achieves  $V_{\text{shoot}}$  < 573 mV,  $t_{\rm rec}$  < 0.50  $\mu$ s, and  $V_{\rm ripple}$  < 7.4 mV when the  $I_{\rm max}$  ranges from 15 to 250 mA.

Index Terms—Digital low dropout (LDO) regulator, low output voltage ripple, multiple current ranges, pseudoflash transistor.

## I. INTRODUCTION

RECENTLY, there has been significant adoption of low-power internet of things (IoT) devices. For these applications, as well as for integrated circuits (ICs) that utilize advanced fabrication processes, the supply voltage of ICs has been decreasing. Conventional analog low dropout (Analog LDO) regulators exhibit poor regulation because of an insufficient gain of analog error amplifiers when operated at low supply voltages. To handle this problem, Digital low dropout (Digital LDO) regulators have gradually attracted attention.

Manuscript received 26 April 2023; revised 9 July 2023 and 21 August 2023; accepted 4 September 2023. Date of publication 23 October 2023; date of current version 28 November 2023. (Corresponding author: Cheng-Yen Lee.)

The authors are with the Department of Electrical and Computer Engineering, Texas A&M University, College Station, TX, 77843 USA (e-mail: cylee@tamu.edu; sunilkhatri@tamu.edu).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TVLSI.2023.3317414.

Digital Object Identifier 10.1109/TVLSI.2023.3317414



Fig. 1. Conventional Digital LDO regulator.

Unlike Analog LDO regulators, Digital LDO regulators are able to work at lower supply voltages due to the absence of a need for analog error amplifiers. Furthermore, passive components (capacitors) are not required to increase stability in Digital LDO regulators [1]. At last, it takes less time and design resources to build Digital LDO regulators since most circuit components are automatically synthesized using standard cells [1], while Analog LDO regulators require manually designed circuit components.

Fig. 1 illustrates a conventional Digital LDO regulator. It comprises a comparator, a digital controller, and an array of N equal-sized pMOS transistors. The comparator monitors the difference between the output voltage  $(V_{out})$  and a reference  $(V_{\rm ref})$ . The digital controller receives the error signal from the comparator and adjusts the number of transistors of the pMOS array that are turned on based on the control algorithm that it implements. The circuit thus produces enough current to match the output load current  $(I_{LOAD})$  while maintaining a constant  $V_{\text{out}}$ . Each transistor in the pMOS array can be modeled as a fixed resistor since it is operated in the deep linear region [as shown in Fig. 2(a)]. The impedance of each pMOS device is obtained by (1), where  $\mu_p$  is the hole mobility,  $C_{\text{ox}}$  is the capacitance of the gate oxide per unit area, W and L are the width and length of the pMOS transistor, respectively, and  $V_{\rm SG}$  and  $V_{\rm tp}$  are the voltage from source to gate and the threshold voltage of the pMOS transistor, respectively

$$R_{\rm ds, on} = \frac{1}{\mu_p C_{\rm ox} \frac{W}{L} (V_{\rm SG} - |V_{\rm tp}|)}.$$
 (1)

For an LDO regulator, the performance metrics of interest are as follows.

- 1) The minimum and maximum output current ( $I_{min}$  and  $I_{max}$ , respectively).
- 2) The output voltage ripple  $V_{\text{ripple}}$  (which is defined as the change in  $V_{\text{out}}$  under steady-state operation).

1063-8210 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. (a) pMOS array equivalent model and (b) digital LDO regulator output resistance and current with different number of pMOS transistors turned on.



Fig. 3. (a) Correct current range and (b) wrong current range using the same Digital LDO regulator.

- 3) The output voltage overshoot/undershoot  $V_{\text{shoot}}$  (which is defined as the instantaneous change in  $V_{\text{out}}$  when the  $I_{\text{LOAD}}$  changes from  $I_1$  to  $I_2$ ).
- 4) The recovery time  $t_{\text{rec}}$  (which is defined as the time that it takes for  $V_{\text{out}}$  to return to within  $V_{\text{ref}} \pm V_{\text{ripple}}$  after the  $I_{\text{LOAD}}$  changes from  $I_1$  to  $I_2$ ).

These parameters are pictorially described in Fig. 3(a).

A Digital LDO regulator linearly regulates the current by controlling the number of pMOS transistors that are turned on in parallel, as shown in Fig. 2(b). The size and number of pMOS devices determine the Digital LDO regulator's performance metrics like  $I_{\text{max}}$ ,  $I_{\text{min}}$ ,  $V_{\text{ripple}}$ ,  $t_{\text{rec}}$ , and  $V_{\text{shoot}}$ . Some Digital LDO regulators use two or more pMOS subarrays to reduce the output voltage ripple [2], [3], [4], [5], [6].

In traditional Digital LDO regulators, the size (which corresponds to the resistance) of the transistors in the pMOS arrays cannot be modified once the circuit is manufactured. As a result, such Digital LDO regulators can only operate with a fixed current and voltage specification. Moreover, the impedance of each pMOS transistor in the pMOS array is sensitive to device width, length, and threshold voltage ( $V_t$ ) variations. Each pMOS transistor is therefore not able to provide the same current, negatively affecting  $V_{\rm ripple}$ ,  $V_{\rm shoot}$ ,  $V_{\rm out}$ , and  $t_{\rm rec}$ , thereby making such a Digital LDO regulator susceptible to process variations.

For example, if the Digital LDO regulator is operated outside its current or voltage specification, its regulation capability is degraded, and  $V_{\rm out}$  is no longer stable. This is because the impedance of the pMOS used in the pMOS array is fixed. Fig. 3(a) shows the  $V_{\rm out}$  with low  $V_{\rm ripple}$ , and a small  $V_{\rm shoot}$  when the  $I_{\rm LOAD}$  changes instantaneously. Fig. 3(b) shows the case when  $V_{\rm shoot}$  and  $V_{\rm ripple}$  are unacceptably large, when the Digital LDO regulator is operated in an incorrect current range.

A similar problem can occur if the Digital LDO regulator is operated outside its  $V_{\text{out}}$  specification.

In this article, a pseudoflash¹-based Digital LDO (henceforth referred to as PFD-LDO) regulator is proposed. We use a vanilla CMOS process to achieve the same behavior of the flash transistor [7], [8], [9]. Hence, we name it a "pseudoflash transistor." This article does not claim to invent the Digital LDO architecture, nor does it claim to invent a coarse-fine LDO subarray topology. Our key contribution is the *use* of pseudoflash pMOS transistors in the coarse and fine subarrays. This choice gives our proposed PFD-LDO regulator several advantages over a traditional Digital LDO regulator.

- 1) Manufacturers can tune the  $V_t$  of the pseudoflash subarrays and thus use the *same* circuit design to realize various Digital LDO regulators with varying specifications such as  $V_{\text{IN}}$ ,  $V_{\text{out}}$ ,  $I_{\text{max}}$ ,  $I_{\text{min}}$ , and  $V_{\text{ripple}}$ , thereby reducing design costs remarkably, and achieving an economic advantage.
- 2) We can vary the  $V_t$  of the pseudoflash transistors (at the factory or even in-field) to tune the current range, voltage, and other characteristics of the regulator.
- 3) Using pseudoflash transistors, we are able to cancel device width, length, and  $V_t$  variations (after manufacturing, in the factory) that conventional Digital LDO regulators cannot do. Hence, our design is tolerant to process variations.
- 4) By using pseudoflash transistors, the  $V_t$  can even be adjusted in the field by the user, to cancel temperature or aging effects.
- 5) The impedance of each pseudoflash transistor can be altered precisely by programming its  $V_t$  precisely.
- 6) The use of pseudoflash transistors instead of traditional flash transistors reduces the cost of fabrication significantly, since flash transistors need additional processing steps.

We note that the pseudoflash transistors in our PFD-LDO regulator could be replaced by traditional flash transistors as well, since they both have the same electrical behavior.

The organization of this article is as follows. Section II presents a brief background on flash and pseudoflash transistors. Section III provides the architecture of our proposed PFD-LDO regulator, and Section IV presents an analytical model to analyze the stability of our coarse-fine controller. Section V discusses the experimental results of our implementation and compares our implementation with prior works. Finally, in Section VI, we present our conclusions.

# II. BACKGROUND: FLASH AND PSEUDOFLASH TRANSISTORS

### A. Flash Transistor

Fig. 4 illustrates a floating gate (flash) transistor [7], [8], [9], which is a field-effect transistor (FET) having two gates. The first gate is a control gate and it is similar to a regular MOSFET's gate, both physically and functionally. Additionally, a flash transistor has a second buried (and uncontacted)

<sup>&</sup>lt;sup>1</sup>Although we use pseudoflash transistors in this article, one could use flash transistors as well.



Fig. 4. Flash transistor.



Fig. 5. (a) Circuit diagram and (b)  $I_D-V_G$  curve of pseudoflash transistor.

floating gate. Programming and erasure of the flash device are achieved by electrons tunneling into (or out of) the floating gate, respectively, via Fowler–Nordheim (FN) tunneling [10]. Erasure causes a drop in the threshold voltage  $(V_t)$  of the transistor, and programming causes an increase in the  $V_t$  of the transistor.

To cause erasure, we elevate the substrate (bulk) voltage of the flash transistor, drive the control gate to GND, and float the source/drain terminals. Programming is done by increasing the gate voltage of the device, while driving the bulk, source and drain terminals to GND. Programming is done individually for each device. The final value of the  $V_t$  is determined by the duration and magnitude of the programming pulses, as dictated by the incremental step pulse programming (ISPP) model [11]. In general, the device is subjected to many program-verify cycles until the desired  $V_t$  is achieved.

Once electrons are trapped in the floating gate, they remain trapped for several years [12], [13], or until removed by an erase operation. Also, flash transistors reside on the same IC die as a CMOS transistor. Finally, flash transistors have a finite number of programming cycles (10–100 K [12] [13]) that they can endure. This is not a problem in our approach since we only program any flash FET at most a few times in the lifetime of the PFD-LDO regulator.

### B. Pseudoflash Transistor

To fabricate a flash transistor, special manufacturing steps are necessary to create the floating gate, which increases fabrication complexity and cost. Thus, there is a strong motivation to use a vanilla CMOS process to implement the flash transistor's behavior, while avoiding the extra manufacturing steps. Such a "pseudoflash" transistor has been extensively studied [14], [15], [16], [17], [18], [19], [20], [21]. The pseudoflash transistor is well understood and has been fabricated at various feature sizes and for several applications [14], [15], [16], [17], [18], [19], [20], [21].

Fig. 5(a) and (b) illustrates the circuit diagram and  $I_{\rm D}$ – $V_{\rm G}$  curve of a pseudoflash transistor. A pseudoflash transistor is



Fig. 6. Values of  $V_{fg}$  with different impedance of pseudoflash transistor under different corners.

composed of a pMOS transistor  $(M_{fg})$ , a poly-poly capacitor  $(C_g)$ , and a MOS capacitor  $(C_{tun})$ . The two capacitors are coupled to the gate terminal of  $M_{fg}$ . The pseudoflash transistor is surrounded by an excellent electrical insulator (SiO<sub>2</sub>) [14]. No dc path exists from node  $V_{fg}$ , thus allowing electrons to be stored on node  $V_{fg}$ . As a result, the pseudoflash device achieves the same programming and erasure characteristics as a flash transistor, while using a vanilla CMOS fabrication process (unlike flash transistors [7] or charge-trap transistors [22] which need special fabrication steps). This has been theoretically shown, and practically validated [14], [15], [16], [17], [18], [19]. We use FN tunneling [10] and hot carrier injection (HCI) [23] to "erase" or "program" the pseudoflash transistor, respectively. FN tunneling is utilized to remove electrons from node  $V_{fg}$  and thereby increase its  $V_t$ . By applying a high voltage (8–10 V) to the node  $V_{\text{tun}}$ , a high electric field is created across  $C_{tun}$ . The effective oxide thickness shrinks, enhancing the probability of electrons moving across the oxide potential barrier, and  $V_{fg}$  is increased. The  $I_D$ - $V_G$  curve is thereby shifted left as shown in Fig. 5(b). HCI is utilized to inject electrons into the node  $V_{fg}$ . By applying a high voltage (3–4 V) between the drain and source of  $M_{fg}$ , we generate a high electric field region across the drain and source terminals. Electrons that move across the high electric field region have a boosted energy. If the electron energy is higher than the potential SiO<sub>2</sub>-Si barrier (3.0 eV) of the gate oxide of  $M_{fg}$ , some electrons move into the oxide and are trapped in the node  $V_{fg}$ . Thus,  $V_{fg}$  is decreased, causing the  $I_D$ – $V_G$  curve to shift right as shown in Fig. 5(b), which corresponds to a decrease in  $V_t$ . The node  $V_{fg}$  of the pseudoflash transistor is able to be tuned to various voltage levels (with  $V_{fg}$ precision of up to 1 mV [24]), by exploiting FN tunneling and HCI, effectively modifying the  $V_t$  of  $M_{fg}$ . In pseudoflash transistors (like in traditional flash transistors), once electrons are trapped in the node  $V_{fg}$ , they remain trapped for several years [15], [18], [19], or until removed by an erase operation. To adjust  $V_{fg}$  precisely, a lookup table is used. This table [11] enumerates the duration and magnitude of the  $V_{DS}$  pulses required for each value of  $V_t$ . Therefore, the impedance of the pseudoflash transistor is "dialed-in" with precision. Fig. 6 shows that the impedance can be made substantially identical by programming the pseudoflash transistor to different values of  $V_{fg}$  for different corners, in HSPICE.

As mentioned earlier, the pseudoflash transistors in our proposed design could be replaced by using flash transistors as well.



Fig. 7. Schematic of proposed PFD-LDO regulator.

We also present two other structures of pseudoflash transistors [20], [21]. The 3T pseudoflash transistor [20] has the same functionality as shown in Fig. 5(a) but is completely implemented by three CMOS transistors. Both the erasing and programming of the 3T pseudoflash transistor structure are realized by removing/adding electrons from/to the  $V_{fg}$  node through FN tunneling. To remove electrons, we increase  $V_{\text{tun}}$ to create a large electric field across  $C_{tun}$ . This results in a reduced effective gate oxide thickness and an increased probability of electrons leaving node  $V_{fg}$ . To add electrons, we increase  $V_g$ , resulting in the insertion of electrons into the node  $V_{fg}$ . During the procedure of erasing/programming, a high voltage (8-10 V) is required to tunnel electrons through the gate oxide. Such a high voltage may cause program disturbance to nearby 3T pseudoflash transistors when programming a selected 3T pseudoflash transistor. This program disturbance phenomenon affects the programming time and accuracy. To mitigate the program disturbance, a 5T pseudoflash transistor [21] is proposed. The 5T pseudoflash transistor structure is based on the structure of the 3T pseudoflash transistor, with two additional switches ( $S_1$  and  $S_2$ ) added to the source and drain terminals of  $M_{fg}$ . The selected 5T pseudoflash transistors can be programed accurately by turning on their corresponding switches, while keeping the unselected 5T pseudoflash transistors from being disturbed by turning off their switches. However, the additional switches increase the complexity of the control circuitry.

### III. PROPOSED ARCHITECTURE

# A. Proposed PFD-LDO Regulator

Fig. 7 illustrates the proposed PFD-LDO regulator which is comprised of a comparator bank, a coarse-fine controller, a programming block, and two pseudoflash arrays. The two pseudoflash arrays consist of a coarse subarray using N=127 pseudoflash transistors and a fine subarray using M=5 pseudoflash transistors. The voltages  $V_{fg\_c}$  (for the coarse subarray) and  $V_{fg\_f}$  (for the fine subarray) are tuned to different voltage levels by the programming block [16], which generates corresponding  $V_{g\_prog}$ ,  $V_{d\_prog}$ ,  $V_{tun\_c}$ , and  $V_{tun\_f}$  signals, to regulate and maintain the  $V_t$  of the coarse and fine subarray devices, respectively. This in turn regulates the impedance of the pseudoflash transistors of the coarse and fine subarrays, which allows the *same* Digital LDO regulator



Fig. 8. (a) FSM of the coarse-fine controller and (b) operation waveform of the coarse-fine controller.

to operate under various  $V_{\text{IN}}$ ,  $V_{\text{out}}$ ,  $I_{\text{max}}$ ,  $I_{\text{min}}$ , and  $V_{\text{ripple}}$  specifications.

The comparator bank (which is comprised of three dynamic latched comparators [25]) generates output signals Out<sub>hi</sub>, Out<sub>mid</sub>, and Out<sub>lo</sub> which are logic "1" when  $V_{\rm out}$  is greater than  $V_{\rm ref}+20$  mV,  $V_{\rm ref}$ , and  $V_{\rm ref}-20$  mV, and at logic "0" otherwise, respectively. We generate a signal DeadZone =  $\overline{\rm Out_{hi}}$  · Out<sub>lo</sub>, which is at logic "1" when  $V_{\rm ref}+20$  mV >  $V_{\rm out}>V_{\rm ref}-20$  mV. The PFD-LDO regulator forces  $V_{\rm out}$  to operate with DeadZone = 1 during steady-state operation. If  $I_{\rm LOAD}$  undergoes a sufficiently large instantaneous change,  $V_{\rm out}$  changes in response and DeadZone changes to logic "0." The coarse-fine controller then starts to regulate  $V_{\rm out}$  instantly. The third comparator in the comparator bank (whose output is Out<sub>mid</sub>) is used to regulate  $V_{\rm out}$  around  $V_{\rm ref}$ .

The coarse-fine controller includes a coarse control loop and a fine control loop. The coarse control loop computes the number n of coarse transistors to turn on, in order to adjust  $V_{\text{out}}$  to within  $(V_{\text{IN}} - I_{\text{LOAD}} \cdot (R_C/n)) < V_{\text{ref}} < (V_{\text{IN}} - I_{\text{LOAD}} \cdot (R_C/(n+1)))$ , where  $R_C$  is the impedance of each coarse pseudoflash transistor. When the coarse control loop has found n, we set the signal found n to be logic "1." We generate a signal set which is the logical AND of DeadZone and found n. When set n we exit the coarse control loop and move to the fine control loop. The fine control loop computes the number n of fine transistors to regulate  $N_{\text{out}}$  so that it stays in the range of  $N_{\text{IN}} - N_{\text{LOAD}} \cdot (N_{\text{C}}/n)||(N_{\text{F}}/m)|)$  and  $N_{\text{IN}} - N_{\text{LOAD}} \cdot (N_{\text{C}}/n)||(N_{\text{F}}/m)|)$ , where  $N_{\text{F}}$  is the impedance of each fine pseudoflash transistor. The algorithms used for the coarse and fine control loops are described next.

# B. Operation of the Coarse-Fine Controller

Fig. 8(a) illustrates the state transition diagram of the finite state machine (FSM) of the coarse-fine controller, and Fig. 8(b) illustrates a sequence of states encountered during the operation of the FSM. In Fig. 8(b), suppose the  $I_{\text{LOAD}}$  undergoes a sufficiently large instantaneous change, and DeadZone = 0 (i.e.,  $V_{\text{out}}$  is no longer in the dead zone, due to the undershoot). The controller switches to the *transient* state of the FSM from the *steady* state of the FSM. In the *transient* state, it enables more coarse transistors in order to generate more instantaneous current to compensate for the increased  $I_{\text{LOAD}}$ . Starting with the number n of coarse transistors that were turned on in steady state, we increment n by 2 in every clock cycle until  $V_{\text{out}}$  is within the dead zone (indicated by  $\text{Out}_{\text{low}}$  going high).

Then, we increment n by 1 in every clock cycle until  $V_{\text{out}}$ exceeds  $V_{\text{ref}}$  (indicated by  $Out_{\text{mid}}$  going high). The controller now stores the number of coarse transistors which are enabled, in a Max register. However, a small overshoot occurs due to an excess number of coarse transistors being enabled. So, the controller reduces the number of enabled coarse transistors by 1 in every clock cycle to stabilize  $V_{\text{out}}$ . Once  $V_{\text{out}}$  falls below  $V_{\text{ref}}$  (indicated by  $Out_{\text{mid}}$  going low), the controller stores the number of coarse transistors which are enabled, in a Min register. Once the controller records the Max and Min values, the controller enters the coarse state of the FSM. In this state, the controller first averages the value of Max and Min to calculate Mean. We add/subtract 2 to/from Mean to generate Up\_Bound\_coarse/Low\_Bound\_coarse, respectively. Now, we begin the iterations of the coarse control loop, which are designed to find the optimal number of coarse transistors to enable. In the coarse control loop, we alternatively increase  $V_{\rm out}$ , and then decrease it, until convergence. In the increasing phase, we cause the  $V_{\rm out}$  to increase (by increasing the number of enabled coarse transistors from Low Bound coarse to Up\_Bound\_coarse with an increment of 1 in every clock cycle). We measure the number of cycles  $N_{\text{Low coarse}}$  that are required for  $V_{\text{out}}$  to increase beyond  $V_{\text{ref}}$  (as indicated by Out<sub>mid</sub> changing from logic "0" to logic "1"). In the decreasing phase, we cause  $V_{\text{out}}$  to decrease (by decreasing the number of enabled coarse transistors from Up\_Bound\_coarse to Low\_Bound\_coarse with a decrement of 1 in every clock cycle). We measure the number of cycles  $N_{\text{Up\_coarse}}$  that are required for  $V_{\text{out}}$  to decrease below  $V_{\text{ref}}$  (as indicated by Out<sub>mid</sub> changing from logic "1" to logic "0"). If  $N_{\rm Up\_coarse}$  >  $N_{
m Low\ coarse},$  it means that the duration of  $V_{
m out}$  above  $V_{
m ref}$ is longer than the duration of  $V_{\text{out}}$  below  $V_{\text{ref}}$ , and the value of Up\_Bound\_coarse exceeds the number of transistors required for regulation. Thus, the value of Up\_Bound\_coarse is decreased by 1. Conversely, if  $N_{\text{Up\_coarse}} \leq N_{\text{Low\_coarse}}$ , the value of Low\_Bound\_coarse is increased by 1. We iterate this process until the difference between Up Bound coarse and Low\_Bound\_coarse is eventually reduced to 1. At this point, the coarse control loop has converged, and determined the number of coarse transistors required to provide current for the  $I_{LOAD}$ . The controller sets the number of coarse transistors to the value of Low\_Bound\_coarse, and moves to the *fine* state of the FSM (where goal it is to decrease  $V_{\text{ripple}}$ ).

The fine control loop uses the same control algorithm to select the number of fine transistors to enable. Starting with Up\_Bound\_fine = 5 and Low\_Bound\_fine = 0, the algorithm compares  $N_{\rm Up\_fine}$  and  $N_{\rm Low\_fine}$  until the fine control loop converges  $V_{\rm out}$ . The algorithmic approach is the same as that of the coarse algorithm. After convergence, we enter the *steady* state of the FSM in which we alternately turn on Up\_Bound\_fine and Low\_Bound\_fine fine transistors in alternating clock cycles.

# C. Dynamic Latched Comparator

Fig. 9(a) and (b) illustrates the circuit diagram and the waveform of the dynamic latched comparator [25]. It is composed of a differential pair  $(M_2-M_3)$ , two cross-coupled inverters  $(M_6-M_8)$  and  $M_7-M_9$ , four clock gated switches



Fig. 9. (a) Circuit diagram and (b) waveform of the dynamic latched comparator.



Fig. 10. (a) Digital LDO regulator analytical model from [26] and (b) pole-zero plot using the five specifications for stability analysis.

 $(M_4, M_5, M_{10}, \text{ and } M_{11})$ , and an SR latch. When the clock signal (CLK) is low, the comparator is in the precharge phase, and the transistors  $M_4$ ,  $M_5$ ,  $M_{10}$ ,  $M_{11}$  are turned on, pulling node  $V_{\text{OUTn}}$ ,  $V_{\text{OUTp}}$ ,  $N_2$ , and  $N_3$  to high. When CLK is high, the comparator enters the evaluation phase, and the transistors  $M_4$ ,  $M_5$ ,  $M_{10}$ , and  $M_{11}$  are turned off. During the evaluation phase, If  $V_{\text{INp}}$  is greater than  $V_{\text{INn}}$ , node  $V_{\text{OUTn}}$  is discharged to low, and due to the  $M_7$ – $M_9$  inverter of the cross-coupled inverter pair,  $V_{\text{OUTp}}$  is set to high. Otherwise, if  $V_{\text{INn}}$  is greater than  $V_{\text{INp}}$ ,  $V_{\text{OUTn}}$  and  $V_{\text{OUTp}}$  are set to high and low, respectively. Finally,  $V_{\text{OUTn}}$  and  $V_{\text{OUTp}}$  are sent to the SR latch to hold the output value (Comp<sub>out</sub>) during the precharge phase.

### IV. ANALYTICAL MODEL

To assess the behavior of the digital controller used in Digital LDO regulators, z-domain models have been utilized for analysis. Fig. 10(a) shows a system model of a Digital LDO regulator using a barrel shifter for the digital control which was described in [26]. The comparator is modeled as a subtraction operation. The digital controller accumulates the error from the comparator and can be modeled as a digital integrator.  $G_{
m Digital}$  represents the gain of the digital controller. The output of the digital controller serves as a bridge between discrete-time and continuous-time models. This can be modeled by a zero-order hold (ZOH) and a single pole transfer function  $(G_A/(1+(s/\omega_{\rm out})))$ , where  $G_A$ is a proportionality constant, and  $\omega_{out}$  is the output load frequency ( $\omega_{\text{out}} = (1/((R_{\text{Load}}//R_{\text{pMOS}}) * C_{\text{Load}}))$ ). The open-loop transfer function is obtained by (2), where T is the sampling period. With the use of unity feedback, the closed-loop transfer function of the Digital LDO regulator in the z domain is obtained by (3), where  $G = G_{\text{Digital}}G_A(1 - e^{-\omega_{\text{out}}T})$ . For the stability of the system, the poles of the closed-loop transfer function must lie inside the unit circle

$$TF_{\text{open}}(z) = G_{\text{Digital}}G_A(1 - e^{-\omega_{\text{out}}T}) \frac{1}{(z - 1)(z - e^{-\omega_{\text{out}}T})}$$
(2)

$$TF_{close}(z) = \frac{G(z)}{1 + G(z)}$$

$$= \frac{G}{z^2 - (1 + e^{-\omega_{out}T})z + (G + e^{-\omega_{out}T})}.$$
(3)

To model the behavior of our coarse-fine controller, we use this system model for stability estimation due to the similarity of our control algorithm with that of [26]. During the transient state of the operation, our controller turns on/off 1 or 2 coarse pseudoflash transistors if  $V_{\text{out}}$  is below/above  $V_{\text{ref}}$ . Hence, we can set the parameter  $G_{\text{Digital}}$  to 1 or 2 in the above model. For the *coarse* and *fine* states of the operation, both use the same control algorithm with the parameter  $G_{\text{Digital}}$  being 0 or 1. When the number of enabled pseudoflash transistors reaches the value of Up\_Bound or Low\_Bound, the controller maintains the number of enabled transistors. That is, the parameter  $G_{\text{Digital}}$  is set to 0. Otherwise, the controller turns on/off 1 pseudoflash transistor if  $V_{\text{out}}$  is below/above  $V_{\text{ref}}$ , and  $G_{\text{Digital}}$  is set to 1. To ensure that our coarse-fine controller is stable, the poles of the closed-loop transfer function must be within the unit circle. We performed the stability analysis for the five specifications shown in Section V-J. Fig. 10(b) shows the pole-zero plot using MATLAB [27]. We set the parameter  $G_{\text{Digital}}$  to 0.5 for the analysis since the value of  $G_{\text{Digital}}$  of the coarse state operation, which is used to stabilize  $V_{\text{out}}$ , toggles between 0 and 1. The value of  $G_A$  for our PFD-LDO regulator is obtained by (4), where  $R_C$  is the impedance of each coarse pseudoflash transistor. We vary  $I_{LOAD}$  from 1% to 99% of the corresponding  $I_{\text{max}}$  with an increment of 1%. All the poles are located within the unit circle, indicating that our PFD-LDO regulator system is stable for different  $I_{LOAD}$  conditions, for each of the five specifications we tested

$$G_A = \frac{V_{\text{out}}}{n} = \frac{(V_{\text{IN}} - V_{\text{out}}) * V_{\text{out}}}{R_C * I_{\text{LOAD}}}.$$
 (4)

### V. EXPERIMENTAL RESULTS

In this section, we describe the results of multiple experiments that do the following: 1) illustrate that our proposed PFD-LDO regulator has very competitive electrical characteristics compared with existing Digital LDO regulators and 2) show how the *same* design can be used to meet different regulator specifications. We first describe our simulation environment setup (Section V-A). We next present how our PFD-LDO regulator can meet multiple regulator specifications ( $V_{IN}$ ,  $V_{out}$ ,  $V_{ripple}$ ,  $I_{max}$ , and  $I_{min}$ ) using the *same* design (Section V-B), followed by transient response and ripple behavior (Sections V-C and V-D). Then, we present results for the performance of our PFD-LDO regulator for several regulator metrics (Sections V-E-V-I). At last, we compare the results of our PFD-LDO regulator (for several regulator specifications) with five recent works in Section V-J.

### A. Simulation Environment Setup

The proposed PFD-LDO regulator is simulated using a 45 nm PTM [28] CMOS process using Synopsys HSPICE [29]. The digital coarse-fine controller circuitry is synthesized from Verilog using a 45 nm CMOS cell library using Synopsys Design Compiler (DC) [29]. We use a device length of 55 nm for the pseudoflash transistor devices. The resistance of each pseudoflash transistor in the coarse pseudoflash subarray is designed to be nominally  $50\Omega$ when the pseudoflash transistor (with no charge stored on node  $V_{fg}$  c) is operated in the deep linear region. With a maximum of 127 coarse pseudoflash transistors, this would result in a nominal power supply impedance of  $0.4\Omega$ . The size of a pseudoflash transistor in the fine pseudoflash subarray is 5× smaller than its coarse counterpart. Hence, its resistance is nominally  $250\Omega$  (with no charge stored on node  $V_{fg_-f}$ ).

# B. Implementing Multiple Regulator Specifications With a Single Pseudoflash-Based Design

We perform several experiments to demonstrate that the proposed PFD-LDO regulator can realize various regulator specifications (like  $V_{\text{out}}$ ,  $V_{\text{ripple}}$ ,  $I_{\text{max}}$ , and  $I_{\text{min}}$  values for different  $V_{IN}$ ) by adjusting the  $V_{fg\_c}$  and  $V_{fg\_f}$  in the same circuit.  $I_{\text{max}}$  and  $I_{\text{min}}$  can be modified by varying  $V_{fg\_c}$ , and  $V_{\text{ripple}}$  can be regulated by varying  $V_{fg_{-}f}$ . Hence, the same proposed PFD-LDO regulator design can achieve a variety of regulator specifications like  $V_{IN}$ ,  $V_{out}$ ,  $I_{max}$ ,  $I_{min}$ , and  $V_{ripple}$ . A manufacturer can preprogram values of  $V_{fg_{-}c}$  and  $V_{fg_{-}f}$  in the factory, based on different applications and their regulator specifications ( $V_{\rm IN},\ V_{\rm out},\ I_{\rm max},\ I_{\rm min},\ {\rm and}\ V_{\rm ripple}$ ). The manufacturer can alternatively provide the ability to the customer to do this in the field, at design time. In addition, a customer can fine-tune  $V_{fg\_c}$  and  $V_{fg\_f}$  to correct for device aging or temperature changes. This reduces design cost and increases flexibility by using the same design for several regulator specifications. Table I(a)–(c) shows ten regulator specifications (one per row) achievable using the same PFD-LDO regulator circuit. Each specification in these tables uses different  $V_{fg\_c}$ and  $V_{fg_{-}f}$  (i.e., programming the coarse and fine pseudoflash subarrays to different  $V_t$  values). Table I(a) [Table I(b)] illustrates the results when the  $I_{LOAD}$  is altered from  $20\%I_{max}$  to  $40\%I_{\text{max}}$  ( $40\%I_{\text{max}}$  to  $80\%I_{\text{max}}$ ). When the  $I_{\text{LOAD}}$  is altered from  $20\%I_{\text{max}}$  to  $40\%I_{\text{max}}$ , the average of  $V_{\text{shoot}}$ ,  $t_{\text{rec}}$ , and  $V_{\text{ripple}}$  are 44 mV, 0.16  $\mu$ s, and 4.1 mV, respectively. The average of  $V_{\rm shoot}$ ,  $t_{\rm rec}$ , and  $V_{\rm ripple}$  are 84 mV, 0.39  $\mu$ s, and 4.4 mV, respectively, when the output load current is altered from  $40\%I_{\text{max}}$  to  $80\%I_{\text{max}}$ . We also did the simulations with a larger current change. Table I(c) illustrates the results when the  $I_{LOAD}$  is altered from  $20\%I_{max}$  to  $80\%I_{max}$ . The average value of  $V_{\text{shoot}}$ ,  $t_{\text{rec}}$ , and  $V_{\text{ripple}}$  are 299 mV, 0.44  $\mu$ s, and 4.3 mV, respectively, when the  $I_{LOAD}$  is altered from  $20\%I_{max}$ to  $80\%I_{\text{max}}$ .

Note that our PFD-LDO regulator can operate across a wide range of  $V_{\text{out}}$  (0.7–1.7 V) and  $I_{\text{max}}$  (15 to 250 mA).

| $V_{IN}$ | $V_{out}$           | $I_{max}$ | $I_{min}$ | $V_{shoot}$ | $t_{rec}$ | $V_{ripple}$        | $V_{IN}$ | $V_{out}$ | $I_{max}$ | $I_{min}$ | $V_{shoot}$ | $t_{rec}$            | $ V_{ripple} $ | $ V_{IN} $ | $V_{out}$ | $I_{max}$ | $I_{min}$ | $V_{shoot}$ | $t_{rec}$ | $V_{ripple}$ |
|----------|---------------------|-----------|-----------|-------------|-----------|---------------------|----------|-----------|-----------|-----------|-------------|----------------------|----------------|------------|-----------|-----------|-----------|-------------|-----------|--------------|
| (V)      | (V)                 | (mA)      | (mA)      | (mV)        | $(\mu s)$ | (mV)                | (V)      | (V)       | (mA)      | (mA)      | (mV)        | $(\mu s)$            | (mV)           | (V)        | (V)       | (mA)      | (mA)      | (mV)        | $(\mu s)$ | (mV)         |
| 1.8      | 1.7                 | 250       | 2         | 40          | 0.16      | 3.6                 | 1.8      | 1.7       | 250       | 2         | 109         | 0.40                 | 3.5            | 1.8        | 1.7       | 250       | 2         | 177         | 0.45      | 3.3          |
| 1.8      | 1.7                 | 190       | 1.5       | 38          | 0.16      | 3.5                 | 1.8      | 1.7       | 190       | 1.5       | 66          | 0.41                 | 3.7            | 1.8        | 1.7       | 190       | 1.5       | 186         | 0.42      | 3.4          |
| 1.5      | 1.4                 | 200       | 1.6       | 42          | 0.16      | 3.6                 | 1.5      | 1.4       | 200       | 1.6       | 64          | 0.40                 | 3.5            | 1.5        | 1.4       | 200       | 1.6       | 183         | 0.41      | 3.5          |
| 1.5      | 1.4                 | 127       | 1         | 46          | 0.16      | 3.7                 | 1.5      | 1.4       | 127       | 1         | 69          | 0.39                 | 3.8            | 1.5        | 1.4       | 127       | 1         | 215         | 0.40      | 3.8          |
| 1.2      | 1.1                 | 152       | 1.2       | 44          | 0.16      | 3.9                 | 1.2      | 1.1       | 152       | 1.2       | 71          | 0.37                 | 3.7            | 1.2        | 1.1       | 152       | 1.2       | 212         | 0.43      | 3.8          |
| 1.2      | 1.1                 | 113       | 0.89      | 46          | 0.16      | 3.9                 | 1.2      | 1.1       | 113       | 0.89      | 75          | 0.33                 | 4.2            | 1.2        | 1.1       | 113       | 0.89      | 265         | 0.42      | 4.1          |
| 1.0      | 0.9                 | 101       | 0.8       | 43          | 0.15      | 4.0                 | 1.0      | 0.9       | 101       | 0.8       | 66          | 0.41                 | 4.0            | 1.0        | 0.9       | 101       | 0.8       | 227         | 0.46      | 4.0          |
| 1.0      | 0.9                 | 61        | 0.48      | 40          | 0.16      | 4.5                 | 1.0      | 0.9       | 61        | 0.48      | 87          | 0.40                 | 4.8            | 1.0        | 0.9       | 61        | 0.48      | 474         | 0.50      | 4.8          |
| 0.8      | 0.7                 | 61        | 0.48      | 40          | 0.16      | 3.6                 | 0.8      | 0.7       | 61        | 0.48      | 87          | 0.41                 | 5.0            | 0.8        | 0.7       | 61        | 0.48      | 474         | 0.50      | 4.8          |
| 0.8      | 0.7                 | 15        | 0.12      | 66          | 0.15      | 6.2                 | 0.8      | 0.7       | 15        | 0.12      | 144         | 0.41                 | 7.3            | 0.8        | 0.7       | 15        | 0.12      | 573         | 0.45      | 7.4          |
|          | Average 44 0.16 4.1 |           |           |             | 4.1       | Average 84 0.39 4.4 |          |           |           |           | 4.4         | Average 299 0.44 4.3 |                |            |           |           |           |             |           |              |
| (a)      |                     |           |           |             |           | (b)                 |          |           |           |           | (c)         |                      |                |            |           |           |           |             |           |              |

 $\text{TABLE I} \\ \text{Simulation Results With a $I_{\text{LOAD}}$ Change From (a) } 20\%I_{\text{max}}$ to $40\%I_{\text{max}}$, (b) $40\%I_{\text{max}}$ to $80\%I_{\text{max}}$, and (c) $20\%I_{\text{max}}$ to $80\%I_{\text{max}}$.}$ 



Fig. 11. Transient response of the proposed PFD-LDO regulator.



Fig. 12. Simulation results of  $V_{\text{ripple}}$  under different cases.

#### C. Transient Response

Fig. 11 illustrates the HSPICE output of the transient response of the proposed PFD-LDO regulator when the  $I_{\rm LOAD}$  is altered from 100 to 200 mA.  $V_{\rm IN}$  is 1.8 V, and  $V_{\rm out}$  is regulated to 1.7 V. The  $V_{\rm shoot}$  is 109 mV and the  $t_{\rm rec}$  is 0.40  $\mu$ s. When  $V_{\rm out}$  is stable, the fine pseudoflash subarray reduces  $V_{\rm ripple}$  to 3.5 mV.

# D. Ripple Behavior

In this section, we validate the usefulness of the adding fine control loop and the fine pseudoflash transistors, and also measure  $V_{\rm ripple}$  with/without noise on the  $V_{\rm IN}$  input. This is done for both the CMOS-based Digital LDO regulator and the proposed PFD-LDO regulator, simulated under different cases (Fig. 12). We note that using *only* the coarse control loop for the CMOS-based Digital LDO regulator, the  $V_{\rm ripple}$  is 5.2 mV (1.9 mV) under the noisy (ideal)  $V_{\rm IN}$ .

When the fine control loop is utilized along with the coarse control loop, the CMOS-based Digital LDO regulator reduces the  $V_{\text{ripple}}$  to 3.6 mV (0.5 mV) under the noisy (ideal)  $V_{\text{IN}}$ .

This is a 1.4× (3.8×)  $V_{\text{ripple}}$  reduction compared to a coarse-only Digital LDO regulator under noisy (ideal)  $V_{\text{IN}}$  conditions.

The proposed PFD-LDO regulator is able to further reduce the  $V_{\rm ripple}$  of the CMOS-based Digital LDO regulator because of its ability to adjust the  $V_{fg\_f}$  of the fine transistors. Under the ideal  $V_{\rm IN}$ , the proposed PFD-LDO regulator can achieve an additional improvement of  $5\times$  in  $V_{\rm ripple}$  compared to the case using CMOS-based Digital LDO regulator. Under a noisy  $V_{\rm IN}$ , the proposed PFD-LDO regulator can achieve an additional improvement of 6% in  $V_{\rm ripple}$  compared to the CMOS-based Digital LDO regulator. The  $V_{\rm ripple}$  does not change much because the proposed PFD-LDO regulator has regulated the  $V_{\rm ripple}$  to the minimum value, and the  $V_{\rm ripple}$  is dominated by the noise on  $V_{\rm IN}$ . However, with a less noisy  $V_{\rm IN}$ , we would be able to reduce  $V_{\rm ripple}$  to a greater degree.

# E. Monte Carlo Simulation

We also perform Monte Carlo simulations to verify the functionality of the proposed PFD-LDO regulator under process [30] and  $V_{\rm IN}$  [31] variations. We varied the devices width (W) and length (L), with  $\sigma = 3.25$  nm, for all transistors used in the comparator bank and the controller, to model process variations. The  $V_t$  values of the pseudoflash transistors used in the subarrays are programmable to adjust their impedance and cancel any W and L variations, so we did not apply variations to them. In our Monte Carlo simulations, we vary  $V_{\rm IN}$  in a dc manner, with  $\sigma = 18$  mV (1% of nominal  $V_{\rm IN}$ ). We also vary  $V_{\rm IN}$  in an ac manner with  $\sigma = 0.8$  mV to model the situation in which the proposed PFD-LDO regulator is powered by a dc/dc converter which has a voltage variation [31]. These variations are assumed to be normal. For both ac and dc simulations of  $V_{\rm IN}$ , we apply  $\pm 3\sigma$  variations. We assumed the distribution of W and L to be normal, and conducted our simulations assuming that these parameters vary up to  $\pm 3\sigma$ .

Fig. 13 illustrates the effect of process and  $V_{\rm IN}$  variations on the proposed PFD-LDO regulator, as reported by the Monte Carlo simulations. We performed 500 Monte Carlo simulations.

Fig. 13(a) shows the results for both process and  $V_{\rm IN}$  variations. The specified  $V_{\rm ref}$  was 1.7 V, and  $V_{\rm IN}$  varied from 1.74 to 1.85 V. We found  $V_{\rm out}$  to be stable with a minimum (maximum) value of 1.65 V (1.75 V) and a standard



Fig. 13. Simulation results of  $V_{\rm out}$  under (a) process and  $V_{\rm IN}$  variations and (b)  $V_{\rm IN}$  variation only.

TABLE II
SIMULATION RESULTS OF TEMPERATURE VARIATIONS

| Temperature (°C) | V <sub>out</sub> (V) | V <sub>shoot</sub> (mV) | V <sub>ripple</sub> (mV) | t <sub>rec</sub> (µs) |
|------------------|----------------------|-------------------------|--------------------------|-----------------------|
| 25°C             | 1.700                | 40                      | 3.6                      | 0.16                  |
| 50°C             | 1.702                | 38                      | 3.8                      | 0.18                  |
| 75°C             | 1.700                | 51                      | 3.5                      | 0.20                  |

deviation of 15 mV. The proposed PFD-LDO regulator is able to converge the  $V_{\rm out}$  with a  $V_{\rm ripple}$  ranging from 3.2 to 4.7 mV, with a mean  $V_{\rm ripple}$  of 3.7 mV and a standard deviation of 0.4 mV.

To further understand the factors contributing to the  $V_{\rm out}$  variation, we perform a Monte Carlo simulation of the proposed PFD-LDO regulator with only  $V_{\rm IN}$  variation but no process variations. The results are shown in Fig. 13(b). We observe that the proposed PFD-LDO regulator is able to converge  $V_{\rm out}$  between 1.698 to 1.702 V (with a standard deviation of 0.5 mV) even though the  $V_{\rm IN}$  ranges from 1.75 to 1.84 V. The  $V_{\rm ripple}$  varies from 3.2 to 4.4 mV (with a standard deviation of 0.2 mV).

These experiments show that the  $V_{\text{ripple}}$  variation is dominated by the  $V_{\text{IN}}$  variation, while the  $V_{\text{out}}$  variation is dominated by CMOS process variations.

### F. Temperature Variation

We simulate our PFD-LDO regulator at different temperatures to measure its regulation capability. Table II illustrates the simulation results of our PFD-LDO regulator operated at three different temperatures, when  $I_{\rm LOAD}$  is altered from  $20\%\,I_{\rm max}$  to  $40\%\,I_{\rm max}$ . Due to increased temperature, the current provided by each pseudoflash transistor decreases, resulting in an increase in  $t_{\rm rec}$  and  $V_{\rm shoot}$  as temperature increases. Nevertheless, the coarse-fine controller is able to regulate  $V_{\rm out}$  at the correct voltage level and minimize  $V_{\rm ripple}$ .

# G. Load Regulation

Load regulation is used to measure the capability of a regulator to maintain a constant steady-state output voltage  $V_{\rm out}$  level while output load current  $I_{\rm Load}$  is changed. In other words, load regulation is  $(\Delta V_{\rm out}/\Delta I_{\rm LOAD})$ . Fig. 14(a) illustrates the load regulation of our design. We report the maximum value of this quantity over different values of  $V_{\rm out}$  and  $I_{\rm LOAD}$ , using a  $\Delta I_{\rm LOAD}$  value of 50 mA. In our experiments, we simulate supply voltage  $V_{\rm IN}$  from 0.8 to 1.8 V (the corresponding regulated output voltage  $V_{\rm out}$  varies from 0.7 to 1.7 V). We apply  $I_{\rm Load}$  from 25 mA to the corresponding  $I_{\rm max}$ .



Fig. 14. Simulation results of (a) load regulation and (b) line regulation.

We found that the maximum load regulation is 0.1 mV/mA. We will compare this metric with state-of-the-art regulators in Section V-J.

### H. Line Regulation

Line regulation is used to measure how well a regulator is capable of maintaining a constant steady state  $V_{\rm out}$  level while the supply voltage  $V_{\rm IN}$  is changed. In other words, line regulator is  $(\Delta V_{\rm out}/\Delta V_{\rm IN})$ . Fig. 14(b) illustrates the line regulation of our design. The supply voltage  $V_{\rm IN}$  is nominally between 1.5 and 1.8 V, and the regulated output voltage  $V_{\rm out}$  varies from 1.4 to 1.7 V. We simulate  $I_{\rm LOAD}$  values of 100, 150, and 200 mA. Even though the current provided by each pseudoflash transistor increases because of the increase between  $V_{\rm IN}$  and  $V_{\rm out}$ , our PFD-LDO regulator is able to regulate  $V_{\rm out}$  to be close to  $V_{\rm ref}$ . Across all the simulated values of  $V_{\rm IN}$ ,  $V_{\rm ref}$ , and  $I_{\rm LOAD}$ , the maximum line regulation was found to be 0.2 mV/mV. We will compare this metric with that of other regulators in Section V-J.

# I. Power Supply Rejection

Power supply rejection (PSR) measures the ability of a regulator to reject noise (of various frequencies) on  $V_{\rm IN}$ . PSR is the ratio of the ripple on  $V_{\text{out}}$  (i.e.,  $V_{\text{ripple}}$ ) to the ripple on  $V_{\rm IN}$ , in dB. In our experiments, we first measure PSR by applying a sine wave with an amplitude of 100 mV to  $V_{\rm IN}$ and varying the frequency of the sine wave. As shown in Fig. 15(a), our PFD-LDO regulator is able to compensate for  $V_{\rm IN}$  variation at frequencies below 100 kHz, achieving a PSR less than -9.5 dB for frequencies below 100 kHz. As the frequency increases, the PSR degrades, and the PSR becomes 0 dB for the frequencies higher than 5 MHz. In our second PSR experiment, we measure PSR with different values of ripple on  $V_{\rm IN}$  at the 100 and 500 kHz [Fig. 15(b)]. Since our PFD-LDO regulator starts to regulate  $V_{\text{out}}$  only when  $V_{\text{out}}$ exceeds the dead zone ( $V_{\text{ref}} \pm 20 \text{ mV}$ ), the PSR is marginal (-2 dB) when the voltage amplitude is 25 mV. If the voltage amplitude is greater than 25 mV, our PFD-LDO regulator achieves a healthy PSR of -8 dB or better when the frequency is 100 kHz. However, if the frequency increases, the ability for the voltage regulation degrades, as discussed in Fig. 15(a), and the PSR is close to 0 dB.

# J. Comparison With State-of-the-Art Regulators

There have been several past research efforts focusing on improving the performance of Digital LDO regulators.



Fig. 15. Simulation results of PSR by varying (a) frequency and (b) amplitude.

TABLE III

COMPARISON OF THE PFD-LDO REGULATOR WITH PRIOR WORKS

|                                                          |               |               | This wor      | k             |                 | [2]<br>ISSCC'20   | [3]<br>JSSC'17  | [4]<br>EDSSC'19 | [5]<br>ICTA'20 | [6]<br>TCAS-I'19 |
|----------------------------------------------------------|---------------|---------------|---------------|---------------|-----------------|-------------------|-----------------|-----------------|----------------|------------------|
| Type                                                     |               |               | Digital       |               |                 | Digital           | Digital         | Digital         | Digital        | Digital          |
| Process (nm)                                             |               |               | 45nm          |               |                 | 28nm              | 28nm            | 65nm            | 65nm           | 65nm             |
| Operating<br>Frequency                                   |               |               | 100MHz        |               |                 | 168MHz-<br>2.0GHz | N.A.            | 10MHz           | 10MHz          | 100MHz           |
| $V_{IN}$ (V)                                             | 0.8           | 1.0           | 1.2           | 1.5           | 1.8             | 0.5-1.0           | 1.1             | 0.6-0.8         | N.A.           | 0.6              |
| $V_{out}$ (V)                                            | 0.7           | 0.9           | 1.1           | 1.4           | 1.7             | 1.7 0.45-0.95     |                 | 0.5-0.75        | 0.5-0.95       | 0.5              |
| $V_{ripple}$ (mV)                                        | 5.0           | 4.0           | 3.7           | 3.5           | 3.5             | N.A.              | N.A.            | N.A.            | N.A.           | N.A              |
| Max Current<br>(mA)                                      | 61 101        |               | 152           | 200           | 250             | 160-480           | 200             | N.A.            | N.A.           | 100              |
| $V_{shoot}$ @<br>$\Delta I_{load}$                       | 87mV@<br>24mA | 66mV@<br>40mA | 71mV@<br>60mA | 64mV@<br>80mA | 109mV@<br>100mA | 112mV@<br>430mA   | 120mV@<br>180mA | 90mV@<br>15mA   | 16.4mV@<br>5mA | 53mV@<br>100mA   |
| $t_{rec}$ $(\mu s)$                                      | 0.41          | 0.41          | 0.37          | 0.40          | 0.40            | 0.31              | 64*             | 4*              | 18°            | 0.7*             |
| Quiescent Current<br>(µA)                                | 30            | 47            | 72            | 615           | 15800           | 7.7-241           | 110             | 20              | 64             | 34.6             |
| Load Regulation<br>(mV/mA)                               |               |               | 0.1           |               |                 | N.A.              | 2.8*            | 0.77            | N.A.           | N.A.             |
| Line Regulation<br>(mV/mV)                               |               |               | 0.2           |               |                 | N.A.              | N.A.            | 0.04            | N.A.           | N.A.             |
| PSR                                                      |               | -10.5dB@      | 50KHz, 0      | dB@1ME        | łz              | N.A.              | N.A.            | N.A.            | N.A.           | N.A.             |
| $C_{out}$ (nF)                                           |               |               | 0.1           |               |                 | Cap-free          | 23.5            | 0.13            | 0.052          | 1                |
| Area (mm <sup>2</sup> )                                  |               | 0.00          | )5 (active    | area)         |                 | 0.049             | 0.021           | N.A.            | N.A.           | 0.17             |
| Area normalized to<br>45nm process<br>(mm <sup>2</sup> ) |               | 0.00          | 05 (active    | area)         |                 | 0.127             | 0.054           | N.A.            | N.A.           | 0.081            |

<sup>\*</sup>Estimated data from figures.

For example, [2], [3], [4], [5], [6] implement two pMOS arrays for coarse and fine regulation. This reduces the  $V_{\text{ripple}}$  and  $t_{\text{rec}}$ . Tseng et al. [32] implement different sizes of pMOS transistors in each subarray. Also, the MOS subarrays are arranged in a series connection topology. This results in a more complex controller than our solution, and also a larger circuit than our approach. Unlike our solution, these previous approaches do not use pseudoflash or flash transistors, and hence do not allow the pMOS transistor resistances to be tuned in the factory or in the field. As a result, their specifications for  $V_{\text{IN}}$ ,  $V_{\text{out}}$ ,  $I_{\text{max}}$ ,  $I_{\text{min}}$ , and  $V_{\text{ripple}}$  are fixed.

Table III shows the comparison of the proposed PFD-LDO regulator with prior works. Among prior works, the results of [2], [3], and [6] are from chip measurements, and the results of [4] and [5] are from circuit simulations. To make our simulation results more realistic, we have included device parasitics in all our circuit simulations. Our proposed PFD-LDO regulator is designed to regulate  $V_{\rm out}$  which ranges from 0.7 to 1.7 V with the  $V_{\rm IN}$  operated at 0.8–1.8 V, as described in Table I. The quiescent current ranges from 30  $\mu$ A to 15.8 mA. The output capacitance ( $C_{\rm out}$ ) is set to 0.1 nF, the operating frequency is 100 MHz, and the active area is 0.005 mm² (including the pseudoflash devices as well).

Unlike other state-of-the-art approaches, our PFD-LDO regulator can operate over a large range of  $V_{\rm IN}$  and  $V_{\rm out}$ , as shown in Table III. We also adjust a large range of  $I_{\rm max}$ ,  $I_{\rm min}$  (by tuning  $V_{fg\_c}$  for the coarse subarray discussed in Section V-B), and  $V_{\rm ripple}$  (by varying  $V_{fg\_f}$  for the fine subarray discussed

in Section V-D). It should be noticed that the current provided by each coarse pseudoflash transistor changes when our PFD-LDO regulator is operated at different  $V_{\rm IN}$  values.  $I_{\rm max}$ and  $I_{min}$  are therefore different even though we utilize the same coarse subarray. When  $I_{LOAD}$  is altered from 40% to 80% of the corresponding  $I_{\text{max}}$ , the values of  $V_{\text{shoot}}$  are therefore different across columns 2 through 6. Our  $V_{\text{shoot}}@\Delta I_{\text{load}}$  and  $t_{\rm rec}$  are competitive compared to prior works [4], [5], [6], even though these prior works use an undershoot detector [4], [5] or an auxiliary power block [6] to immediately detect a load transient event or provide an additional current for fast  $V_{\text{out}}$ recovery. We achieve a low  $V_{\text{ripple}}$  with the use of the fine subarray, which comprises a smaller size of pseudoflash transistors (with larger ON resistance) than their coarse counterparts. This allows our PFD-LDO regulator to regulate  $V_{\text{out}}$  with a small  $V_{\text{ripple}}$ . We use a smaller  $C_{\text{out}}$  compared to other approaches [3], [4], [6]. Our maximum load regulation is at least  $7 \times$  better compared to [3] and [4]. The load regulation measures the  $V_{\text{out}}$ change as a result of a  $\Delta I_{LOAD}$  change. Note that we estimate the maximum load regulation from [3, Fig. 18], since [3] does not present the maximum load regulation quantity and  $\Delta I_{\text{LOAD}}$ , while [4] presents the maximum load regulation quantity without specifying  $\Delta I_{LOAD}$ . None of the five prior art references presents PSR value. Since the process nodes of [2], [3], [4], [5], and [6] are different from ours, we also present area numbers normalized to a 45 nm process. Even though our area is between  $10 \times$  and  $25 \times$  lower than the other works, we note that since our area is active, these area improvements may change in practice.

### VI. CONCLUSION

In this article, we present a PFD-LDO regulator. Instead of using pMOS transistors, we use pseudoflash transistors to build the coarse and fine subarrays. The threshold voltage of the pseudoflash transistors of our proposed PFD-LDO regulator can be programed to meet a wide range of regulator operational specifications using the same PFD-LDO regulator design. This ability to program threshold voltages also allows us to cancel process variations in the subarray transistors. The coarse pseudoflash subarray provides instantaneous current, and performs  $V_{\text{out}}$  recovery when the  $I_{\text{LOAD}}$  changes instantaneously. The fine pseudoflash subarray further reduces the  $V_{\text{ripple}}$  once the coarse pseudoflash subarray has stabilized  $V_{\text{out}}$ . The same digital LDO regulator is able to operate with  $V_{\rm IN}$ ranging from 0.8 to 1.8 V and for  $V_{\text{out}}$  ranging from 0.7 to 1.7 V, and a  $I_{\rm max}$  ranging from 15 to 250 mA with  $V_{\rm shoot}$  < 573 mV,  $t_{\rm rec}$  < 0.50  $\mu$ s, and  $V_{\rm ripple}$  < 7.4 mV. Among all the various PFD-LDO regulator specifications that we tested, the  $V_{\text{shoot}}$ ,  $t_{\text{rec}}$ , and  $V_{\text{ripple}}$  are on average 44 mV, 0.16  $\mu$ s, and 4.1 mV (84 mV, 0.39  $\mu$ s, and 4.4 mV and 299 mV, 0.44  $\mu$ s, and 4.3 mV), respectively, when the  $I_{LOAD}$  changes from  $20\%I_{\text{max}}$  to  $40\%I_{\text{max}}$  ( $40\%I_{\text{max}}$  to  $80\%I_{\text{max}}$  and  $20\%I_{\text{max}}$ to  $80\%I_{\text{max}}$ ) under different  $V_{\text{IN}}$  and  $V_{\text{out}}$ .

### REFERENCES

 M. A. Akram, I.-C. Hwang, and S. Ha, "Architectural advancement of digital low-dropout regulators," *IEEE Access*, vol. 8, pp. 137838–137855, 2020.

- [2] J. Oh, J.-E. Park, Y.-H. Hwang, and D.-K. Jeong, "A 480 mA output-capacitor-free synthesizable digital LDO using CMP-triggered oscillator and droop detector with 99.99% current efficiency, 1.3 ns response time, and 9.8 A/mm<sup>2</sup> current density," in *IEEE Int. Solid-State Circuits Conf.* (ISSCC) Dig. Tech. Papers, Feb. 2020, pp. 382–384.
- [3] Y.-J. Lee et al., "A 200-mA digital low drop-out regulator with coarsefine dual loop in mobile application processor," *IEEE J. Solid-State Circuits*, vol. 52, no. 1, pp. 64–76, Jan. 2017.
- [4] J. Shi, B. Zhao, and B. Wang, "A coarse-fine dual loop digital low dropout regulator with fast transient response," in *Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits (EDSSC)*, Jun. 2019, pp. 1–3.
- [5] R. Chen, S. Zhou, Z. Wu, B. Li, and M. Huang, "A fast response digital low-dropout regulator based on enhanced analog assisted loop," in *Proc. IEEE Int. Conf. Integr. Circuits, Technol. Appl. (ICTA)*, Nov. 2020, pp. 55–56.
- [6] G. Cai, C. Zhan, and Y. Lu, "A fast-transient-response fully-integrated digital LDO with adaptive current step size control," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 66, no. 9, pp. 3610–3619, Sep. 2019.
- [7] R. Bez, E. Camerlenghi, A. Modelli, and A. Visconti, "Introduction to flash memory," *Proc. IEEE*, vol. 91, no. 4, pp. 489–502, Apr. 2003.
- [8] W. Sakamoto et al., "Reliability improvement in planar MONOS cell for 20 nm-node multi-level NAND flash memory and beyond," in *IEDM Tech. Dig.*, Dec. 2009, pp. 1–4.
- [9] H.-T. Lue et al., "Scaling feasibility study of planar thin floating gate (FG) NAND flash devices and size effect challenges beyond 20 nm," in *IEDM Tech. Dig.*, Dec. 2011, pp. 9.2.1–9.2.4.
- [10] R. H. Fowler and L. Nordheim, "Electron emission in intense electric fields," *Proc. R. Soc. Lond. A, Math. Phys. Sci.*, vol. 119, no. 781, pp. 173–181, May 1928.
- [11] K.-D. Suh et al., "A 3.3 V 32 MB NAND flash memory with incremental step pulse programming scheme," *IEEE J. Solid-State Circuits*, vol. 30, no. 11, pp. 1149–1156, Nov. 1995.
- [12] D. Jung, Y.-H. Chae, H. Jo, J.-S. Kim, and J. Lee, "A group-based wear-leveling algorithm for large-capacity flash memory storage systems," in *Proc. Int. Conf. Compil.*, *Archit., Synth. Embedded Syst.*, Sep. 2007, pp. 160–164.
- [13] S. Boboila and P. Desnoyers, "Write endurance in flash drives: Measurements and analysis," in *Proc. 8th USENIX Conf. File Storage Technol.*, 2010, pp. 115–128.
- [14] P. Hasler, "Floating-gate devices, circuits, and systems," in Proc. 5th Int. Workshop System-Chip Real-Time Appl. (IWSOC), 2005, pp. 482–487.
- [15] A. Basu and P. E. Hasler, "A fully integrated architecture for fast and accurate programming of floating gates over six decades of current," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 19, no. 6, pp. 953–962, Jun. 2011.
- [16] S. Kim, J. Hasler, and S. George, "Integrated floating-gate programming environment for system-level ICs," *IEEE Trans. Very Large Scale Integr.* (VLSI) Syst., vol. 24, no. 6, pp. 2244–2252, Jun. 2016.
- [17] Y.-T. Ryu and K.-W. Kwon, "A 6.23-bit FG-based neuromorphic synaptic device with extended input range by linearity improvement," in *Proc. Int. Conf. Electron., Inf., Commun. (ICEIC)*, Feb. 2022, pp. 1–4.

- [18] M. Paliy, S. Strangio, P. Ruiu, T. Rizzo, and G. Iannaccone, "Analog vector-matrix multiplier based on programmable current mirrors for neural network integrated circuits," *IEEE Access*, vol. 8, pp. 203525–203537, 2020.
- [19] C. Peters, J. Handwerker, F. Henrici, M. Ortmanns, and Y. Manoli, "Experimental results on power efficient single-poly floating gate rectifiers," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 2009, pp. 1097–1100.
- [20] S.-H. Song, J. Kim, and C. H. Kim, "A comparative study of single-poly embedded flash memory disturbance, program/erase speed, endurance, and retention characteristic," *IEEE Trans. Electron Devices*, vol. 61, no. 11, pp. 3737–3743, Nov. 2014.
- [21] S.-H. Song, K. C. Chun, and C. H. Kim, "A logic-compatible embedded flash memory for zero-standby power system-on-chips featuring a multistory high voltage switch and a selective refresh scheme," *IEEE J. Solid-State Circuits*, vol. 48, no. 5, pp. 1302–1314, May 2013.
- [22] N. Gong and T.-P. Ma, "A study of endurance issues in HfO<sub>2</sub>-based ferroelectric field effect transistors: Charge trapping and trap generation," *IEEE Electron Device Lett.*, vol. 39, no. 1, pp. 15–18, Jan. 2018.
- [23] P. Heremans, R. Bellens, G. Groeseneken, and H. E. Maes, "Consistent model for the hot-carrier degradation in n-channel and p-channel MOSFETs," *IEEE Trans. Electron Devices*, vol. ED-35, no. 12, pp. 2194–2209, Dec. 1988.
- [24] G. Molas et al., "Impact of few electron phenomena on floating-gate memory reliability," in *IEDM Tech. Dig.*, Dec. 2004, pp. 877–880.
- [25] B. Razavi, "The StrongARM latch [a circuit for all seasons]," IEEE Solid StateCircuits Mag., vol. 7, no. 2, pp. 12–17, Spring 2015.
- [26] S. Gangopadhyay, Y. Lee, S. B. Nasir, and A. Raychowdhury, "Modeling and analysis of digital linear dropout regulators with adaptive control for high efficiency under wide dynamic range digital loads," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Mar. 2014, pp. 1–6.
- [27] MATLAB. Natick, MA. USA: The MathWorks Inc., 2022. [Online]. Available: https://www.mathworks.com/
- [28] PTM Website. Accessed: 2020. [Online]. Available: http://ptm.asu.edu/
- [29] Synopsys Website. Accessed: 2020. [Online]. Available: https://www.synopsys.com/
- [30] W. Zhao et al., "Rigorous extraction of process variations for 65-nm CMOS design," *IEEE Trans. Semicond. Manuf.*, vol. 22, no. 1, pp. 196–203, Feb. 2009.
- [31] DCP01B Series, 1-W, 1000-V<sub>RMS</sub> Isolated, Unregulated DC/DC Converter Modules. Accessed: 2020. [Online]. Available: https://www.ti.com/lit/ds/sbvs012f/sbvs012f.pdf
- [32] N.-H. Tseng et al., "A series stacked FinFET structure for digital low dropout regulators with minimum energy point technique for 37.5% energy reduction in cortex M0 processor," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2021, pp. 1–4.
- [33] C.-Y. Lee, T.-P. Huang, K.-H. Chen, Y.-H. Lin, S.-R. Lin, and T.-Y. Tsai, "A high current efficiency stacked digital low dropout array with true-random-noise injection and ultralow output ripple for power-side channel attack protection," in *Proc. Symp. VLSI Circuits*, Jun. 2019, pp. C322–C323.