1 IEEE CICC 2022

## Review, Survey, and Benchmark of Recent Digital LDO Voltage Regulators

Zhaoqing Wang<sup>1</sup>, Sung J. Kim<sup>1</sup>, Keith Bowman<sup>2</sup>, Mingoo Seok<sup>1</sup> Columbia University<sup>1</sup>, Qualcomm<sup>2</sup>

**Abstract:** This paper presents a review of the recent digital low-dropout voltage regulators (DLDOs). We have reviewed them in five aspects: control laws, triggering methods, power-FET circuit design, digital-analog hybridization, and single vs. distributed architectures. We then have surveyed and benchmarked more than 50 DLDOs published in the last decade. In addition, we have offered a new figure-of-merit (FoM) to address the shortcomings of the previously proposed FoMs. The benchmark provides insights on which techniques contribute to better dynamic load regulation performance. The survey and benchmark results are uploaded to a public repository.

*Introduction:* Low-dropout voltage regulators (LDOs) are key building blocks in the system-on-chips (SoCs). An LDO requires no bulky components such as inductors, and therefore multiple of them can be integrated on a chip (Fig. 1). Furthermore, since an LDO can create an independent voltage domain, each core/block of an SoC can operate at the optimal voltage, maximizing performance and energy efficiency.

Recently, the digital version of an LDO (DLDO) has gained much research and development (R&D) interest for input voltage scalability, technology portability, and other benefits associated with digital-oriented design. This interest has driven researchers to propose a large number of new DLDO architectures and circuits.

This paper aims to introduce those DLDOs and review them based on the architecture and circuit-level features. Through this, we hope to provide insights on which architectures and circuits enable the improvement in the DLDO's key performance metric, dynamic load regulation performance.

The rest of the paper is organized as follows. First, we will introduce the typical architecture of DLDOs. Then, we will review the recent DLDOs in terms of the chosen control laws, triggering/clocking methods, DAC/power-FET circuits, digital and analog hybridization, and single vs. distributed architectures. Finally, we will survey and benchmark the recent DLDOs using a new FoM to evaluate dynamic load regulation performance.

**Typical DLDO Architecture:** Fig. 1 shows the typical architecture of a DLDO [1]. It consists of an analog-to-digital converter (ADC), a digital controller, a power-FET array that works as a digital-to-analog converter (DAC), and an output capacitor (Cout). A typical DLDO employs a binary clocked (synchronous) voltage comparator, such as a strongARM, for the ADC. It also uses a simple integral control (I-control) law. The DAC/power-FET array produces current proportionally to its digital input. The PMOSs of the power-FET array are sized uniformly or in a power-of-2 manner.

The operation of a DLDO is as follows. The ADC quantizes the error between a reference voltage  $(V_{\text{ref}})$  and output voltage  $(V_{\text{out}})$  at the rising edge of the sampling clock  $(clk_s)$ , where  $clk_s$  operates at a target sampling frequency  $(f_s)$ . The digital controller maps the error value to digital output  $(V_g)$  based on a control law. This digital output selectively turns on/off the PMOSs in the power-FET array to modulate the power-FET current  $(l_{pwr})$ . In the steady-state,  $V_{\text{out}}$  approaches  $V_{\text{ref}}$ , and  $l_{pwr}$  is matched with load current  $(l_{\text{load}})$ . If  $l_{\text{load}}$  changes rapidly, the digital feedback loop may not respond immediately, and  $V_{\text{out}}$  may deviate from  $V_{\text{ref}}$ . To quickly recover from such a deviation, a DLDO employs a sufficient amount of output capacitance  $(C_{\text{out}})$  at the output node, which can instantly supply the needed current to the load during fast load transients.

Fig. 1 also notes several essential parameters. The current that the smallest PMOS in the power-FET array can supply is called unit power-FET current ( $I_{u}$ ). The bit count of the power-FET array (or DAC) is called  $N_{pwr}$ . The load current ( $I_{load}$ ) ranges from the maximum load current ( $I_{load,max}$ ) to the minimum load current ( $I_{load,min}$ ).  $R_{load}$  denotes a load-equivalent resistor. The supply voltage of a DLDO ( $V_{DD}$ ) is also called input voltage ( $V_{in}$ ). The dropout voltage ( $V_{dropout}$ ) is defined as the difference between  $V_{in}$  and  $V_{out}$  in the steady-state.



Fig. 1. A typical DLDO architecture

Finally, quiescent current ( $I_q$ ) is the current that flows to the ADC and the controller in the steady-state.

**Control Law:** To implement feedback control, DLDOs adopted a range of control laws from (i) integral feedback, (ii) deadzone control, (iii) linear proportional, integral, derivative (PID) feedback control, (iv) feedforward control, and (v) non-linear control.

<u>I-Control</u>: The most typically-used control law in DLDOs is the integral control (I-control) [1,2]. In this control, the controller's output is defined to:

$$V_g[k] = V_g[k-1] + K_I \cdot err[k], \tag{1}$$

where  $V_g[k]$  is the controller's digital output at the k-th time step, err[k] is the digitized error value, and  $K_l$  is the integral gain coefficient. If a DLDO adopts a binary voltage comparator for the ADC, err[k] is either +1 or -1. Typically,  $K_l$  is set equal to 1 to use the resolution of the DAC/power-FET array fully.

Fig. 2 shows the waveform of the I-control in a DLDO, where the sudden increase of  $l_{\text{load}}$  causes  $V_{\text{out}}$  to droop. The ADC (a binary comparator in this example) samples this  $V_{\text{out}}$  droop, and the digital controller updates the output. Assuming  $K_{\text{I}}$  is equal to 1 and the PMOSs in the power-FET array are sized in a power-of-2 manner, the controller will increase its output by 1 to turn on more power-FETs, thereby supplying more  $l_{\text{pwr}}$ . But, the  $l_{\text{pwr}}$  is still smaller than  $l_{\text{load}}$ , and as a result,  $V_{\text{out}}$  is still less than  $V_{\text{ref}}$ . Therefore, the controller keeps increasing its output by 1 for several more cycles. Eventually, this makes  $V_{\text{out}}$  close to  $V_{\text{ref}}$ .

In the worst case where  $I_{load}$  changes from the minimum ( $I_{load,min}$ ) to the maximum value ( $I_{load,max}$ ), it takes approximately  $2^N$  cycles to settle  $V_{out}$  close to  $V_{ref}$ , where N is the bitwidth of the controller output. This sets the worst case of settling time ( $t_{settle}$ ) to  $2^{N} \cdot 1/f_s$ .



Fig. 2. Operational waveforms of a DLDO with (a) an I-controller with a binary error input; (b) an I-controller with multi-bit error input, and the deadzone control

<u>Deadzone:</u> In the above example, we assume a binary ADC, which makes the controller keeps updating the output every cycle even the DLDO reaches the steady-state. This unnecessary output update causes the output voltage ( $V_{out}$ ) to have a ripple. To eliminate the output voltage ripple, recent works have adopted the deadzone control [3]. This control sets a deadzone around  $V_{ref.}$  For example, as shown in Fig. 3, the deadzone is set between  $V_{ref2}$  and  $V_{ref1}$ . If the ADC finds the  $V_{out}$  is in the deadzone, it produces 0 such that the

digital controller does not change the output. To implement the deadzone, indeed, the ADC should have more than 1-bit resolution.

The deadzone control can remove the output voltage ripple. As shown in Fig. 2(b), as the controller output stays with the same value,  $V_{out}$  has no ripples. It is also noteworthy that the multi-bit ADC now can distinguish the voltage droop size in two levels (i.e., err[k] is +1 or +2). This can allow the controller to change the output by a larger amount in case it sees a larger voltage droop, improving the settling time ( $t_{settle}$ ) of a DLDO.



Fig. 3. Deadzone set between  $V_{\text{ref2}}$  and  $V_{\text{ref1}}$ . If  $V_{\text{out}}$  is in the deadzone, the ADC produces 0, which stops the controller from updating its output and thereby eliminating the output ripple.

The size of the deadzone, i.e.,  $V_{DZ}$ = $V_{ref2}$ - $V_{ref1}$ , needs to be set carefully. On the one hand, we should put  $V_{DZ}$  coarser than the DAC/power FET's voltage resolution ( $V_{res,DAC}$ ). Otherwise,  $V_{out}$  may not be able to settle in the deadzone and  $V_{out}$  can have the ripple whose size is larger than  $V_{DZ}$ . On the other hand,  $V_{DZ}$  poses the worst-case error of  $V_{out}$  since if  $V_{out}$  is in the deadzone, the controller considers it reaches the steady-state and does not make further correction/regulation.

<u>Feedforward:</u> Recent DLDOs have adopted feedforward control (also known as initialization) and feedback control to further improve dynamic load regulation performance. Upon observing a significant voltage droop, the feedforward control immediately supplies an estimated amount of charge to recover V<sub>out</sub> from the voltage droop. Differently from the feedback control, the feedforward control performs such charge supplying only once per droop event. The lack of the feedback loop makes the feedforward control little suffer from any stability issues.



Fig. 4. The feedforward control measures the slope of  $V_{out}$  at the beginning of a droop event and then estimates the needed amount of charge, for example, using a pre-characterized LUT.

To supply the right amount of charge, the feedforward control often measures the slope of  $V_{out}$  at the beginning of a droop event (Fig. 4) since the slope ( $dV_{out}/dt$ ) is proportional to the current flowing from the output capacitor ( $I_{cap}$ ). Multiple techniques are available to measure the slope. One method is to use a multi-bit clocked ADC [6]; the other way is the continuous-time ADC along with a time-to-digital converter [7, 8]. Once we measure the slope, we can estimate the needed amount of charge based on a pre-characterized look-up table (LUT).

Non-Linear Control: Recent DLDOs also adopted non-linear control and non-linear search schemes to improve the dynamic load regulation performance. It is called non-linear since the output of the controller changes in a non-linear fashion. Non-linear schemes aim to speed up the controller to find an optimal output faster than the linear control. For example, if the controller performs the binary search, it can achieve t<sub>settle</sub> of N cycles where N is the bitwidth of the controller's output [9]. In the search process, however, the controller updates its output in a non-linear fashion, producing spikes in V<sub>out</sub>. To mitigate it, recent works additionally employed D-control [9]. Another notable non-linear control is employing an optimization solver that solves for the settings of a DLDO that minimize a specific loss function. This approach helps a DLDO to find a more optimal setting. However, it often causes longer computational latency [10].

<u>Multi-Loop:</u> Recent DLDOs also employed more than one feedback control loop [8, 11–15]. For example, a dual-loop DLDO uses one type of feedback loop if the output error is large and the other if small. By doing so, the DLDO can future improve dynamic load regulation performance while reducing power and area overhead [15].

**Triggering/Clocking Method:** Recent DLDOs proposed a range of triggering/clocking methods for sampling the controller's input and updating the output to improve transient performance and minimize power consumption.

Synchronous (Time-Driven) Triggering: The synchronous, a.k.a. time-driven, triggering is the most common technique adopted in a DLDO [1, 9, 16]. It uses a clock with a fixed frequency. Synchronously with the clock, the ADC samples the output voltage, and the digital controller updates its output. The synchronous triggering enables the area- and power-efficient hardware implementation. It also simplifies verification, such as stability analysis. However, the synchronous triggering often incurs long feedback latency. For example, as shown in Fig. 5(a), if a droop event occurs right after the rising edge of the clock, the synchronous clocking requires two cycles, one for input sampling and the other for updating the controller's output, to respond and take regulatory action. We can reduce the latency using a high-frequency clock. However, it indeed increases power overhead.



Fig. 5. (a) Synchronous clocking has two-clock-cycle latency to update the controller's output; (b) Event-driven (asynchronous) triggering can update the controller's output immediately without waiting for the following clock edges.

Asynchronous (Event-Driven) Triggering: The asynchronous, a.k.a. event-driven, triggering does not use the clock. Instead, it employs circuits that can immediately respond to the change of input. For example, a continuous-time (CT) voltage comparator compares input voltage with the reference level and updates the output if input voltage crosses the reference level [4, 17]. Such an asynchronous operation can reduce the feedback latency, enabling better transient response performance.

However, the asynchronous triggering requires complex hardware, resulting in larger power and area consumption [17]. For example, suppose we aim to implement the asynchronous version of I-control, we need to change the control law to:

$$V_q[k] = V_q[k-1] + K_l \cdot err[k-1] \cdot (t[k] - t[k-1]), \tag{2}$$

3 IEEE CICC 2022

where the last term (t[k]-t[k-1]) represents the time interval between two samples that the CT ADC makes [18]. Recall that the CT ADC makes a sample whenever input crosses a reference level. For this reason, the time interval is no longer uniform and must be accounted in the integral calculation. Fig. 6 describe such non-uniform sampling and the asynchronous Euler integration using non-uniform samples.



Fig. 6. Euler integration with non-uniform samples in the I-control using asynchronous triggering.

Also, the asynchronous I-control demands two pieces of additional hardware: (i) a time-to-digital converter (TDC) to measure the interval and (ii) a multiplier for the multiplication of err[k-1] and (t[k]-t[k-1]). Note that  $K_I$  is typically set to 1 (or a power-of-two number). Thus, for the  $K_I$  multiplication, we can use bit-shifting hardware *instead of* a real multiplier. However, we cannot assume neither of err[k-1] nor (t[k]-t[k-1]) to be constants (or a power-of-two number). This forces to employ a real multiplier.



Fig. 7. The sticking problem. As the DLDO's output is getting closer to the reference level, the CT ADC makes an increasingly smaller number of samples, which increases  $t_{\text{settle}}$ .



Fig. 8. Self-triggering can bypass the requirement to measure the time difference between samples while retaining most of the benefits of asynchronous triggering.

<u>Self-Triggering:</u> The asynchronous triggering has another notable challenge, called a sticking problem, which stems from the fact that the triggering rate is a function of the rate of DLDO's output voltage change [4, 8]. Recall that the CT ADC makes a sample whenever its input voltage crosses one of the reference levels. Therefore, as shown in Fig. 7, as the input voltage of the CT ADC, which is the output voltage of a DLDO, changes slowly near the reference voltage (for example, V<sub>ref</sub>[0]), it makes fewer samples, and as a result, it slows down the transient response. This typically results in a longer settling time (t<sub>settle</sub>).

Recent works have proposed a self-triggering technique to address the problems of asynchronous triggering. They hybridize asynchronous and synchronous triggering [8, 12]. It has a CT comparator that monitors if V<sub>put</sub> crosses the first low or ferennce level and the propose that monitors is the propose of the first lower ferennce level and the propose of the propos

(i.e.,  $V_{ref}[1]$  in Fig. 8). If it does, the DLDO asynchronously enables a clock generator and thereby produces a periodic triggering signal. This signal is then processed by the synchronous controller of the DLDO for regulation. Once  $V_{out}$  enters the deadzone, i.e., between  $V_{ref}[0]$  and  $V_{ref}[1]$  in Fig. 8, the DLDO disables the clock generator to save the power consumption.

The self-triggering provides a similar level of feedback latency with the asynchronous counterpart. Still, it does not suffer from the aforementioned asynchronous-specific drawbacks, namely complex hardware requirements and sticking problems. Thanks to this benefit, it improves various metrics of dynamic load regulation such as  $V_{\text{droop}}$  and  $t_{\text{settle}}$ .

Adaptive Clocking: The synchronous triggering has also improved to reduce the feedback latency at minimal power and area overhead. One of the notable approaches is to use two or multiple clocks with different frequencies and adaptively use them. For example, as proposed in [2], if the load current is small, a slow clock is used, while if the load current is large, a fast clock is used. This adaptive clocking improves the output ripple size and t<sub>settle</sub>.

**Power-FET Circuits:** Recent DLDOs proposed multiple methods to implement the DAC/power-FET array to improve transient response, output ripple, and power supply rejection (PSR) performance.

<u>Digital PMOS</u>: Using digital PMOSs is the most common design approach. The digital output of the controller directly drives the PMOSs of the power-FET array. The digital output swings from 0 to  $V_{in}$ . Therefore, the Vsg of each digital PMOS is either  $V_{in}$  or 0V.

The PMOSs in the power-FET array can be sized in a power-of-2 manner, e.g.,  $2^{0.}W_{0}$ ,  $2^{1.}W_{0}$ ,  $2^{2.}W_{0}$ , ...  $2^{N-1.}W_{0}$ , where  $W_{0}$  is the unit size of PMOS and N is the bit count of the power-FET array [4]. In addition, some works sized PMOSs uniformly to improve the linearity of the power-FET array's output current [5, 19, 20].

The PMOSs typically operate in the linear region for a small dropout voltage. The PMOSs do not need to be used in the saturation mode since they work as digital switches, and the analog small-signal parameters such as transconductance ( $g_m$ ) do not impact the loop gain. However, if the load just requires a small  $V_{out}$  (i.e., large dropout voltage), the PMOS power-FETs can operate in saturation.

<u>Digital NMOS:</u> The digital PMOS in the power-FET array, either operating in the linear or saturation mode, has an output current that varies with  $V_{\rm in}$ , which results in poor power supply rejection (PSR). To improve PSR, recent DLDOs proposed to use digital NMOSs in the power-FET array (Fig. 9) [21]. If the NMOS operates in the saturation region, the output current does not vary much across  $V_{\rm in}$  variations, which improves PSR. However, to have NMOSs work in the saturation region requires a larger dropout voltage, degrading the power conversion efficiency (PCE) of the DLDO.



Fig. 9. The digital NMOS based power-FET array and the charge pump (CP) in a DLDO.

Also, to entirely turn on the NMOSs in the power-FET array, the gate voltage needs to be greater than ( $V_{out}+V_{th}$ ), where  $V_{th}$  is the threshold voltage of the NMOSs. This gate voltage ( $V_{out}+V_{th}$ ) can be larger than  $V_{in}$  ( $V_{in}=V_{out}+V_{dropout}$ ) if the dropout voltage ( $V_{dropout}$ ) is smaller than  $V_{th}$ . In this case, the DLDO needs a charge pump (CP) since the digital controller operates under  $V_{in}$ , and therefore it cannot produce such an output voltage swing without a CP.

AMS Power-FET: To improve PSR, recent works have proposed a new power-FET array design that is more complex than simple digital switches. For example, the current-source-based power-FET employs V<sub>in</sub>-insensitive current sources that are digitally switchable through digital PMOS headers/switches (Fig. 10) [7]. The current ded on October 09,2024 at 06:03:07 UTC from IEEE Xplore. Restrictions apply.

sources are essentially NMOSs operating in the saturation region, which makes the drain current insensitive to  $V_{\text{in}}$  change.



Fig. 10. A DLDO featuring the current-source-based power-FET array [7].



Fig. 11. A DLDO with the *nested* analog feedback in the digital feedback control.



Fig. 12. A DLDO with both analog and digital feedback loops.

It is also critical to make the drain current of the current source stable across temperatures. For the temperature stability, in [7], the NMOSs are biased with CTAT (complementary to absolute temperature) voltage (V<sub>CTAT</sub>) because the NMOSs are in the near-threshold region and, therefore, their drain current is PTAT (proportional to absolute temperature). On the other hand, if the NMOSs are in the super-threshold region, the drain current becomes CTAT, and the NMOSs need a PTAT voltage (V<sub>PTAT</sub>).

<u>PWM/FM</u>: The aforementioned power-FET arrays have the inputs, which are digital numbers typically encoded with the 2's complement, the thermometer, or unsigned integer formats. However, some of the recent works employ a power-FET array whose input is the pulsewidth modulated (PWM) signal. Such PWM-based power-FET array supplies the current when the input pulse is high [22–26]. Similarly, some recent works employ a switch-capacitor-based power-FET whose input is the frequency-modulated (FM) signal [27]. The input signal sets the effective resistance of the switch-capacitor-based power-FETs.

**Digital Analog Hybridization:** While a DLDO provides multiple benefits over an analog counterpart such as small dropout voltage, digital technology scalability, etc., a DLDO exhibits poor performance in several metrics, such as PSR, output ripple, and accuracy. To compensate these problems, recent works have proposed to hybridize digital and analog circuits in a DLDO.

Nested Control: Recent works proposed to nest analog feedback in a digital feedback loop [16, 21]. As shown in Fig. 11, this architecture still has a digital feedback control that dynamically turns on/off the part of the power-FET array. However, it also contains analog feedback (AA) that modulates the *gate voltage* of the power-FETs, as highlighted in a blue arrow in Fig. 11. Moreover, this analog feedback operates in the analog domain, enabling vastly improved dynamic load regulation performance.

<u>Hybrid Control:</u> Recent works also proposed to employ multiple digital and analog feedback and feedforward controls [3, 6, 7, 19, 28–35]. Usually, such DLDOs may require the coordination of those multiple feedbacks. For example, in [3, 35], the DLDOs activate the digital loop for the coarse-grained control (when  $V_{out}$  largely deviates from  $V_{ref}$ ), whereas using the analog loop for the fine-grained control (when  $V_{out}$  is close to  $V_{ref}$ ). This helps to reduce the output ripple size while still achieving fast droop voltage recovery.

**Single and Distributed Architecture:** Recent DLDO works have proposed a single (centralized) and a distributed architecture for supporting the different types of loads.

<u>Single Architecture:</u> The single (centralized) architecture typically refers to a DLDO whose sub-blocks such as an ADC, a power-FET array, a digital controller are closely integrated. It also refers to a DLDO, which has only one sensing point and one actuation point (Fig. 13(a)), but it could include a DLDO with multiple sensing points that monitor multiple locations (Fig. 13(b)). This architecture leads to a simple implementation.

<u>Distributed Architecture:</u> In a large-scale system-on-chip (SoC), each voltage domain can be spatially large and demand a large amount of current in the order of a few Amperes. However, to increase the size of a power-FET array while keeping the single DLDO architecture leads to multiple problems, mainly because of the power grid resistance ( $R_0$ ).

One of the problems is the IR drop ( $V_{IR}$ ) in the power grid during the steady-state. For instance, in Fig. 13(a), to supply the current to a load distant from the DLDO (defined as a far load), the power transistor current ( $I_{pwr}$ ) has to flow through the power grid and thereby causing IR drop. The DLDO, however, cannot correct this IR drop because it cannot sense that drop.

Potentially, one can consider moving the sensing point to the problematic area or even implement multiple sensors (as described in Fig. 13 (b)), but it would increase the wire length between the sensing point and the DLDO's power-FET array. Also, the new sensing point in the problematic area forces the voltage of other locations suboptimal because the IR drop causes a voltage margin ( $V_{margin}$ , Fig. 13 (b)). This IR drop problem is exacerbated with a larger power grid size and a more significant current draw. The current practice in the single LDO architecture is to add a guard-band to the reference voltage of the LDO to ensure that the LDO's output voltage always stays above a critical voltage even with  $V_{IR}$ , which indeed degrades the power efficiency.



Fig. 13.(a) Illustration of (a) single DLDO, (b) single DLDO with multiple sensors, and (c) distributed DLDO architecture

The second problem of the single architecture is about the dynamic load regulation. In Fig. 13(b), let's consider the case when a far load suddenly draws a large amount of current and thereby causes a voltage droop ( $V_{droop}$ ). The DLDO, which is located far away from this load event, can only sense the  $V_{droop}$  after several clock cycles because the change in  $V_{out}$  at the location of the DLDO is slower and smaller due to the parasitic  $R_g$  and  $C_{out}$ . Thus, until a DLDO senses the droop and responds,  $V_{droop}$  can be further developed. What is worse, even after the LDO detects the droop, it cannot provide enough current immediately to the far load because the grid resistance ( $R_g$ ) impedes the current flow.

To mitigate these  $V_{IR}$  and  $V_{DROOP}$  problems, several works proposed the distributed architecture [5, 12, 26, 30], where multiple DLDOs are distributed spatially across the power grid. For instance, as shown in Fig. 13(c), two DLDOs can be employed, each supporting half of the total load. The two DLDOs can directly sense local voltages and supply currents more effectively address the problems mentioned above.

**Survey and Benchmark:** We have surveyed the recent DLDO prototypes published from 2010 to 2021 [1-52]. We recorded the detailed survey results in the spreadsheet, which can be downloaded from the GitHub repository [54].

Figure of Merits: As most of the DLDOs aim to support a digital load, the dynamic load regulation performance such as droop voltage (V<sub>droop</sub>) has been considered the key metric. To capture the dynamic load regulation performance and its power and hardware cost, the IC design community has introduced several FoMs; namely, i) ps-FoM [53], ii) edge-adjusted ps-FoM [31], and pF-FoM [18].

However, the recent DLDO works have targeted the various loads with different characteristics. For example, some DLDOs target a tiny load current of the sub- $\mu$ A level while others focus on a large load of more than 1A. Also, some DLDOs consider a digital load operating at the kHz to MHz clock frequency, while others aim to support a load operating at multi-GHz. For this reason, they have used different test setups, e.g.,  $\mu$ s to sub-ns edge time ( $T_{edge}$ ), and nA to 100's mA load current step ( $\Delta I_{load}$ ), to model different load current change dynamics.



Fig. 14. If we increase  $\Delta I_{load}$  and  $C_{out}$  by the same ratio, we can achieve a better ps-FoM artificially for the same hardware. Based on the simulation of the DLDO in [12].

Such diversities make it difficult for the existing FoMs to accurately capture the dynamic load regulation performance and the associated cost. For example, regarding the ps-FOM and the edge-adjusted ps-FoM, by simply changing the test setup, we can achieve an artificially better FoM. Fig. 11(a) shows such a case, where we employ increasingly larger  $C_{\text{out}}$  and  $\Delta I_{\text{load}}$  for the same DLDO presented in [12]. By increasing both  $C_{\text{out}}$  and  $\Delta I_{\text{load}}$  by 5X, we can improve the ps-FoM by 4.1X even for the same hardware. Similarly, regarding ps-FoM and pF-FoM, if someone tested the DLDO with a longer  $T_{\text{edge}}$ , they can achieve an artificially better FoM again for the same DLDO hardware.

To properly account for various  $T_{\text{edge}}$  and  $\Delta I_{\text{load}}$  settings used in the design and measurement, we propose a new FoM for DLDO, titled pico-coulomb (pC) FoM, which can be formulated to:

$$pC\ FoM = \left(\frac{\Delta V_{out} + 0.5 T_{edge} \cdot \Delta I_{load} / C_{out}}{\Delta I_{load}}\right) \cdot \left(I_q \cdot C_{out}\right) \tag{3}$$

This pC-FoM is similar to the pF-FoM except for two changes. First, since as pointed in [31], the increment of  $T_{\text{edge}}$  would artificially reduce  $V_{\text{droop}}$ , we add the edge-adjusted term on  $V_{\text{droop}}$  to compensate for the impact of  $T_{\text{edge}}$ . The edge-adjusted  $V_{\text{droop}}$  is normalized with  $\Delta I_{\text{load}}$  and multiplied with the cost, i.e.,  $I_{\text{q}}$  and  $C_{\text{out}}$ . This is the same approach adopted in the edge-adjusted ps-FoM, but as we mentioned above, the edge-adjusted ps-FoM still unnecessarily favors the DLDOs with larger  $C_{\text{out}}$  and  $\Delta I_{\text{load}}$ . The proposed pC-FoM does not favor such DLDOs.

Second, we remove  $V_{\text{out}}$  in the denominator. It was unnecessary since  $V_{\text{out}}$  has little impact on the dynamic load regulation performance. Adding the  $V_{\text{out}}$  term would only favor a DLDO targeting a small  $V_{\text{out}}$ .



Fig. 15. (a) The pC-FoM can adequately account for different  $T_{\text{edge}}s$ . (b) pC-FoM remains accurate even if one increases  $\Delta I_{\text{load}}$  and  $C_{\text{out}}$  by the same ratio. Based on the simulation of the DLDO in [12].

Fig. 15 shows the pC-FoM values from the simulations of the DLDO in [12]. The pC-FoM successfully compensates for the artificial impact of  $T_{\text{edge}}$  (Fig. 15(a)). It also maintains a similar FoM value for a given DLDO hardware even if we increase  $\Delta I_{\text{load}}$  and  $C_{\text{out}}$  together (Fig. 15(b)).



Fig. 16. DLDO benchmarks using the pC-FoM. (a)  $V_{\text{in}}\text{=}0.5V$  (b)  $V_{\text{in}}\text{=}1V,$  both across years.

<u>Benchmark Results:</u> Using the proposed pC-FoM, Fig. 16(a) shows the benchmark results of the recent DLDO prototypes which report the measurement results with V<sub>in</sub>=0.5V. The different symbols represent the process nodes. The dynamic load regulation performance has indeed improved rapidly from 1.05 pC in 2016 to 0.008 pC in 2021 by about 131X. The 28-nm chip [21] achieves the best pC-FoM of 0.0013 pC, and the 65-nm chips [43, 11] following. [21] is: based on (i) I-control, dead-zone, multi-loop, (ii) synchronous

triggering, (iii) digital NMOS, (iv) nested loop, and (v) single architecture. [43] is based on (i) PI-control, (ii) asynchronous, (iii) digital PMOS, (iv) fully digital, and (v) single architecture. [11] is based on (i) non-linear control, I-control, and multi-loop, (ii) synchronous, asynchronous, (iii) digital PMOS, digital NMOS, (iv) fully digital, and (v) single architecture.



Fig. 17. DLDO benchmarks using the pC-FoM across V<sub>in</sub>=0.4-1.2V



Fig. 18. DLDO benchmarks in the PSRR performance across years.



Fig. 19. DLDO benchmarks using the current density across  $V_{\text{in}}\text{=}0.5\text{-}1.2V.$ 

The pC-FoM of the DLDOs with  $V_{in}$ =1V also shows a trend of improving (Fig. 16(b)). [19] in 28 nm achieved the best pC-FoM of 0.17 pC, closely followed by [12, 47] in 65 nm. [19] is: based on (i) I-control, feedforward, multi-loop, (ii) self-triggering, synchronous, asynchronous, (iii) digital PMOS, (iv) hybrid loop, and (v) single architecture. [12] is based on (i) P-control, I-control, multi-loop, (ii) self-triggering, (iii) digital PMOS, digital NMOS, (iv) fully digital, and (v) distributed architecture. [47] is based on (i) I-control, multi-loop, (ii) asynchronous, adaptive clocking, (iii) digital PMOS, (iv) fully digital, and (v) single architecture.

Some DLDOs do not report the dynamic load regulation performance at neither 0.5V nor 1V V<sub>in</sub>. It is not easy to compare DLDOs with different V<sub>in</sub>'s since V<sub>in</sub> strongly impacts the digital feedback control latency. Therefore, we benchmark all of them using the pC FoM at

each  $V_{in}$  (Fig. 17). For  $V_{in}$ =0.6V, [45] in 65nm gets the best pC-FoM of 0.0028 pC. [45] is based on (i) I-control, dead-zone, multi-loop, (ii) asynchronous, synchronous, (iii) AMS power-FET, (iv) nested loop, and (v) single architecture. For  $V_{in}$ =1.1V, [31] in 14nm achieves the best pC-FoM of 0.0071 pC. [31] is based on (i) non-linear control, (ii) asynchronous triggering, (iii) digital PMOS, AMS power-FET, (iv) hybrid loop, and (v) single architecture. For  $V_{in}$ =1.2V, [20] in 65nm achieves the best pC-FoM of 0.1 pC. [20] is based on (i) PI control, feedforward control, (ii) self-triggering, asynchronous, (iii) digital PMOS, (iv) hybrid loop, and (v) single architecture.

Additional Benchmark: While the dynamic regulation performance is typically considered the most critical metric for DLDOs, other metrics, such as power supply rejection ratio (PSRR), maximum current density, and steady-state output accuracy, also carry significant importance. Therefore, we benchmarked the recent DLDOs in PSRR and maximum current density.

Fig. 18 shows the PSRR benchmark results across published years. In this benchmark, we surveyed the PSRR values at 1 MHz because the switching converter that supplies power to a DLDO uses that frequency range for switching. The PSRR shows a trend of improvement as more researchers find it one of the limitations of existing DLDOs and try to improve it. [33] in 22nm achieves the best PSRR of -46dB at 1 MHz. It is based on digital PMOS, AMS power FET, hybrid loop, and single architecture.

Fig. 19 shows the current density at different  $V_{in}s$ . We benchmarked those DLDOs that use no off-chip capacitor since it is difficult to estimate the equivalent silicon area of an off-chip component. [12] using distributed architecture achieves the largest current density of 11.5 A/mm² at  $V_{in}$ =1V in a 65nm CMOS. [12] is based on (i) P-control, I-control, multi-loop, (ii) self-triggering, (iii) digital PMOS, digital NMOS, (iv) fully digital, and (v) distributed architecture.

**Conclusion:** In this paper, we have reviewed, surveyed, and benchmarked the DLDOs that were recently prototyped. We have categorized them based on the techniques that each work proposed and adopted. We can categorize most of the DLDOs with the categories that we created. However, we also have found that some of the works are unique and do not fit nicely with our categories. Should more of such DLDOs be published in the future, we will need to expand the categories. Nonetheless, our current categories cover most of the works. Along with the newly-proposed, more accurate FoM, we identified the leading DLDO architectures for a range of target load specifications and, subsequently, the techniques that those leading works have proposed. The survey and benchmark results are uploaded to a public repository and continue to provide insights to any future DLDO designers.

**Acknowledgement:** The work was supported in part by SRC (TxACE 2810.065) and NSF (1453142).

## References

- [1] Y. Okuma et al., "0.5-V input digital LDO with 98.7% current efficiency and 2.7-μA quiescent current in 65nm CMOS," 2010 IEEE Cust. Integr. Circuits Conf., pp. 98–101, 2010, doi: 10.1109/CICC.2010.5617586.
- [2] S. Bin Nasir, S. Gangopadhyay, and A. Raychowdhury, "A 0.13μm fully digital low-dropout regulator with adaptive control and reduced dynamic stability for ultra-wide dynamic range," in 2015 IEEE International Solid- State Circuits Conference -(ISSCC), 2015, vol. 58, pp. 98–99, doi: 10.1109/ISSCC.2015.7062944.
- [3] S. Bin Nasir, S. Sen, and A. Raychowdhury, "A 130nm hybrid low dropout regulator based on switched mode control for digital load circuits," *Eur. Solid-State Circuits Conf.*, vol. 2016-Octob, no. c, pp. 317–320, 2016, doi: 10.1109/ESSCIRC.2016.7598306.
- [4] D. Kim and M. Seok, "Fully integrated low-drop-out regulator based on event-driven PI control," 2016 IEEE Int. Solid- State Circuits Conf. -, vol. 59, pp. 148–149, 2016, doi: 10.1109/ISSCC.2016.7417950.
- [5] S. Bang et al., "A Fully Synthesizable Distributed and Scalable All-Digital LDO in 10nm CMOS," 2020 IEEE Int. Solid- State Circuits Conf. -, pp. 380–382, 2020.

latency. Therefore, we benchmark all of them using the pC-FoM at Authorized licensed use limited to: Nitte Meenakshi Institute of Technology. Downloaded on October 09,2024 at 06:03:07 UTC from IEEE Xplore. Restrictions apply.

7 IEEE CICC 2022

- [6] S. J. Kim, D. Kim, H. Ham, J. Kim, and M. Seok, "A 67.1-ps FOM, 0.5-V-hybrid digital LDO with asynchronous feedforward control via slope detection and synchronous PI with statebased hysteresis clock switching," *IEEE Solid-State Circuits Lett.*, vol. 1, no. 5, pp. 130–133, 2018, doi: 10.1109/LSSC.2018.2875828.
- [7] S. J. Kim, S. B. Chang, and M. Seok, "A High PSRR, Low Ripple, Temperature-Compensated, 10-µA-Class Digital LDO Based on Current-Source Power-FETs for a Sub-mW SoC," *IEEE Solid-State Circuits Lett.*, vol. 4, pp. 88–91, 2021, doi: 10.1109/LSSC.2021.3070556.
- [8] D. Kim, S. Kim, H. Ham, J. Kim, and M. Seok, "0 . 5V-V IN, 165-mA / mm 2 Fully-Integrated Digital LDO based on Event-Driven Self-Triggering Control," 2018 IEEE Symp. VLSI Circuits, pp. 109–110, 2018.
- [9] L. G. Salem, J. Warchall, and P. P. Mercier, "A 100nA-to-2mA Successive-Approximation Digital LDO with PD Compensation and Sub-LSB Duty Control Achieving a 15.1ns Response Time at 0.5V," 2017 IEEE Int. Solid- State Circuits Conf. -, pp. 340–342, 2017.
- [10] X. Sun, A. Boora, W. Zhang, V. R. Pamula, and V. Sathe, "A 0.6-to-1.1V Computationally Regulated Digital LDO with 2.79-Cycle Mean Settling Time and Autonomous Runtime Gain Tracking in 65nm CMOS," 2019 IEEE Int. Solid- State Circuits Conf. -, pp. 230–232, 2019.
- [11] S. Li and B. H. Calhoun, "A 745pA Hybrid Asynchronous Binary-Searching and Synchronous Linear-Searching Digital LDO with 3.8×105 Dynamic Load Range, 99.99% Current Efficiency, and 2mV Output Voltage Ripple," 2019 IEEE Int. Solid- State Circuits Conf. -, pp. 232–234, 2019.
- [12] S. J. Kim, D. Kim, Y. Pu, C. Shi, and M. Seok, "A 0.5-1V Input Event-Driven Multiple Digital Low-Dropout-Regulator System for Supporting a Large Digital Load," *IEEE Symp. VLSI Circuits, Dig. Tech. Pap.*, vol. 2019-June, pp. C128–C129, 2019, doi: 10.23919/VLSIC.2019.8778117.
- [13] Y. Li, X. Zhang, Z. Zhang, and Y. Lian, "A 0.45-to-1.2-V fully digital low-dropout voltage regulator with fast-transient controller for near/subthreshold circuits," *IEEE Trans. Power Electron.*, vol. 31, no. 9, pp. 6341–6350, 2016, doi: 10.1109/TPEL.2015.2506605.
- [14] J. Lin et al., "A High-Efficiency and Fast-Transient Digital-Low-Dropout Regulator with the Burst Mode Corresponding to the Power-Saving Modes of DC-DC Switching," 2018 IEEE Int. Solid- State Circuits Conf. -, pp. 314–316, 2018.
- [15] J. Lee, J. Bang, Y. Lim, and J. Choi, "A 0.5V-VIN, 0.29ps-Transient-FOM, and Sub-2mV-Accuracy Adaptive-Sampling Digital LDO Using Single-VCO-Based Edge-Racing Time Quantizer," 2019 Symp. VLSI Circuits, pp. C130–C131, 2019.
- [16] M. Huang, Y. Lu, S.-P. U, and R. P. Martins, "An Output-Capacitor-Free Analog-Assisted Digital Low-Dropout Regulator with Tri-Loop Control," 2017 IEEE Int. Solid- State Circuits Conf. -, pp. 342–344, 2017.
- [17] D. Kim, J. Kim, H. Ham, and M. Seok, "A 0.5V-VIN 1.44mA-Class Event-Driven Digital LDO with a Fully Integrated 100pF Output Capacitor," 2017 IEEE Int. Solid- State Circuits Conf. -, pp. 346–348, 2017.
- [18] D. Kim and M. Seok, "A Fully Integrated Digital Low-Dropout Regulator Based on Event-Driven Explicit Time-Coding Architecture," *IEEE J. Solid-State Circuits*, vol. 52, no. 11, pp. 3071–3080, 2017, doi: 10.1109/JSSC.2017.2740269.
- [19] J. Oh, J.-E. Park, Y.-H. Hwang, and D.-K. Jeong, "A 480mA Output-Capacitor-Free Synthesizable Digital LDO Using CMP-Triggered Oscillator and Droop Detector with 99.99% Current Efficiency, 1.3ns Response Time, and 9.8A/mm2 Current Density," 2020 IEEE Int. Solid- State Circuits Conf. -, pp. 382– 384, 2020.
- [20] Y. He and K. Yang, "A 65nm Edge-Chasing Quantizer-Based Digital LDO Featuring 4.58ps-FoM and Side-Channel-Attack Resistance," 2020 IEEE Int. Solid- State Circuits Conf. -, vol. Authorized licensed use limited to: Nitte Megnakshi Institute of Technology, Do.

- 2020-Febru, pp. 384–386, 2020, doi: 10.1109/ISSCC19947.2020.9063118.
- [21] X. Ma, Y. Lu, R. P. Martins, and Q. Li, "A 0.4V 430nA Quiescent Current NMOS Digital LDO with NAND-Based Analog-Assisted Loop in 28nm CMOS," 2018 IEEE Int. Solid-State Circuits Conf. -, pp. 306–308, 2018.
- [22] J. F. Bulzacchelli et al., "Dual-loop system of distributed microregulators with high DC accuracy, load response time below 500 ps, and 85-mV dropout voltage," *IEEE J. Solid-State Circuits*, vol. 47, no. 4, pp. 863–874, 2012, doi: 10.1109/JSSC.2012.2185354.
- [23] E. J. Fluhr *et al.*, "The 12-core POWER8<sup>™</sup> processor with 7.6 Tb/s IO bandwidth, integrated voltage regulation, and resonant clocking," *IEEE J. Solid-State Circuits*, vol. 50, no. 1, pp. 10–23, 2015, doi: 10.1109/JSSC.2014.2358553.
- [24] C. Gonzalez et al., "The 24-Core POWER9 Processor with Adaptive Clocking, 25-Gb/s Accelerator Links, and 16-Gb/s PCIe Gen4," IEEE J. Solid-State Circuits, vol. 53, no. 1, pp. 91–101, 2018, doi: 10.1109/JSSC.2017.2748623.
- [25] M. E. Perez, M. A. Sperling, J. F. Bulzacchelli, Z. Toprak-Deniz, and T. E. Diemoz, "Distributed Network of LDO Microregulators Providing Submicrosecond DVFS and IR Drop Compensation for a 24-Core Microprocessor in 14-nm SOI CMOS," 2019 IEEE Cust. Integr. Circuits Conf., vol. April 2019, 2019, doi: 10.1109/CICC.2019.8780190.
- [26] D.-H. Jung et al., "A Distributed Digital LDO with Time-Multiplexing Calibration Loop Achieving 40A/mm2 Current Density and 1mA-to-6.4A Ultra-Wide Load Range in 5nm FinFET CMOS," 2021 IEEE Int. Solid- State Circuits Conf., 2021.
- [27] L. G. Salem and P. P. Mercier, "A Sub-1.55mV-Accuracy 36.9ps-FOM Digital-Low- Dropout Regulator Employing Switched-Capacitor Resistance," 2018 IEEE Int. Solid- State Circuits Conf. -, pp. 312–314, 2018.
- [28] K. Z. Ahmed et al., "A Variation-Adaptive Integrated Computational Digital LDO in 22-nm CMOS with Fast Transient Response," IEEE J. Solid-State Circuits, vol. 55, no. 4, pp. 977–987, 2020, doi: 10.1109/JSSC.2019.2961854.
- [29] S. S. Kudva, S. Song, J. Poulton, J. Wilson, W. Zhao, and C. T. Gray, "A switching linear regulator based on a fast-self-clocked comparator with very low probability of meta-stability and a parallel analog ripple control module," 2018 IEEE Cust. Integr. Circuits Conf., 2018, doi: 10.1109/CICC.2018.8357021.
- [30] Y. Lu, F. Yang, F. Chen, and P. K. T. Mok, "A 500mA Analog-Assisted Digital-LDO-Based On-Chip Distributed Power Delivery Grid with Cooperative Regulation and IR-Drop Reduction in 65nm CMOS," 2018 IEEE Int. Solid-State Circuits Conf. -, pp. 310–312, 2018.
- [31] X. Liu et al., "A Modular Hybrid LDO with Fast Load-Transient Response and Programmable PSRR in 14nm CMOS Featuring Dynamic Clamp Tuning and Time-Constant Compensation," 2019 IEEE Int. Solid- State Circuits Conf. -, pp. 234–236, 2019, doi: 10.1109/ISSCC.2019.8662343.
- [32] M. Huang and Y. Lu, "An Analog-Proportional Digital-Integral Multi-Loop Digital LDO with Fast Response, Improved PSR and Zero Minimum Load Current," 2019 IEEE Cust. Integr. Circuits Conf., vol. 2019-April, 2019, doi: 10.1109/CICC.2019.8780307.
- [33] X. Liu et al., "A Dual-Rail Hybrid Analog/Digital Low-Dropout Regulator with Dynamic Current Steering for a Tunable High PSRR and High Efficiency," *IEEE Solid-State Circuits Lett.*, vol. 3, pp. 526–529, 2020, doi: 10.1109/LSSC.2020.3035675.
- [34] B. Nguyen et al., "A Sub-1V Analog-Assisted Inverter-Based Digital Low-Dropout Regulator with a Fast Response Time at 25mA/100ps and 99.4% Current Efficiency," 2019 IEEE Cust. Integr. Circuits Conf., vol. 2019-April, 2019, doi: 10.1109/CICC.2019.8780173.
- Resistance," 2020 IEEE Int. Solid- State Circuits Conf. -, vol. [35] Y. Lu, F. Chen, and P. K. T. Mok, "A Single-Controller-Four-Authorized licensed use limited to: Nitte Meenakshi Institute of Technology. Downloaded on October 09,2024 at 06:03:07 UTC from IEEE Xplore. Restrictions apply.

IEEE CICC 2022 8

- Output Analog-Assisted Digital LDO with Adaptive-Time-Multiplexing Control in 65-nm CMOS," *Eur. Solid State Circuits Conf.*, pp. 289–292, 2019, doi: 10.1109/ESSCIRC.2019.8902511.
- [36] F. Yang and P. K. T. Mok, "A 0.6-1V input capacitor-less asynchronous digital LDO with fast transient response achieving 9.5b over 500mA loading range in 65-nm CMOS," *Eur. Solid-State Circuits Conf.*, vol. 2015-Octob, pp. 180–183, 2015, doi: 10.1109/ESSCIRC.2015.7313858.
- [37] R. Muthukaruppan et al., "A digitally controlled linear regulator for per-core wide-range DVFS of Atom™ cores in 14nm trigate CMOS featuring non-linear control, adaptive gain and code roaming," Eur. Solid State Circuits Conf., pp. 275–278, 2017, doi: 10.1109/ESSCIRC.2017.8094579.
- [38] C. C. Chiu et al., "A 0.6 V resistance-locked loop embedded digital low dropout regulator in 40 nm CMOS with 80.5% power supply rejection improvement," IEEE Symp. VLSI Circuits, Dig. Tech. Pap., pp. C166–C167, 2013, doi: 10.1109/TCSI.2014.2342380.
- [39] A. Fahmy, J. Liu, P. Terdal, R. Madler, R. Bashirullah, and N. Maghari, "A synthesizable time-based LDO using digital standard cells and analog pass transistor," *Eur. Solid State Circuits Conf.*, pp. 271–274, 2017, doi: 10.1109/ESSCIRC.2017.8094578.
- [40] J. Tang, C. Zhan, G. Wang, and Y. Liu, "A 0.7V Fully-on-Chip Pseudo-Digital LDO Regulator with 6.3μA Quiescent Current and 100mV Dropout Voltage in 0.18-μm CMOS," in *European Solid State Circuits Conference*, 2018, pp. 206–209, doi: 10.1109/ESSCIRC.2018.8494307.
- [41] Y. Lim, J. Lee, Y. Lee, S. Yoo, and J. Choi, "A 320μV-Output Ripple and 90ns-Settling Time at 0.5V Supply Digital-Analog-Hybrid LDO Using Multi-Level Gate-Voltage Generator and Fast-Decision PD Detector," Eur. Solid State Circuits Conf., pp. 210–213, 2018, doi: 10.1109/ESSCIRC.2018.8494243.
- [42] S. Kundu, M. Liu, R. Wong, S.-J. Wen, and C. H. Kim, "A Fully Integrated 40pF Output Capacitor Beat- Frequency-Quantizer-Based Digital LDO with Built-In Adaptive Sampling and Active Voltage Positioning," 2018 IEEE Int. Solid- State Circuits Conf. -, pp. 308–310, 2018.
- [43] S. J. Kim, D. Kim, A. Sharma, and M. Seok, "EQZ-LDO: A Near-Zero EDP Overhead, >10M-Attack-Resilient, Secure Digital LDO featuring Attack-Detection and Detection-Driven Protection for a Correlation-Power-Analysis-Resilient IoT Device," *IEEE Symp. VLSI Circuits, Dig. Tech. Pap.*, vol. 2021-June, 2021, doi: 10.23919/VLSICircuits52068.2021.9492345.
- [44] S. W. Choi et al., "A Quasi-Digital Ultra-Fast Capacitor-Less Low-Dropout Regulator Based on Comparator Control for x8 Current Spike of PCRAM Systems," in IEEE Symposium on

- *VLSI Circuits, Digest of Technical Papers*, 2018, vol. 2018-June, pp. 107–108, doi: 10.1109/VLSIC.2018.8502348.
- [45] X. Wang and P. P. Mercier, "A Charge-Pump-based Digital LDO Employing an AC-Coupled High-Z Feedback Loop Towards a sub-4fs FoM and a 105,000x Stable Dynamic Current Range," 2019 IEEE Cust. Integr. Circuits Conf., vol. 2019-April, 2019, doi: 10.1109/CICC.2019.8780214.
- [46] J. G. Kang, M. G. Jeong, J. Park, and C. Yoo, "Time-Based Digital LDO Regualtor with Fractionally Controlled Power Transistor Strength and Fast Transient Response," 2019 IEEE Asian Solid-State Circuits Conf. A-SSCC 2019, pp. 45–48, 2019, doi: 10.1109/A-SSCC47793.2019.9056901.
- [47] F. Yang and P. K. T. Mok, "Fast-transient asynchronous digital LDO with load regulation enhancement by soft multistep switching and adaptive timing techniques in 65-nm CMOS," 2015 IEEE Cust. Integr. Circuits Conf., vol. 2015-Nov, 2015, doi: 10.1109/CICC.2015.7338389.
- [48] S. Gangopadhyay, D. Somasekhar, J. W. Tschanz, and A. Raychowdhury, "A 32 nm embedded, fully-digital, phase-locked low dropout regulator for fine grained power management in digital circuits," *IEEE J. Solid-State Circuits*, vol. 49, no. 11, pp. 2684–2693, 2014, doi: 10.1109/JSSC.2014.2353798.
- [49] C. C. Chiu et al., "A 0.6 V resistance-locked loop embedded digital low dropout regulator in 40 nm CMOS with 80.5% power supply rejection improvement," *IEEE Trans. Circuits* Syst. I Regul. Pap., vol. 62, no. 1, pp. 59–69, 2015, doi: 10.1109/TCSI.2014.2342380.
- [50] T. Mahajan, R. Muthukaruppan, D. M. Shetty, S. Mangal, and H. K. Krishnamurthy, "Digitally Controlled Voltage Regulator Using Oscillator-based ADC with fast-transient-response and wide dropout range in 14nm CMOS," 2017 IEEE Cust. Integr. Circuits Conf., 2017.
- [51] W.-J. Tsou et al., "Digital Low-Dropout Regulator with Anti PVT-Variation Technique for Dynamic Voltage Scaling and Adaptive Voltage Scaling Multicore Processor," 2017 IEEE Int. Solid- State Circuits Conf. -, pp. 338–340, 2017, doi: 10.1109/ISSCC.2017.7870399.
- [52] Y. J. Lee et al., "A 200-mA Digital Low Drop-Out Regulator With Coarse-Fine Dual Loop in Mobile Application Processor," 2016 IEEE Int. Solid- State Circuits Conf. -, pp. 150–152, 2016, doi: 10.1109/JSSC.2016.2614308.
- [53] P. Hazucha, T. Karnik, B. Bloechel, C. Parsons, D. Finan, and S. Borkar, "An area-efficient, integrated, linear regulator with ultra-fast load regulation," *IEEE J. Solid-State Circuits*, vol. 40, no. 4, pp. 933–939, 2005, doi: 10.1109/vlsic.2004.1346565.
- [54] M. Seok, Z. Wang, S. J. Kim, "Digital Low-Dropout Voltage Regulator (DLDO) Survey," [Online]. Available: https://github.com/mgseok/DLDO-survey