# Transactions Briefs

# Scalable All-Analog LDOs With Reduced Input Offset Variability Using Digital Synthesis Flow in 65-nm CMOS

Shourya Gupta<sup>®</sup>, Shuo Li<sup>®</sup>, and Benton H. Calhoun<sup>®</sup>

Abstract—The design and verification process for analog circuits can be long and tedious, wherein designers rely heavily on manual effort to create circuits and draw layouts, thereby limiting turn-around-time and design scale and increasing costs. Various previous works have tried to solve this issue by leveraging digital automated place-androute (APR) tools, but they involve replacing analog elements with digital counterparts, thereby dampening performance. In this work, we propose a digital flow-based approach to design all-analog circuits that dramatically speeds up the design and layout process while retaining the benefits of true analog topologies and demonstrate the performance for three low-dropout regulators (LDOs). Fabricated in 65-nm CMOS, measurement results show that the generated LDOs achieve up to 99.95% peak current efficiency, a figure-of-merit (FOM) of 4.6 ps, and up to 63.93% reduction in input offset variability with respect to their manually designed counterparts.

*Index Terms*— Analog circuit design automation, digital synthesis, high efficiency, input offset, low power, low-dropout regulator (LDO), place-and-route, transient response.

# I. INTRODUCTION

Analog circuit designs rely heavily on manual efforts, wherein circuit designers must select and iterate on the architecture of the system, circuit topology, and device sizing. In addition, layout engineers must draw the layout and wire routing. This highly customized and manual approach of building analog circuit designs greatly limits the turn-around-time and design scale, thereby making it challenging to keep up with the pace of the ever-expanding network of the Internet of Things (IoT) devices and their heterogeneous circuit needs. While digital circuit design has well-established automated flows that have allowed scaling to billions of transistors, analog and mixed-signal design methodologies are still mostly manual. Thus, there is a desire for developing analog design automation techniques to speed up the current manual design approach. Previous works have tried to solve these issues using various algorithmic and optimization techniques. Previous works, such as BAG [1], ALIGN [2], and OpenSAR [3], use template-based procedural layout automation, optimization-based layout generation, and a combination of template-based and optimization-based layout generation, respectively. However, these tools provide limited flexibility in circuit design and do not offer the same flexibility and scalability like digital synthesized circuits. OpenSerDes [4], FASoC [5], and the work in [6] can generate various analog circuit solutions, including PLLs, low-dropout regulators (LDOs), SerDes, and temperature sensors by leveraging digital automated place-and-route (APR) tools. However, these analog blocks are redesigned to use structures composed largely

Manuscript received 10 April 2023; revised 10 August 2023 and 7 October 2023; accepted 28 October 2023. Date of publication 9 November 2023; date of current version 29 December 2023. This work was supported in part by the Defense Advanced Research Projects Agency (DARPA) under Agreement FA8650-18-2-7844. (Corresponding author: Shourya Gupta.)

Shourya Gupta and Benton H. Calhoun are with the Charles L. Brown Department of Electrical and Computer Engineering, University of Virginia, Charlottesville, VA 22904 USA (e-mail: shourya.gupta94@gmail.com).

Shuo Li is with the Department of Electrical Engineering, Yale University, New Haven, CT 06511 USA.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TVLSI.2023.3328978.

Digital Object Identifier 10.1109/TVLSI.2023.3328978



Fig. 1. This work targets solely the analog LDOs, allowing for the first time, fully synthesizable analog and hybrid LDOs.

of digital components, which limits performance and circuit design flexibility.

This is also the case with the LDO (as shown in Fig. 1), whose digital circuit implementations replace analog elements with digital switches and controllers [7], [8], [9], [10], [11]. Analog LDOs still outperform digital LDOs (DLDOs) in transient response and power supply rejection ratio (PSRR), stemming from the DLDOs' discontinuous operation, especially at low frequencies. In this work, we present three all-analog LDO designs at different design points that were generated using a synthesizable unit-cell-based approach. We leverage the well-established digital synthesis-based tools to synthesize RTL descriptions of the analog LDOs that retain their analog circuits and topology, significantly cutting back on manual layout and verification efforts. Prior to this work, synthesizable LDOs had to use entirely digital topologies, but our approach to all-analog synthesizable LDOs can also pave the way to combine elements from both digital and analog designs to enable automatic generation of fully end-to-end synthesizable hybrid LDOs, thereby allowing reduced manual effort, improved scalability, and easier process portability.

The following are the contributions of this work.

- We leverage existing template-based approach to help design and generate LDO SPICE schematics. These allow to quickly run a whole suite of technology agnostic design and verification SPICE simulations.
- We create synthesizable RTL descriptions of analog LDOs using analog unit cells and LDO SPICE schematic.
- We leverage existing digital tools to synthesize and auto-placeand-route the RTL netlists to generate fully analog LDOs.

The generated LDOs achieve up to 99.95% peak current efficiency, a figure-of-merit (FOM) of 4.6 ps, and up to 63.93% reduction in input offset variability with respect to their manually generated layout counterparts. This brief has been constructed as follows. Section II discusses the analog LDO schematic generation, analog unit-cell implementation, and the digital-synthesis-flow-based generation methodology. Section III discusses the measurement results, including input offset and performance comparisons between LDOs. Section IV summarizes and concludes this brief.

# II. ANALOG-LDO GENERATION METHODOLOGY

Fig. 2(a) shows the flow diagram of the synthesizable methodology used to generate the LDOs. It involves the creation of aux-cells (aux-

1063-8210 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. (a) Digital-flow-based generation methodology for analog LDOs using synthesizable unit-cell-based approach. (b) Layout generation of power element using unit-cell-based construction. (c) Comparison between manually created common centroid layout and synthesized layout generated using unit aux-cells.

iliary unit cells), characterization scripts, and circuit design models and templates as a one-time effort per process design kit (PDK). Auxcells in this work are small analog circuits that make up the analog aux-cell cell library and provide specific analog functionality (unlike aux-cells in prior works that are digital in function, e.g., [5]).

Examples include analog circuits, such as current mirrors, diode-connected loads, differential pairs, and so on, passives like resistors and capacitors, and miscellaneous fill, tap, and tie cells, as shown in Fig. 2(a). The aux-cell generation flow and the layout of a typical aux-cell are shown in Fig. 3. Most aux-cells are similar in size to a D flip-flop and can be placed on standard cell rows but with ports that allow their connection by the APR tool into analog structures. The creation of aux-cells is simplified by using

design templates in tandem with PDK characterization scripts. The templates capture the aux-cell's precise circuit behavior in a SPICE simulation. The characterization scripts operate on the PDK to derive technology-specific parameters (threshold voltage, metal parasitics, etc.) required to set knobs within the templates. If the designer wishes to implement a new aux-cell, they can simply create a new template as a one-time effort and add its layout to the aux-cell library as a one-time effort per PDK. Basic analog aux-cells including any that the designer creates later can be used to build larger circuits. This makes it faster and convenient as newer aux-cells are created as a one-time effort to add new functionality to the existing circuits or new circuits, all the while being compatible with the existing flow. The aux-cell generation includes the netlist, layout, (dummy)



Fig. 3. (a) Aux-cell generation flow. (b) Layout of a typical aux-cell.



Fig. 4. User can quickly run a whole suite of simulations to design and verify LDOs using one-time generated technology agnostic circuit templates.



Fig. 5. Design space for synthesizable analog LDOs and load current range for three design points (LDO-A, -B, and -C) spanning a maximum load current range of  $100\times$ .

timing library, and other files required to proceed with synthesis and APR. Presently, the layouts for the aux-cells are manually created as a one-time effort per PDKL, similar to how digital standard cell libraries are built, although layout tools like ALIGN and BAG could be used for autogeneration of aux-cell layouts.

The LDO generation begins by using circuit design templates along with high-level analog specifications that satisfy the user intent. The circuit design is derived from the parameterized templates using TASE [12], [13] and circuit equations [14], as shown in Fig. 2(a). These templates are technology agnostic and include information about the netlist, stimuli and initial conditions, measure and analysis statements, and postprocessing scripts. The user intent along with simulation parameters (e.g., Monte Carlo seed), template parameters (e.g., device sizes), temperature and voltage, and model files form the configuration files. The circuit templates and configuration files are a one-time effort for each circuit. Once the circuit template has



(LDO-M and LDO-A are manual and synthesizable versions of the same LDO design)

Fig. 6. Performance comparison between synthesized LDO-M and LDO-A for various metrics. LDO-M and LDO-A are manual and synthesizable versions of the same LDO design (load current step time: 1 ns).



(Measurement results from 20 Chips)

\*Synthesized
LDO-M and LDO-A are manual and synthesizable versions of the same LDO design

Fig. 7. Input offset comparison between manually drawn common centroid layout and random distributed cluster generated by the auto-place-route.

been created, the user can quickly run a whole suite of design (as shown in Fig. 4) and verification simulations using these technology agnostic circuit templates and design the LDO, thereby cutting back significantly on design time. If the designer wishes to implement a new circuit architecture or topology, they can create a new circuit template as a one-time effort and rerun the same flow to quickly generate the circuit.

The next phase is the Verilog generation that leverages the schematics to produce a synthesizable Verilog description of the block that incorporates the analog aux-cells. Fig. 2(a) shows the circuit diagram of our two-stage amplifier with Miller frequency compensation and pole-zero cancellation. The analog subcomponents that make up the amplifier are also highlighted. Each analog subcomponent is



Fig. 8. (a) Comparison of synthesized analog LDOs with prior state-of-the-art synthesizable LDOs. (b) Runtime breakdown for the generation of the LDO. (c) Die photograph of the synthesized analog LDOs. (d) Photograph of the testing bench setup and PCB.

discretized into small aux-cells using the unit cells from the analog standard cell library. These aux-cells are placed in series or parallel according to the schematic of the LDO and can be aggregated to vary the effective device width of a particular transistor or cell. Fig. 2(a) shows the process of discretization of the analog circuit subcomponents and its APR. The Verilog is then passed on to a digital flow step to perform synthesis, APR, DRC, and LVS verification. The last step is a verification and reporting of the generated LDO. The full circuit goes through parasitic extraction, SPICE simulations, and other verification to generate performance numbers.

### III. PERFORMANCE EVALUATION AND MEASUREMENT RESULTS

Fig. 5 shows the design space for various LDO designs. Three design points (LDO-A, -B, and -C) spanning a maximum load current range of 100× were selected for measurement and verification purposes to showcase and prove the synthesizable analog unit-cellbased approach. A manually drawn LDO-M, identical in schematic design to LDO-A was also generated and measured to compare it with the synthesized approach in terms of performance. The four LDO designs (LDO-A to -C and LDO-M) were fabricated in a 65-nm LP process. Fig. 2(c) shows the layout comparison between the manually created common centroid layout (LDO-M) and the synthesized version (LDO-A). Fig. 6 shows the measurement results comparing the performance between the manually created LDO-M and synthesized LDO-A. Table I shows the performance evaluation for the LDO-A before splitting into unit aux-cells (pre-PEX) and after the synthesis and APR process (post-PEX) across corners and compares it against measurement results. As seen in the table, the results from simulations using post-APR extracted netlist and measurement results match closely. The combination of variability due to small transistors in unit aux-cells and mismatch from parasitics associated with the interconnect from the autorouting leads to increase in input offset, and some loss in transient response and PSRR, but the difference in performance is minimal.

It is desirable to have low input offset variability in LDOs, especially in precision circuit applications. Within-die variations

TABLE I SUMMARY OF PERFORMANCE EVALUATION FOR LDO-A

| Metric                                  | Pre-PEX        |               |                | Post-PEX       |              |                |                |
|-----------------------------------------|----------------|---------------|----------------|----------------|--------------|----------------|----------------|
|                                         | TT<br>27°C     | SS<br>-20°C   | FF<br>80°C     | TT<br>27°C     | SS<br>-20°C  | FF<br>80°C     | Meas.          |
| Current<br>Efficiency (%)               | 99.64          | 99.68         | 99.63          | 99.59          | 99.67        | 99.61          | 99.54          |
| $\Delta V_{out}(mV),$<br>Ts $(\mu s)^*$ | 57.5,<br>0.414 | 71.7,<br>2.13 | 64.4,<br>0.287 | 64.9,<br>0.538 | 85.3,<br>3.4 | 70.2,<br>0.342 | 69.85,<br>3.56 |
| PSRR (dB)                               | -37.25         | -35.89        | -37.97         | -36.04         | -34.68       | -36.77         | -34.42         |
| Input Offset<br>(μ,σ)** (mV)            | 0.94,<br>2.33  | -             | -              | 5.95,<br>7.19  | -            | -              | 5.56,<br>6.85  |

\*@ΔI<sub>LOAD</sub>=90μA \*\*5K MC runs

affect devices differently based on their location on a chip, resulting in differential mismatch. Within-die systematic variations are often modeled by linear gradients, while random variations are modeled with distributions. Random variations have uncorrelated and spatially correlated components characterized by a correlation distance [15]. Fig. 7 shows the input offset variability comparison between a manually drawn common-centroid (CC) layout and our APR-based random-distributed cluster of unit cells. The standard deviation for the CC version is 11.34 mV, which is common for untrimmed, unchopped LDOs. In comparison, the synthesized LDO-A reduces variability by 38.4% down to 6.98 mV.

The APR of unit cells in the synthesized version splits large transistors into many small unit cells and spatially distributes them over a large area, reducing variability due to gradients and spatially correlated randomness by averaging those affects across multiple distributed copies. The LDO-C, which has the largest area, reduces variability by up to 63.93%. We note that if correlation distance is reduced due to either the use of smaller transistors or larger discretization steps in unit-cell sizing, the trend in variability can be expected to reverse in comparison to CC strategy.

Fig. 8 shows the performance comparison of the synthesizable analog LDOs with other state-of-the-art works. When comparing the synthesized analog LDO with the manually drawn version, the key

performance parameters, such as the current efficiency, the transient response, and the FOM, show minimal deviation. In addition, the synthesized version allows for reduced input offset variability. As seen in Fig. 8, the synthesized LDOs achieve up to 99.95% peak current efficiency, a PSRR of -34.42 dB, and an FOM of 4.6 ps, which is comparable to other state-of-the-art LDOs.

#### IV. CONCLUSION

In this work, we proposed a digital flow-based approach to design all-analog circuits that dramatically speeds the design and layout process while retaining the benefits of true analog topologies and demonstrated its performance for three LDO. Measurement results showed minimal loss in performance between manually generated LDO and its synthesized counterpart and showed up to 63.93% reduction in input offset. Using the synthesizable analog unit-cell-based approach allowed us to significantly cut back on manual layout and verification efforts and improve turn-around-time and design scalability, pointing to an analog design approach, in which components can be automatically optimized and implemented for each instance based on the precise context.

## REFERENCES

- [1] J. Crossley et al., "BAG: A designer-oriented integrated framework for the development of AMS circuit generators," in *Proc. IEEE/ACM Int. Conf. Comput.-Aided Design (ICCAD)*, Nov. 2013, pp. 74–81.
- [2] K. Kunal et al., "Align: Open-source analog layout automation from the ground up," in *Proc. 56th Annu. Design Autom. Conf. (DAC)*, Jun. 2019, pp. 1–4.
- [3] M. Liu, X. Tang, K. Zhu, H. Chen, N. Sun, and D. Z. Pan, "1- and 80-Ms/s SAR ADCs in 40-nm CMOS with end-to-end compilation," *IEEE Solid-State Circuits Lett.*, vol. 5, pp. 292–295, 2022.
- [4] K. G. Kumar, B. Chatterjee, and S. Sen, "Openserdes: An open source process-portable all-digital serial link," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Feb. 2021, pp. 386–391.

- [5] T. Ajayi et al., "An open-source framework for autonomous SoC design with analog block generation," in *Proc. IFIP/IEEE 28th Int. Conf. Very Large Scale Integr. (VLSI-SOC)*, Oct. 2020, pp. 141–146.
- [6] Q. Zhang et al., "An open-source and autonomous temperature sensor generator verified with 64 instances in SkyWater 130 nm for comprehensive design space exploration," *IEEE Solid-State Circuits Lett.*, vol. 5, pp. 174–177, 2022.
- [7] J. Oh, J.-E. Park, Y.-H. Hwang, and D.-K. Jeong, "A 480 mA output-capacitor-free synthesizable digital LDO using CMP-triggered oscillator and droop detector with 99.99% current efficiency, 1.3 ns response time, and," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2020, pp. 382–384.
- [8] S. Bang et al., "A fully synthesizable distributed and scalable all-digital LDO in 10 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC)* Dig. Tech. Papers, Feb. 2020, pp. 380–382.
- [9] J. Oh, J.-E. Park, and D.-K. Jeong, "A highly synthesizable 0.5-to-1.0-V digital low-dropout regulator with adaptive clocking and incremental regulation scheme," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 10, pp. 2174–2178, Oct. 2020.
- [10] A. Fahmy, J. Liu, P. Terdal, R. Madler, R. Bashirullah, and N. Maghari, "A synthesizable time-based LDO using digital standard cells and analog pass transistor," in *Proc. 43rd IEEE Eur. Solid State Circuits Conf.* (ESSCIRC), Sep. 2017, pp. 271–274.
- [11] S. Kundu, M. Liu, R. Wong, S.-J. Wen, and C. H. Kim, "A fully integrated 40pF output capacitor beat-frequency-quantizer-based digital LDO with built-in adaptive sampling and active voltage positioning," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2018, pp. 308–310.
- [12] S. Nalam, M. Bhargava, K. Ringgenberg, K. Mai, and B. H. Calhoun, "A technology-agnostic simulation environment (TASE) for iterative custom IC design across processes," in *Proc. IEEE Int. Conf. Comput. Design*, Oct. 2009, pp. 523–528.
- [13] S. Kamineni, S. Gupta, and B. H. Calhoun, "MemGen: An open-source framework for autonomous generation of memory macros," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2021, pp. 1–2.
- [14] W. Qu, S. Singh, Y. Lee, Y.-S. Son, and G.-H. Cho, "Design-oriented analysis for Miller compensation and its application to multistage amplifier design," *IEEE J. Solid-State Circuits*, vol. 52, no. 2, pp. 517–527, Feb. 2017
- [15] A. K. Sharma et al., "Common-centroid layouts for analog circuits: Advantages and limitations," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Feb. 2021, pp. 1224–1229.