# **CPU Documentation**

# Contents

| CP  | U Documentation                    | 1    |
|-----|------------------------------------|------|
| 1.  | Overview                           | 2    |
| 2.  | I/O Port Listing                   | 2    |
| 3.  | Memory Layout                      | 3    |
| 4.  | C Program Loading & Execution Flow | 4    |
| 5.  | Design Choices: HW/SW Comparison   | 5    |
|     | 5.1. UART Program Loading          | 5    |
|     | 5.2. Storage of ASCII Characters   | 5    |
| 6.  | Test Cases                         | 5    |
| 7.  | Instruction Listing                | 6    |
| 8.  | Register Listing                   | 8    |
| 9.  | Bonuses                            | 8    |
|     | 9.1. Pipelining                    | 8    |
|     | 9.1.1. Data Hazards                | 8    |
|     | 9.1.2. Control Hazards             | . 10 |
|     | 9.2. Branch Predictor              | . 11 |
|     | 9.3. CSR instructions              | . 14 |
|     | 9.4. Trap Handling                 | . 14 |
|     | 9.5. UART                          | . 17 |
|     | 9.5.1. Hardware Implementation     | . 17 |
|     | 9.5.2. Software Control            | . 18 |
|     | 9.6. VGA                           | . 18 |
|     | 9.6.1. Hardware Implementation     | . 18 |
|     | 9.6.2. Software Control            | . 19 |
|     | 9.7. PS/2 Keyboard                 | . 20 |
|     | 9.7.1. Hardware Implementation     | . 20 |
|     | 9.7.2. Software Interface          | . 21 |
| 10. | Challenges                         | . 22 |
|     | Use of AI & Online Resources       |      |
| 12. | Conclusion                         | . 22 |

# 1. Overview

| ISA                                                                       | RISC-V (a subset of rv32imzicsr is implemented)                              |  |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------|--|
| Clocks A 40MHz clock for the core; a 25.20325 MHz clock for VGA driver    |                                                                              |  |
| CPI                                                                       | 1.181                                                                        |  |
| Memory Arch Von Neumann architecture, byte-addressable                    |                                                                              |  |
| Pipelining 5-stage pipelined with forwarding                              |                                                                              |  |
| I/O                                                                       | MMIO support for VGA, keyboard, UART, 7-seg display, LEDs, buttons, switches |  |
| Speculation Two-level global history predictor, branch target buffer, RAS |                                                                              |  |
| Trap                                                                      | Trap handling mechanism for ecall and several exceptions                     |  |

# 2. I/O Port Listing

```
module top(
    input clk 100,
                                        // System clock input (100MHz)
    input reset_n,
                                         // Asynchronous reset input (active low)
                                        // UART receive data input
    input uart rx in,
    output uart_tx_out,
                                        // UART transmit data output
                                       // Left switches input
    input [7:0] sws_l,
                                        // Right switches input
    input [7:0] sws_r,
    input [4:0] bts,
                                         // Buttons input
                                        // Left LEDs output
    output [7:0] leds_l,
    output [7:0] leds_r,
                                        // Right LEDs output
                                       // VGA red channel output
// VGA green channel output
// VGA blue channel output
    output [3:0] vga_r,
    output [3:0] vga_g,
    output [3:0] vga_b,
    output vga h sync,
                                       // VGA horizontal sync output
                                        // VGA vertical sync output
    output vga_v_sync,
                                        // 7-segment display enable
    output [7:0] tube_ena,
    output [7:0] left_tube_content,
                                         // 7-segment display contents
    output [7:0] right tube content,
    input ps2 clk,
                                         // PS/2 keyboard clock input
    input ps2_data
                                        // PS/2 keyboard data input
);
```

 $<sup>^1</sup>$ Assume that load hazard occurs 10% of the time, that control transfer instructions account for 20% of all instructions, that misprediction rate is 20%, and that misprediction penalty is 2 cycles. Then the CPI is 1+0.2\*0.2\*2+0.1\*1=1.18

# 3. Memory Layout





• Memory-mapped I/O layout:

| LEDs      | 0×8020_0000 [15:0]                                                               |  |
|-----------|----------------------------------------------------------------------------------|--|
| Switches  | 0×8030_0000 [15:0]                                                               |  |
| VGA       | 0x8040_0000 ~ 0x8042_57FC                                                        |  |
| Keyboard  | 0×8050_0000 [7:0]                                                                |  |
| Buttons   | 0x8060_0000 [4:0] (up, down, left, right, center)                                |  |
| 7-seg dis | 0×8070_0000 [31:0]                                                               |  |
| UART      | Ox8080_0000 [7:0] for data register (write to send, read to receive)             |  |
|           | 0x8080_0004 [1:0] for status register (bit[0] for rx_ready, bit[1] for tx_ready) |  |
|           | 0x8080_0008 [31:0] for control register (equal to CLK_MAIN_FREQ / UART_FREQ)     |  |

# 4. C Program Loading & Execution Flow



Our CPU is able to run bare-metal C programs elegantly. In the program folder of our Github repository, you will find the starter code, trap handler code, library drivers and example user programs we provided. You can freely change the user program that you want to run on our CPU by modifying main.c, and run make to compile them and generate ASCII texts to be loaded to the CPU via UART.

The exact building & loading procedure is as follows.

#### PC Side:

- Step 1: User programs (e.g., main.c), along with the starter code (entry.s), are compiled into objects.
- Step 2: Objects are linked according to the linker script and form the ELF file. The linker script specifies where each section of the program is located (in particular, entry.s is always put at the first in .text) and provides symbols including \_etext, \_sdata, \_edata etc. These symbols will be referenced in start.s.
- Step 3: We use objcopy from GNU toolchain to extract the .text and .data sections in the ELF file, convert them to ASCII texts and send them to FPGA via UART.

#### **FPGA Side:**

- Step 1: Once powered on, the CPU starts executing the bootloader code, which is pre-loaded to memory at address  $0\times000$  ~  $0\times1FF$  via .coe file. The bootloader is essentially a big while loop that constantly checks if there are any data received from the UART interface. Every time a data word is available, it moves the data sequentially to address starting at  $0\times200$ .
- Step 2: When the bootloader has not detected data from UART for a certain amount of time since the last data reception, it decides that the entire program has been received and jumps to 0x200 to execute entry.s.
- Step 3: entry.s relocates .data section and clears up a space in memory for .bss section based on the symbols provided by the linker. It also initializes key registers including sp and mtvec and saves information for trap handling in the trapframe.

Step 4: After entry.s is finished, it calls main function, starting the execution of user programs.

#### New Program / New RTL Design?

- If we want to execute a new program, just push the reset button and the program counter will be set to 0 to re-execute the bootloader. And then we can send the new program to FPGA via UART.
- If we want to modify the RTL design or the bootloader itself, then we will have to rerun synthesis, implementation and send the new bitstream to FPGA.

# 5. Design Choices: HW/SW Comparison

In this section, I will show you some design choices we made that reflect the strengths and weaknesses of hardware and software.

# 5.1. UART Program Loading

- Initially, we had a hardware-focused program loading method. We let the CPU run in 2 modes. Once powered on, the CPU is in LOADING mode, and uart\_handler module would constantly move the 32-bit instruction received from the UART port sequentially to the BRAM through port A. If no new instructions are received for a certain amount of time, the CPU switches to RUNNING mode, and starts fetching and executing instructions according to the program counter. Flaws of this approach include:
  - Limited UART functionality. The way how data coming from UART is moved to memory is hardwired in RTL (taking up the write port of port A) and is only possible in LOADING mode. Once the CPU enters RUNNING mode, it would be hard to use UART to send or receive messages from PC.
  - **Hard to reconfigure.** It can be difficult to reconfigure certain parameters, such as UART frequency, during runtime.
- In our current approach, the moving of data is done with the help of 3 registers as memory-mapped I/O. Benefits of the current approach include:
  - Enhanced flexibility and control. By writing to / reading from the data register, and checking the status register for send / receive availability, we can freely send / receive data from the PC. Also, writing to the control register changes the UART frequency.

# 5.2. Storage of ASCII Characters

- Initially, we had a dedicated piece of memory in the address space that holds a character set of 8 \*
  8 ASCII characters. It is hard-coded in the RTL design. We need to access them by their specific
  address. This is highly inflexible: you cannot expand or reduce the character set without
  modifying the RTL design.
- With our new program loading & execution toolchain, we can define the character set in any of our C programs as global variables. The linker will put them in the .rodata or .data section and resolve all references to the character set. Then, the starter code will relocate those sections to the correct location.

# 6. Test Cases

Test cases are categorized into those that can only be run in simulation and those that can be run in both simulation and on actual FPGA board.

| Test File/Name | Test Type | Test Method        | Result |
|----------------|-----------|--------------------|--------|
| bram_tb.v      | Unit Test | In simulation only | Passed |

| cpu_arith_test.v                    | Integration Test | Both               | Passed |
|-------------------------------------|------------------|--------------------|--------|
| cpu_ascii_test.v                    | Integration Test | Both               | Passed |
| cpu_branch_prediction_test.v        | Integration Test | Both               | Passed |
| cpu_branch_test.v                   | Integration Test | Both               | Passed |
| cpu_ctrl_hazard_test.v              | Integration Test | Both               | Passed |
| cpu_data_hazard_test.v              | Integration Test | Both               | Passed |
| cpu_jump_test.v                     | Integration Test | Both               | Passed |
| cpu_quicksort_test.v                | Integration Test | Both               | Passed |
| cpu_store_load_test.v               | Integration Test | Both               | Passed |
| cpu_vga_test.v                      | Integration Test | Both               | Passed |
| imm_gen_tb.v                        | Unit Test        | In simulation only | Passed |
| keyboard_tb.v                       | Unit Test        | In simulation only | Passed |
| memory_tb.v                         | Unit Test        | In simulation only | Passed |
| ring_test.v                         | Unit Test        | In simulation only | Passed |
| top_tb.v                            | Integration Test | In simulation only | Passed |
| uart_load_tb.v                      | Unit Test        | In simulation only | Passed |
| uart_tb.v                           | Unit Test        | In simulation only | Passed |
| hazard.asm                          | Integration Test | Both               | Passed |
| scene1.asm                          | Integration Test | Both               | Passed |
| scene2.asm                          | Integration Test | Both               | Passed |
| test_arith.asm                      | Integration Test | Both               | Passed |
| test_branch_prediction.asm          | Integration Test | Both               | Passed |
| test_branch.asm                     | Integration Test | Both               | Passed |
| test_data_hazard.asm                | Integration Test | Both               | Passed |
| test_deep_recursion.asm             | Integration Test | Both               | Passed |
| test_flash_display.asm              | Integration Test | Both               | Passed |
| main.c (multiplication tests, etc.) | Integration Test | Both               | Passed |

Conclusion: Everything's OK, both in simulation and on FPGA board.

# 7. Instruction Listing

|     | RV32I Base Integer Instructions <sup>2</sup> |  |  |
|-----|----------------------------------------------|--|--|
| add | rd = rs1 + rs2                               |  |  |
| sub | rd = rs1 - rs2                               |  |  |
| xor | $rd = rs1 \hat{r}s2$                         |  |  |
| or  | $rd = rs1 \mid rs2$                          |  |  |
| and | rd = rs1 & rs2                               |  |  |
| sll | $rd=rs1\ll rs2$                              |  |  |
| srl | $rd = rs1 \gg rs2$                           |  |  |

<sup>&</sup>lt;sup>2</sup> ebreak in rv32i is not implemented.

| sra    | $rd = rs1 \gg rs2 \text{ (msb-extends)}$                                               |  |
|--------|----------------------------------------------------------------------------------------|--|
| slt    | rd = (rs1 < rs2)?1:0                                                                   |  |
| sltu   | rd = ((unsigned)rs1 < (unsigned)rs2)?1:0 (zero-extends)                                |  |
| addi   | rd = rs1 + imm                                                                         |  |
| xori   | $rd = rs1 \hat{m}$                                                                     |  |
| ori    | $rd = rs1 \mid imm$                                                                    |  |
| andi   | rd = rs1 & imm                                                                         |  |
| slli   | $rd = rs1 \ll imm[0:4]$                                                                |  |
| srli   | $rd = rs1 \gg imm[0:4]$                                                                |  |
| srai   | $rd = rs1 \gg imm[0:4] msb-extends$                                                    |  |
| slti   | $\mathrm{rd} = (\mathrm{rs1} < \mathrm{imm})?1:0$                                      |  |
| sltiu  | $rd = ((unsigned)rs1 < (unsigned)imm)? \ 1:0 \ (zero-extends)$                         |  |
| lb     | rd = M[rs1 + imm][0:7]                                                                 |  |
| lh     | rd = M[rs1 + imm][0:15]                                                                |  |
| lw     | rd = M[rs1 + imm][0:31]                                                                |  |
| lbu    | rd = M[rs1 + imm][0:7] (zero-extends)                                                  |  |
| lhu    | rd = M[rs1 + imm][0:15] (zero-extends)                                                 |  |
| sb     | M[rs1 + imm][0:7] = rs2[0:7]                                                           |  |
| sh     | M[rs1 + imm][0:15] = rs2[0:15]                                                         |  |
| sw     | M[rs1 + imm][0:31] = rs2[0:31]                                                         |  |
| beq    | if $(rs1 == rs2) PC += imm$                                                            |  |
| bne    | if $(rs1 \neq rs2)$ PC += imm                                                          |  |
| blt    | if $(rs1 < rs2)$ PC $+= imm$                                                           |  |
| bge    | if $(rs1 \ge rs2)$ PC $+= imm$                                                         |  |
| bltu   | if $((unsigned)rs1 < (unsigned)rs2)$ PC $+= imm (zero-extends)$                        |  |
| bgeu   | if ((unsigned)rs1 $\geq$ (unsigned)rs2) PC += imm (zero-extends)                       |  |
| jal    | rd = PC + 4; PC += imm                                                                 |  |
| jalr   | rd = PC + 4; PC = rs1 + imm                                                            |  |
| lui    | $rd = imm \ll 12$                                                                      |  |
| auipc  | $rd = PC + (imm \ll 12)$                                                               |  |
| ecall  | Jump to trap handler                                                                   |  |
| 1      | RV32M Multiply Extension <sup>3</sup>                                                  |  |
| mul    | rd = (rs1 * rs2)[31:0]                                                                 |  |
| mulh   | rd = (rs1 * rs2)[63:32]                                                                |  |
| mulsu  | rd = (rs1 * (unsigned)rs2)[63:32]                                                      |  |
| mulu   | rd = ((unsigned)rs1 * (unsigned)rs2)[63:32]  RV32 Zicsr Extension for CSR Instructions |  |
| OCHUTA | RV32 Zicsr Extension for CSR instructions $rd = csr; csr = rs1$                        |  |
| csrrw  | 1u - co1, co1 - 1o1                                                                    |  |

 $<sup>^3\</sup> div$  ,  $\ divu$  ,  $\ rem$  ,  $\ remu$  in  $\ rv32m$  are not implemented due to timing limitations: it seems unlikely that these operations can be completed within the duration of EX stage, which lasts for only 1 cycle (25 ns).

| csrrs         | rd = csr; csr = csr & rs1                               |  |
|---------------|---------------------------------------------------------|--|
| csrrc         | $rd = csr; csr = csr \mid \sim rs1$                     |  |
| csrrwi        | rd = csr; csr = imm[0:4] (zero-extends)                 |  |
| csrrsi        | rd = csr; csr = csr & imm[0:4] (zero-extends)           |  |
| csrrci        | $rd = csr; csr = csr \mid \sim imm[0:4]$ (zero-extends) |  |
| Miscellaneous |                                                         |  |
| mret          | Return from trap                                        |  |

# 8. Register Listing

|                                                                                       | General Purpose Registers                                                                                     |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| zero                                                                                  | Zero constant                                                                                                 |  |  |
| ra                                                                                    | Return address                                                                                                |  |  |
| sp                                                                                    | Stack pointer                                                                                                 |  |  |
| gp                                                                                    | Global pointer                                                                                                |  |  |
| tp                                                                                    | Thread pointer                                                                                                |  |  |
| t0~t6                                                                                 | Temporary registers                                                                                           |  |  |
| s0~s11                                                                                | Saved registers                                                                                               |  |  |
| a0~a7                                                                                 | Function arguments / return values                                                                            |  |  |
|                                                                                       | Control & Status Registers                                                                                    |  |  |
| mscratch                                                                              | the address of the trapframe                                                                                  |  |  |
| mepc                                                                                  | the address of the trapped instruction                                                                        |  |  |
| mcause                                                                                | the cause for the last trap                                                                                   |  |  |
| mtvec                                                                                 | the address of the trap handler                                                                               |  |  |
| mboot                                                                                 | a customized CSR register at address 0x7C0 that indicates whether user code or boot code is currently running |  |  |
| mtval These registers are implemented in the CSR file merely as placeholders, and are |                                                                                                               |  |  |
| mie                                                                                   | largely unused in our design.                                                                                 |  |  |
| mip                                                                                   |                                                                                                               |  |  |
| mstatus                                                                               |                                                                                                               |  |  |

# 9. Bonuses

# 9.1. Pipelining

Our CPU is 5-stage pipelined (IF, ID, EX, MEM, WB). Registers are placed between stages to transfer data / control signals. Hazards are resolved by forwarding and stalling mechanism.

# 9.1.1. Data Hazards

Module hazard\_unit is used for forwarding data to EX stage when needed and sending flush / stall signals to stage transfer registers, so as to resolve data hazards.

```
module hazard_unit(
   input [4:0] MEM_rd,
   input [31:0] MEM_reg_w_data,
```

```
input MEM reg w en,
input [4:0] WB rd,
input [31:0] WB_reg_w_data,
input WB_reg_w_en,
input [2:0] EX_csr_op,
input [4:0] EX_rs1,
input [4:0] EX rs2,
input EX ecall,
input EX mret,
input [11:0] EX_csr_addr,
input [11:0] MEM_csr_addr,
input [11:0] WB_csr_addr,
input [31:0] MEM_csr_w_data,
input [31:0] WB csr w data,
input MEM_csr_w_en,
input WB csr w en,
output [31:0] MEM_reg_w_data_forwarded,
output [31:0] WB_reg_w_data_forwarded,
output [31:0] MEM_csr_w_data_forwarded,
output [31:0] WB_csr_w_data_forwarded,
output [1:0] forward_rs1_sel,
output [1:0] forward_rs2_sel,
output [1:0] forward csr sel,
input [4:0] ID_rs1,
input [4:0] ID rs2,
input [4:0] EX_rd,
input EX_load,
output load stall,
output load_flush
);
```

- forward rs1 sel decides:
  - Whether the data of rs1 needs to be replaced with forwarded data
  - ▶ Where exactly should the forwarded data come from (previous stage / double previous stage)

```
// when to forward? the same register (MEM_rd == EX_rs1) is previously written to
(MEM_reg_w_en) and currently read (EX_rs1 != 5'b0)
assign forward_rs1_sel =
   (MEM_reg_w_en & (EX_rs1 != 5'b0) & (MEM_rd == EX_rs1)) ? `FORWARD_PREV :
   (WB_reg_w_en & (EX_rs1 != 5'b0) & (WB_rd == EX_rs1)) ? `FORWARD_PREV_PREV :
   `FORWARD_NONE;
```

• load\_stall and load\_flush are generated when a load data hazard is detected. The pipeline must be stalled for 1 cycle to resolve the hazard.

```
assign load_stall =
  (EX_load & (ID_rs1 != 5'b0) & (EX_rd == ID_rs1)) |
  (EX_load & (ID_rs2 != 5'b0) & (EX_rd == ID_rs2));
assign load_flush =
  (EX_load & (ID_rs1 != 5'b0) & (EX_rd == ID_rs1)) |
  (EX_load & (ID_rs2 != 5'b0) & (EX_rd == ID_rs2));
```

The following image illustrates how we resolve a **non-load data hazard** and a **load data hazard**:



- ► When lw x20, 0(x20) enters EX stage, it is detected that its previous instruction add x20, x20, x20 tries to write to x20 with result from ALU. This constitutes a non-load data hazard.
  - This is solved directly by forwarding: the hazard unit forwards the ALU result to EX stage for lw to use.
- ► When blt x20, x8, x12 enters ID stage, it is detected that lw x20, 0(x20), which is executed just before it, tries to load new data to x20, which is needed by blt. This constitutes a load data hazard.
  - This requires a stall to resolve. The hazard unit then sends a stall signal to  $\ IF$  and  $\ IF/ID$ , making  $\ IF$  and  $\ ID$  retain their original value; it also sends a flush to  $\ ID/EX$ , effective creating a bubble between  $\ blt$  and  $\ lw$ .
  - 1 cycle later, blt finally enters EX stage, and now the hazard unit can forward the loaded data to EX and let blt do its job.
- CSR registers require dedicated data path for forwarding. For further information, please refer to the code.

#### 9.1.2. Control Hazards

In this section, we will show you how control hazards are resolved **without branch prediction**. Since we always assume that branch is taken, all we do to resolve control hazard is to send a flush signal to IF/ID and ID/EX to eliminate the mis-fetched instructions, whenever pc\_sel in EX is detected. As shown in the image below:



#### 9.2. Branch Predictor

Our CPU employs a sophisticated branch prediction unit (branch\_prediction\_unit.v) to mitigate control hazards and improve pipeline efficiency. Here's how it works:

#### 1. Prediction Mechanisms:

The branch prediction unit uses a combination of techniques:

- Branch Prediction Table (BPT) / Pattern History Table (PHT):
  - ► A table (prediction\_table) of 2-bit saturating counters (states: STRONG\_NOT\_TAKEN, WEAK\_NOT\_TAKEN, WEAK\_TAKEN, STRONG\_TAKEN).
  - It predicts the **direction** of conditional branches (taken or not-taken).
  - ► Indexing: The BPT is indexed by IF\_prediction\_index. This index is formed by concatenating the lower bits of the current instruction's PC (IF\_pc[2+:PREDICTOR\_DEPTH\_LOG-BRANCH\_HISTORY\_SELECTED\_BITS]) with a portion of the global branch\_history register (branch\_history[0+:BRANCH\_HISTORY\_SELECTED\_BITS]). This is a common scheme (similar to gshare) that correlates branch behavior with both its address and recent global branch outcomes.

#### • Branch Target Buffer (BTB):

- A table (branch\_target\_buffer) that stores the predicted target addresses for branches.
- ► **Indexing:** The BTB is indexed using only the lower bits of the instruction's PC (IF\_pc[2+:PREDICTOR\_DEPTH\_LOG]). The target of a specific branch instruction is generally fixed, so global history isn't typically used for BTB indexing.

#### • Return Address Stack (RAS):

- Implemented using the ring module.
- Specifically predicts the target addresses for jalr instructions that are function returns.
- Operation:

- When a call instruction (identified by IF\_call based on jal/jalr opcode and rd/rsl register conventions, e.g., rd is x1 or x5) is fetched, the predicted return address (IF\_pc + 4) is pushed onto the RAS.
- When a return instruction (identified by IF\_return based on jalr and rs1 being x1 or x5) is fetched, the address at the top of the RAS (RAS\_out) is used as the predicted target.

# • Global Branch History Register (BHR):

- A shift register (branch\_history) that records the actual outcomes (taken/not-taken) of the most recent branches.
- ► It's updated in the EX stage with EX\_pc\_sel (the actual outcome of the branch).

#### 2. Prediction in the IF Stage:

When an instruction is fetched in the IF stage:

### • Direction Prediction (branch\_predict output of BPU):

- ► Unconditional jumps (jal, jalr) are always predicted taken (1'b1).
- ► For conditional branches (IF\_B), the BPT entry corresponding to IF\_prediction\_index is consulted. If the 2-bit counter is WEAK\_TAKEN or STRONG\_TAKEN, the branch is predicted taken. Otherwise, it's predicted not-taken.

# • Target Prediction (branch\_target output of BPU):

- ▶ If the instruction is identified as a return (IF\_return), the RAS\_out is used as the target.
- ► Otherwise (for other branches and jumps), the branch\_target\_buffer entry indexed by IF\_pc[2+:PREDICTOR\_DEPTH\_LOG] is used.
- The IF stage (IF.v) uses these branch\_predict and branch\_target signals to speculatively fetch the next instruction. The IF\_branch\_predict signal (the prediction made for the current IF instruction) is passed down the pipeline via the IF\_ID and ID\_EX registers.

# 3. Verification and Update in the EX Stage:

When a branch instruction reaches the EX stage, its actual outcome and target are calculated:

#### • Misprediction Detection:

- ► EX\_false\_direction: The BPU compares the prediction made in IF (now EX\_branch\_predict, latched from ID\_branch\_predict) with the actual outcome (EX\_pc\_sel). If they differ, a direction misprediction occurred.
- **EX\_false\_target**: If the branch was predicted taken, the BPU compares the predicted target (latched as branch\_target\_prev\_2 or EX\_RAS\_out for returns) with the actual calculated target (EX\_alu\_result). If they differ, a target misprediction occurred.

# • Pipeline Flush ( EX\_branch\_flush ):

- If either EX\_false\_direction is true, or if EX\_false\_target is true and the branch was predicted taken, EX\_branch\_flush is asserted.
- ► In core.v, this signal, along with EX\_out\_excp or EX\_out\_mret, resets the IF\_ID and ID\_EX pipeline registers, squashing incorrectly fetched instructions. The IF stage is also redirected by EX\_trap\_dest or corrected branch outcomes/targets.

# • BPT Update:

► The 2-bit counter in prediction\_table at prediction\_index\_update (which is the IF\_prediction\_index latched from when the instruction was in IF) is updated based on the actual outcome (EX\_pc\_sel). It's incremented if taken (towards STRONG\_TAKEN) and decremented if not-taken (towards STRONG\_NOT\_TAKEN). Updates are skipped for calls and returns to preserve entries for other branches.

# • BTB Update:

► If the instruction in EX is a branch or jump (but not a return), the branch\_target\_buffer entry at EX\_pc[2+:PREDICTOR\_DEPTH\_LOG] is updated with the actual target address (EX alu result).

#### • BHR Update:

► The branch\_history register is shifted, and the new bit is the actual outcome (EX\_pc\_sel) of the branch in the EX stage.

#### • RAS Correction:

- ▶ If EX\_branch\_flush is asserted due to a misprediction:
  - If a call was mispredicted (ID\_call was true), the RAS performs a RING\_POP to undo the speculative push.
  - If a return was mispredicted (ID\_return was true), the RAS performs a RING\_CANCEL\_POP to effectively undo the speculative pop (by adjusting its internal pointers).

#### 4. Integration in core.v:

- The branch prediction unit 0 is instantiated in core.v.
- The IF stage receives branch\_predict and branch\_target to guide fetching.
- Control signals like EX\_branch\_flush, EX\_false\_target, and EX\_false\_direction from the BPU, along with exception/mret signals from the EX stage, are used to manage pipeline stalls and flushes.
- The prediction made in IF ( IF\_branch\_predict ) is passed down through
   ID\_in\_branch\_predict (to IF\_ID), ID\_out\_branch\_predict (from ID),
   EX\_in\_branch\_predict (to ID\_EX), and finally EX\_branch\_predict (from ID\_EX, which is an input to the BPU for verification).

#### 5. Determining pc\_next

With the addition of the branch predictor, the pc\_next needs to be carefully chosen. We have to first recover from previous misprediction, if there is any, and then predict the current branch.

- First, we check if there are any exceptions or a mret detected in EX stage. If so, jump to trap destination.
- Second, we check if we have previously jumped to a false target. If so,
  - if we shouldn't have jumped in the first place, go to EX\_pc\_plus\_4.
  - if we should jump but the target was wrong, go to EX\_alu\_result, which is the correct target.
- Third, we check if we have mispredicted the branch. If so,
  - if we jumped, we can recover by going to EX\_pc\_plus\_4.
  - if we didn't jump, we can recover by going to EX\_alu\_result.
- Fourth, we check the current branch prediction result coming from the branch prediction unit and jump accordingly.

#### 9.3. CSR instructions

We added a CSR file in ID, alongside general purpose register file, and added all 6 instructions in the Zicsr RISC-V extension.

```
csr csr 0(
    .clk
                   (clk),
    .reset
                    (reset),
    .csr_w_en (WB_csr_w_en),
    .csr_w_data
                  (WB_csr_w_data),
    .csr_w_addr
                   (WB_csr_addr),
    .csr_r_addr
                    (csr_addr),
    .csr_r_data
                    (csr_r_data),
    .w mstatus
                   (WB w mstatus),
                    (`CSR NO WRITE),
    .w mie
    .w_mtvec (`CSR_NO_WRITE),
.w_mscratch (`CSR_NO_WRITE),
    .w_mepc
                   (WB_w_mepc),
    .w_mcause
                  (WB_w_mcause),
    .w mtval
                   (`CSR NO WRITE),
                    (`CSR_NO_WRITE),
    .w mip
    .w mboot
                    (`CSR NO WRITE),
    .r mstatus
                    (),
    .r_mie
                    (),
    .r_mtvec
                    (ID_mtvec),
    .r_mscratch
                    (),
    .r mepc
                    (ID mepc),
                    (),
    .r mcause
    .r_mtval
                    (),
    .r_mip
                    (),
    .r_mboot
                    (ID_mboot)
);
```

The CSR instructions are decoded in ID and executed just like other instructions.

# 9.4. Trap Handling

Trap handling in our CPU design is a coordinated effort between hardware and software to manage exceptions (like illegal memory access or ecall instructions).

Here's how it works:

1. Hardware Detection and Initial Response (Primarily in EX Stage):

#### • Exception Detection (EX.v):

- The Execution (EX) stage is primarily responsible for detecting synchronous exceptions.
- ► INST\_ACCESS\_FAULT : If the program counter ( ID\_pc ) points outside the allowed code region ( S\_TEXT to S\_DATA ) after the bootloader phase ( ID\_mboot == 32 h0 ).
- ► LOAD\_ACCESS\_FAULT : If a load instruction tries to read from an invalid memory region (e.g., below S\_TEXT when not in bootloader).
- ► STORE\_ACCESS\_FAULT : If a store instruction tries to write to an invalid memory region (e.g., below S DATA when not in bootloader).
- ► ECALL\_M: When an ecall instruction (decoded in ID, signaled by ID\_ecall) reaches the EX stage.
- ► An internal excp\_code is set based on the type of exception.

## • CSR Updates (EX.v):

- ► EX\_w\_mcause: The mcause (Machine Cause) CSR is set to excp\_code if an exception (EX excp) occurs.
- EX\_w\_mepc: The mepc (Machine Exception Program Counter) CSR is set to the address of the faulting instruction (ID pc) if an exception occurs.
- EX\_w\_mstatus: The mstatus (Machine Status) CSR is updated. For an ecall, interrupts are typically disabled. For an mret, the previous interrupt enable state is restored.

# • Pipeline Control (core.v, EX.v):

- ► If an exception (EX\_excp) or mret (EX\_out\_mret) occurs, earlier pipeline stages (IF\_ID, ID\_EX) are flushed/reset to prevent incorrect instructions from proceeding.
- ► For memory access faults, the write enable (EX\_reg\_w\_en) or store/load width signals (EX\_store\_width, EX\_load\_width) might be overridden to prevent the faulty memory operation from completing.

#### • Trap Handler Address Calculation (EX.v):

- EX\_trap\_dest determines the next PC:
  - For an ecall or other exceptions: It's the value of the mtvec (Machine Trap Vector) CSR (potentially forwarded if recently written).
  - For an mret instruction: It's the value of the mepc CSR (potentially forwarded).

#### • PC Redirection (IF.v):

► The EX\_trap\_dest is fed to the Instruction Fetch (IF) stage. If an exception or mret is active, the IF stage will fetch the next instruction from EX\_trap\_dest instead of pc\_plus\_4 or a branch target.

# 2. Software Setup (Boot Time - entry.s):

- mtvec Initialization: The mtvec CSR is loaded with the address of the m\_trap assembly label (defined in trap.s). This is the common entry point for all machine-mode traps.
- mscratch Initialization: The mscratch CSR is loaded with the address of the trapframe global variable (defined in trap\_handler.c and trap\_handler.h). This trapframe structure is used to save and restore the processor's context.
- **Trapframe Pointers:** The first two words of the trapframe are initialized:
  - ► trapframe.trap\_sp: Stores the top of a dedicated trap stack.
  - ► trapframe.trap\_handler: Stores the address of the C function m\_trap\_handler.

# 3. Software Trap Entry (Assembly - trap.s m\_trap label):

#### · Context Save:

- ► csrrw a0, mscratch, a0: Atomically swaps the contents of register a0 and the mscratch CSR.
  - a0 now holds the address of the trapframe (which was set up in mscratch).

- mscratch now holds the original value of a0 from the trapped user code.
- ► The assembly code then saves most of the general-purpose registers (ra, sp, gp, tp, t0-t2, s0-s1, a1-a7, s2-s11, t3-t6) into the trapframe structure, using a0 as the base pointer. The original a0 (now in mscratch) is saved specifically to trapframe.a0.
- Stack Switch: The stack pointer sp is set to trapframe.trap\_sp (the dedicated trap stack).
- **Jump to C Handler:** The address of the C trap handler ( m\_trap\_handler , previously stored in trapframe.trap\_handler ) is loaded, and a jalr instruction calls it.

# 4. Software Trap Handling (C - trap\_handler.c):

#### • m\_trap\_handler() function:

- trapframe.user\_pc = r\_mepc(); : Saves the current mepc (address of the trapped instruction)
  into the trapframe.
- ▶ uint32\_t cause = r\_mcause(); : Reads the mcause CSR to determine the reason for the trap.
- A switch statement handles different cause values:
  - ECALL M:
    - trapframe.user\_pc += 4; : Increments the saved PC to point to the instruction **after** the ecall so that execution resumes there upon return.
    - Calls the ecall() C function.
  - INST\_ACCESS\_FAULT, STORE\_ACCESS\_FAULT, LOAD\_ACCESS\_FAULT:
    - Prints diagnostic information (cause, mepc) to the UART.
    - Enters an infinite loop (while(1); ), effectively halting the CPU on these critical errors.
- ► Calls m\_trap\_done() to prepare for returning from the trap.

# • ecall() function:

- ► This function acts as a simple operating system service call dispatcher.
- ▶ It reads trapframe.a7 (which, by RISC-V convention, holds the ecall/syscall number).
- ▶ A switch on a7 provides different services:
  - case 0 : Prints a message "I'm an ecall!".
  - case 1 : Enters an infinite loop.
  - case 2: Prints the entire content of the trapframe (all saved registers) to UART for debugging purposes. It then waits for a button press to continue.

# 5. Software Trap Return Preparation (C - trap\_handler.c):

#### m trap done() function:

- w\_mepc(trapframe.user\_pc); : Writes the (potentially updated) user\_pc from the trapframe back to the mepc CSR. This is the address where execution will resume after mret .
- ► m\_ret((uint32\_t)(&trapframe)); : Calls the assembly function m\_ret (in trap.s), passing the address of the trapframe in a0.

# 6. Software Trap Return (Assembly - trap.s m\_ret label):

#### • Context Restore:

- ▶ a0 (argument from C) holds the trapframe address.
- ► The original user a0 is loaded from trapframe.a0 and placed into mscratch.
- All other saved registers are restored from the trapframe.
- ► csrrw a0, mscratch, a0: Swaps a0 and mscratch again.
  - a0 now holds its original pre-trap value.
  - mscratch holds the trapframe address (this value is not critical for the mret itself).
- mret Instruction: The mret (Machine Return) instruction is executed. The hardware then:
  - ▶ Sets the PC to the value currently in mepc.

This comprehensive process ensures that when a trap occurs, the CPU's state is saved, the appropriate handler is invoked, and the state can be correctly restored to resume normal execution or handle the error.

#### 9.5. UART

The UART (Universal Asynchronous Receiver/Transmitter) module in our CPU design enables serial communication. It's implemented in Verilog and controlled by the CPU via memory-mapped I/O.

# 9.5.1. Hardware Implementation

• Main Module ( uart.v ):

```
module uart(
    input clk,
    input reset,

input read,
    input rx_in,
    output [7:0] rx_out,
    output reg rx_ready,

input write,
    input [7:0] tx_in,
    output tx_out,
    output reg tx_ready,

input [31:0] ctrl
);
```

- Located at uart.v.
- ► It instantiates two sub-modules:
  - uart rx.v: Handles receiving serial data. It detects start/stop bits and assembles 8 data bits.
  - uart\_tx.v: Handles transmitting serial data. It takes an 8-bit byte and sends it serially with start/stop bits.
- ▶ Baud Rate Generation: The baud rate is determined by a 32-bit control input ctrl. This value acts as a divisor for the system clock (clk) to generate enable signals (rx\_en, tx\_en) at the desired baud rate for the uart\_rx and uart\_tx modules. The ctrl value is typically calculated as (SystemClockFrequency / BaudRate).
- **CPU Interface:** It communicates with the CPU using signals like read (CPU acknowledges received data), write (CPU initiates data transmission), tx\_in (data byte from CPU), rx\_out (data byte to CPU), rx\_ready (indicates new data available), and tx\_ready (indicates transmitter is ready for new data).
- Integration ( memory.v , core.v , top.v ):
  - ► The UART is memory-mapped, with its registers accessible at a base address defined by ADDR\_MMIO\_UART ( 0x80800000 from params.v ).
  - ► The memory.v module decodes memory accesses:
    - Data Register ( UART\_DATA\_REG , offset 0x0 from base):
      - Writing to this address sends the byte out via UART. The memory module asserts uart\_write and passes the data to the uart module's tx\_in.
      - Reading from this address retrieves a received byte from the uart module's rx\_out. This also clears rx\_ready.
    - Status Register ( UART\_STATUS\_REG , offset 0x4 from base):
      - Reading this provides:

- ► Bit 0 ( UART\_RX\_RDY ): High if a byte is received and ready.
- ▶ Bit 1 ( UART TX RDY ): High if the UART is ready to transmit another byte.
- Control Register ( UART\_CONTROL\_REG , offset 0x8 from base):
  - Writing to this register sets the baud rate divisor ( uart.ctrl ).
  - Reading from this register returns the current divisor.
  - It's initialized on reset in memory.v using CLK\_MAIN\_FREQ / UART\_FREQ from params.v.
- ► The core.v module instantiates the memory module.
- The top.v module instantiates the uart module and connects its serial lines (rx\_in, tx\_out) to FPGA pins. It also routes the MMIO interface signals through the core to the uart module.

#### 9.5.2. Software Control

The C library functions in program/lib/uart/ provide an API for the CPU to use the UART:

- uart.h: Defines macros for the register addresses (e.g., UART\_DATA\_REG, UART\_STATUS\_REG, UART\_CONTROL\_REG) and status bits ( UART\_RX\_RDY, UART\_TX\_RDY).
- uart.c:
  - uart\_putc(char c): Polls UART\_TX\_RDY in UART\_STATUS\_REG until the transmitter is ready, then writes the character c to UART\_DATA\_REG.
  - uart\_getc(): Polls UART\_RX\_RDY in UART\_STATUS\_REG until a character is received, then reads it from UART\_DATA\_REG.
  - ▶ uart\_set\_freq(uint32\_t cnt\_max) : Writes the cnt\_max (baud rate divisor) to UART CONTROL REG.
  - uart\_get\_freq(): Reads the current baud rate divisor from UART\_CONTROL\_REG.

An example of dynamic UART frequency control is shown in program/user/uart\_edit.c, where button inputs are used to query or set the UART baud rate divisor.

#### 9.6. VGA

The VGA (Video Graphics Array) module in our CPU project allows for displaying graphics on a connected VGA monitor. It involves both hardware (Verilog) and software (C) components.

#### 9.6.1. Hardware Implementation

1. VGA Controller ( mycpu.srcs/sources\_1/new/vga\_top.v ):

- This module is responsible for generating the VGA timing signals: Horizontal Sync ( h\_sync ) and Vertical Sync ( v\_sync ).
- It maintains internal counters (x, y) to track the current pixel being drawn on the screen.
- It generates a vga\_addr that sequentially scans through a dedicated VGA memory region. This address is used to fetch pixel data.

- The vga\_data input receives a 32-bit word from the VGA memory. Since each pixel is 4 bits (allowing 16 colors), one 32-bit word contains data for 8 pixels.
- An internal vga\_addr\_offset (3 bits) selects which of the 8 pixels within the vga\_data word corresponds to the current x coordinate.
- The selected 4-bit vga\_data\_pixel is then decoded into 12-bit RGB values (4 bits for Red, 4 for Green, 4 for Blue) using a series of conditional assignments based on color codes defined in params.v. These RGB values are output as r, g, b.
- The data\_en signal indicates when the x and y counters are within the active display area.

# 2. VGA Memory (Frame Buffer):

- If the `VGA macro is defined in params.v, the memory.v module instantiates a block RAM (blk\_mem\_vga) to serve as the VGA frame buffer.
- This memory is dual-ported:
  - ► CPU Write Port: The CPU can write pixel data to this memory. Accesses are determined by D\_addr (specifically D\_addr[17:2] for the address within the VGA memory region) and D\_store\_data. The write enable wevga is asserted when io\_en is high, io\_sel matches VGA (11′d4), and a store operation is active.
  - ► VGA Read Port: The vga\_top.v module reads from this memory using vga\_addr (specifically vga addr[17:2]) to get vga data. This port is driven by clk pixel.

#### 3. Memory-Mapped I/O (mycpu.srcs/sources 1/new/memory.v):

- The VGA frame buffer is mapped into the CPU's address space. The base address for MMIO is ADDR\_MMIO\_BASE (0x80000000), and the VGA region starts at an offset ADDR\_MMIO\_VGA (0x00400000), as defined in params.v. So, the VGA memory starts at 0x80400000.
- The io\_sel signal in memory.v decodes D\_addr[30:20] to select the VGA peripheral when it's 11'd4.

#### 4. Integration (core.v and mycpu.srcs/sources 1/new/top.v):

- The core.v module instantiates the memory module.
- The top.v module instantiates both the core and vga\_top modules, connecting the vga\_addr and vga\_data signals between them (indirectly via the memory module for CPU access, and directly for vga\_top's read access if blk\_mem\_vga is within memory.v). The physical VGA output pins (vga\_r, vga\_g, vga\_b, vga\_h\_sync, vga\_v\_sync) are driven by vga\_top.v.

#### 9.6.2. Software Control

The C library in vga provides functions to interact with the VGA display:

#### vga.h:

- ▶ Defines VGA\_BASE\_ADDR as  $0 \times 80400000$  (calculated from ADDR\_MMIO\_BASE + ADDR\_MMIO\_VGA ).
- ► Defines screen dimensions like VGA\_WIDTH\_PIXELS (640), VGA\_HEIGHT\_PIXELS (480), and VGA\_WIDTH\_BYTES (320, since 2 pixels per byte).
- ► Defines 4-bit color constants (e.g., BLACK, WHITE, RED).
- ▶ Declares an external 8x8 pixel font map: font\_88[128][8].
- ▶ Declares functions for drawing: vga draw point, vga clear, and vga print char.

#### vga.c:

• **font\_88 Array:** Contains the bitmap data for ASCII characters U+0000 to U+007F. Each character is 8 pixels wide and 8 pixels high. Each char in the inner array represents a row of 8 pixels.

- ▶ vga\_clear(uint8\_t color): Fills the entire VGA screen with a specified color. It iterates through the VGA memory region (from VGA\_BASE\_ADDR) and writes to each byte. Since each byte stores two 4-bit pixels, it writes (color << 4) | (color & 0xF) to set both pixels in the byte to the same color.
- vga\_draw\_point(uint32\_t x, uint32\_t y, uint8\_t color): Draws a single pixel at screen coordinates (x, y) with the given color.
  - It calculates the memory address: pointer = VGA\_BASE\_ADDR + VGA\_WIDTH\_BYTES \* y + (x >> 1) . The (x >> 1) part is because each byte holds two horizontal pixels.
  - It then checks if x is odd or even (x & 0x1) to determine if the color should be written to the upper nibble (\*pointer = (\*pointer & 0xF) | (color << 4); ) or the lower nibble (\*pointer = (\*pointer & 0xF0) | (color & 0xF); ) of the byte, preserving the other pixel in that byte.
- vga\_print\_char(uint32\_t x, uint32\_t y, uint8\_t char\_code, uint8\_t fill, uint8\_t
  color)

Renders an 8x8 character on the screen.

- x and y are character-grid coordinates (not pixel coordinates).
- It iterates 8 times for each row of the character (i from 0 to 7).
- It fetches the corresponding row data (line = font 88[char code][i]; ).
- It then iterates 8 times for each pixel in that row ( j from 0 to 7).
- If the j -th bit of line is set ( (line >> j) & 1 ), it calls
  vga\_draw\_point(x + j, y + i, color) to draw the character's pixel.
- If fill is true and the bit is not set, it draws a background pixel using BACKGROUND\_COLOR.

In summary, the CPU writes pixel data into a memory-mapped frame buffer. The vga\_top hardware module continuously reads this frame buffer and generates the necessary VGA signals to display the image on a monitor. The C library provides convenient functions for the CPU to draw points and text on this display.

# 9.7. PS/2 Keyboard

The keyboard module allows our CPU to receive input from a PS/2 keyboard. It involves hardware for PS/2 signal processing and scan code conversion, and software for the CPU to read the processed key codes.

# 9.7.1. Hardware Implementation

```
module keyboard(
    input clk,
    input reset,
    input ps2_clk,
    input ps2_data,
    output reg [7:0] key_code
);
```

# 1. PS/2 Signal Handling:

- Clock Stabilization: The incoming ps2\_clk from the keyboard is filtered using a shift register (ps2\_clk\_filter) to create a stable internal version, ps2\_clk\_val. This helps to debounce the clock signal.
- **Negative Edge Detection:** Data bits from the keyboard are typically valid on the falling edge of the PS/2 clock. The module generates ps2\_negedge to identify these moments.

#### 2. Serial Data Reception (FSM):

- A simple Finite State Machine (FSM) with two states ( IDLE , RX ) manages the reception of the 11-bit serial frames from the keyboard (1 start bit, 8 data bits, 1 parity bit, 1 stop bit though the FSM counts 10 bits, implying parity might be ignored or the count is for edges after start bit).
- **IDLE state:** Waits for a ps2\_negedge (signifying the start bit). Upon detection, it transitions to the RX state and sets a counter (num\_next) to 10.
- **RX state:** On each subsequent ps2\_negedge, it shifts the ps2\_data bit into an 11-bit register rx buffer next and decrements the counter.
- Once the counter reaches zero, a full frame has been received. The 8 data bits (scan code) are available in rx\_buffer[8:1] . A done signal is asserted for one clock cycle.

### 3. Scan Code Processing:

- When done is asserted:
  - ► The raw 8-bit scan code from rx\_buffer[8:1] is captured into scan\_code.
  - ► It detects the "break code" (BREAK\_SCAN, typically 0xF0) which keyboards send when a key is released. This sets the break\_now flag.
  - ► It handles the Caps Lock key ( CAPS\_SCAN ). If CAPS\_SCAN is detected on a key release (indicated by break\_now from the previous cycle when CAPS\_SCAN was pressed), the internal caps flag is toggled.
  - The scan\_code\_prev register stores the previous scan code to help with this logic.
  - ▶ The logic

```
scan_code <= ((rx_buffer[8:1] == scan_code_prev) & break_now) ? NONE_SCAN :
rx buffer[8:1];</pre>
```

aims to filter out certain sequences, potentially to ensure NONE\_SCAN is output if a break code is immediately repeated or if it's the break of the NONE\_SCAN itself (though NONE\_SCAN is usually an output, not an input scan code). Primarily, scan\_code takes the value of rx\_buffer[8:1].

# 4. Key Code Mapping:

- A combinational always @(\*) block uses a case statement to translate the processed scan\_code into a final 8-bit key\_code.
- This mapping considers the state of the caps flag to output uppercase or lowercase letters and to handle shifted symbols for numbers.
- The raw scan code constants (e.g., A\_SCAN, ONE\_SCAN) and the target ASCII-like key codes (e.g., a, A, ONE, EXCLAMATION) are defined in params.v.
- If the scan\_code is not recognized, key\_code defaults to NONE\_SCAN (0xFF).

#### 5. CPU Interface:

- The resulting 8-bit key\_code is an output of the keyboard module.
- This key\_code is made available to the CPU through Memory-Mapped I/O (MMIO).
- In the memory.v module, when the CPU reads from the keyboard's address (ADDR\_MMIO\_BASE + ADDR\_MMIO\_KEYBOARD, which is 0x80000000 + 0x00500000 = 0x80500000 ), the value {24'h0, key\_code} is returned.

#### 9.7.2. Software Interface

#### keyboard.h:

- ► Defines KEYBOARD\_REG as a volatile pointer to the MMIO address 0x80500000.
- ► Provides a set of k\_ constants (e.g., k\_A, k\_a, k\_SPACE, k\_NONE) that correspond to the key\_code values generated by the hardware. These make the C code more readable.
- Declares the function uint8\_t keyboard\_read();

#### keyboard.c:

► Implements keyboard\_read(), which simply dereferences KEYBOARD\_REG to read the current key\_code from the hardware.

#### Integration:

- The keyboard Verilog module is instantiated in top.v, connecting its ps2\_clk and ps2\_data inputs to the FPGA pins for the PS/2 port.
- The key\_code output is routed through the core.v module to the memory.v module.
- The CPU polls the KEYBOARD\_REG by calling keyboard\_read() to check for new key presses. The hardware continuously updates this register with the latest processed key event.

# 10. Challenges

Several of the many problems I encountered during the development are listed below in arbitrary order:

#### 1. UART drifting

- Problem: UART fails to receive data properly after the first few bytes.
- Solution: Let the receiver re-calibrate its sampling points at the start of every incoming byte and try to sample each bit at its most stable point (the middle). This allows it to tolerate small deviations in the baud rate.

#### 2. Vivado Simulation Stuck

- Problem: Vivado simulation is stuck at some point.
- Solution: Look for and eliminate circular dependencies in the design.

### 3. Not Writing Back In WB Stage

- Problem: If register file is sensitive to positive edge of the clock, then its content will not be changed until the end of WB. This contradicts the 5-stage pipeline model described in textbook.
- Solution: Make the register file write on negative edge.

#### 4. Not Getting Data On Time From BRAM

- Problem: If the BRAM is sensitive to positive edge of the clock, it will only output data the cycle after the address of that piece of data is fed to it. This contradicts the 5-stage pipeline model described in textbook.
- Solution: Make the BRAM act on negative edge.

#### 5. Possible Bitstream Corruption

- Problem: Occasionally, when the bitstream generated by Vivado is loaded to FPGA, it simply
  does not work properly. Worse still, the FPGA becomes totally irresponsive (except for the
  PROG button) despite the LED signaling "bitstream successfully loaded" is on. Even the 7segment display, which is lit up by default, is off.
- Solution: Just regenerate the bitstream and the problem is solved. The exact cause of the problem remains unknown.

# 11. Use of AI & Online Resources

- AI helped in writing part of the documentation.
- We learned from MIT's xv6 OS when implementing the software trap handler. We stripped off all the process-related functionality and support for interrupts, greatly simplifying the handler.

# 12. Conclusion

We should always simulate more.