

### STW55NM60ND

N-channel 600 V, 0.047 Ω typ., 51 A FDmesh™ II Power MOSFET (with fast diode) in a TO-247 package

Datasheet — production data

#### **Features**

| Туре        | V <sub>DSS</sub><br>(@T <sub>J</sub> max) | R <sub>DS(on)</sub><br>max | I <sub>D</sub> |
|-------------|-------------------------------------------|----------------------------|----------------|
| STW55NM60ND | 650 V                                     | < 0.060 Ω                  | 51 A           |

- The worldwide best R<sub>DS(on)</sub> amongst the fast recovery diode devices in TO-247
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance
- High dv/dt and avalanche capabilities

#### Application

Switching applications

#### Description

This FDmesh™ II Power MOSFET with intrinsic fast-recovery body diode is produced using the second generation of MDmesh™ technology. Utilizing a new strip-layout vertical structure, this revolutionary device features extremely low on-resistance and superior switching performance. It is ideal for bridge topologies and ZVS phase-shift converters.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking  | Package | Packaging |
|-------------|----------|---------|-----------|
| STW55NM60ND | 55NM60ND | TO-247  | Tube      |

Contents STW55NM60ND

## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history                        | 1 |

STW55NM60ND Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                             | Value      | Unit |
|--------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                  | 600        | V    |
| V <sub>GS</sub>                | Gate- source voltage                                  | ±25        | ٧    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 51         | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 32         | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 204        | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C           | 350        | W    |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 40         | V/ns |
| T <sub>stg</sub>               | Storage temperature                                   | -55 to 150 | °C   |
| Tj                             | Max. operating junction temperature                   | 150        | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 0.36  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 50    | °C/W |
| T <sub>I</sub>        | Maximum lead temperature for soldering purpose | 300   | °C   |

Table 4. Avalanche characteristics

| Symbol          | Parameter                                                                                | Max value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AS</sub> | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by $T_j$ max)   | 15        | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AS}$ , $V_{DD} = 50$ V) | 1600      | mJ   |

<sup>2.</sup>  $I_{SD} \leq 51 \text{ A, di/dt} \leq 600 \text{ A/$\mu$s, } V_{DD} = 80\% \text{ } V_{(BR)DSS}$ 

Electrical characteristics STW55NM60ND

### 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                                | Test conditions                                                             | Min. | Тур.  | Max.      | Unit     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|------|-------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                                  | 600  |       |           | ٧        |
| dv/dt (1)            | Drain source voltage slope                               | V <sub>DD</sub> =480 V, I <sub>D</sub> = 51 A,<br>V <sub>GS</sub> =10 V     |      | 30    |           | V/ns     |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 600 V<br>V <sub>DS</sub> = 600 V, T <sub>C</sub> = 125 °C |      |       | 10<br>100 | μA<br>μA |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                    |      |       | ±100      | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                       | 3    | 4     | 5         | ٧        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25.5 A                             |      | 0.047 | 0.060     | Ω        |

<sup>1.</sup> Characteristic value at turn off on inductive load.

Table 6. Dynamic

| Symbol                                                      | Parameter                                                         | Test conditions                                                                                           | Min. | Тур.                  | Max. | Unit           |
|-------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----------------------|------|----------------|
| g <sub>fs</sub> <sup>(1)</sup>                              | Forward transconductance                                          | V <sub>DS</sub> = 15 V <sub>,</sub> I <sub>D</sub> = 25.5 A                                               |      | 45                    |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>    | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0$                                               |      | 5800<br>300<br>30     |      | pF<br>pF<br>pF |
| C <sub>oss eq.</sub> <sup>(2)</sup>                         | Equivalent output capacitance                                     | V <sub>GS</sub> = 0, V <sub>DS</sub> = 0 to 480 V                                                         |      | 900                   |      | pF             |
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time            | $V_{DD} = 300 \text{ V}, I_D = 25.5 \text{ A}$ $R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see Figure 19), |      | 33<br>68<br>188       |      | ns<br>ns<br>ns |
| C <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>        | Fall time  Total gate charge Gate-source charge Gate-drain charge | (see Figure 14)  V <sub>DD</sub> = 480 V, I <sub>D</sub> = 51 A,  V <sub>GS</sub> = 10 V, (see Figure 15) |      | 96<br>190<br>30<br>90 |      | nC<br>nC<br>nC |
| Rg                                                          | Gate input resistance                                             | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>Open drain                                       |      | 2.5                   |      | Ω              |

Pulsed: pulse duration= 300 μs, duty cycle 1.5%

577

<sup>2.</sup>  $C_{oss\ eq}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                             | Min. | Тур.             | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                                                             |      |                  | 51<br>204 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                           | I <sub>SD</sub> = 51 A, V <sub>GS</sub> = 0                                                                                 |      |                  | 1.3       | ٧             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current       | $I_{SD} = 51 \text{ A}, V_{DD} = 60 \text{ V}$<br>di/dt = 100 A/ $\mu$ s<br>(see Figure 16)                                 |      | 200<br>1.8<br>18 |           | ns<br>μC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 51 \text{ A,V}_{DD} = 60 \text{ V}$<br>di/dt = 100 A/ $\mu$ s,<br>$T_j = 150 ^{\circ}\text{C}$<br>(see Figure 16) |      | 280<br>3.4<br>24 |           | ns<br>μC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%.









