# School of Engineering Science Simon Fraser University ENSC 350 – Digital Systems Design Spring 2018

## Lab 1: State Machines and the LCD

Working week: January 8-12, 2018 Marking week: January 15-29, 2018

In this lab, you will create a simple driver for the LCD on the Altera board. The driver will be a simple state machine that you will describe using VHDL.

You will first build a state machine which you can clock using a push-button switch. You will then modify the design to use an on-board oscillator and an on-chip frequency divider.

The system you will build will cycle through and display the first six characters of your name. Each cycle, the LCD will display one character. In the first version of your implementation (Task 2), the clock comes from pushbutton switch key(0). Every time you depress the switch, another character appears. So if your name is "Abcdef", the LCD would display an "A" in the first cycle, add a "b" in the second cycle (so the display is "Ab"), add a "c" in the third cycle (so the display is "Abc"), etc. On the seventh cycle, it would cycle back to "A" and start again. Each character is displayed to the right of the previous characters, so after 14 cycles (for example), the LCD would display "AbcdefAbcdefAb".

To make things interesting, the user can change the direction using the slider switch **SW0**. If this switch is "down" (0), the system operates as described above. If this switch is "up" (1), the system counts backwards (but still starts with the first character). So, in the above example, after 14 cycles, the LCD would display "AfedcbAfedcbAf". In this example, it started with A, but then counted backwards (f, e, d, c, etc).

To make things *even more* interesting, the user can change the slider switch during any cycle. So, for example, you might count "forwards" for 4 cycles, "backwards" for 2 cycles, and "forwards" for 5 cycles, giving an LCD display of "AbcdebcdefA".

There is also a reset input; this will be controlled by the pushbutton switch **key(3)**. When this pushbutton switch is lowered, the system resets immediately. After a reset (and at the start), the state machine takes 6 cycles before starting with the first cycle of your name (this is due to the need to reset the LCD display; this will become clear later).

The following diagram shows the overall system you will build:



#### Task 1: Learn how to use the LCD:

In this task, you should read this section to learn how the LCD operates. You will design a circuit interfacing to it in the next task.

The LCD has five single-bit control inputs, and one 8-bit wide input bus. The five control inputs are as follows:

```
lcd_on: '1' turns the LCD on. In this lab, this should always be '1'
lcd_blon: '1' turns the backlight on. In this lab, this should always be '1'
lcd rw: whether you want to read or write to the internal registers. In this lab, we will
```

lcd\_rw: whether you want to read or write to the internal registers. In this lab, we will only be writing, meaning this should always be '0'

lcd\_en: this is an enable signal. It is also used to latch in data and instructions (see below)lcd\_rs: this allows you to indicate whether the lcd\_data bus is being used to send characters or instructions (see below).

The 8-bit bus is called **lcd\_data** and is used to send instructions or characters to the LCD display.

You can communicate with the LCD using either instructions (to set the LCD in a certain mode or tell it to do something like clear the display) or using characters (in which case the character is displayed on the screen). Each cycle, you can send either one instruction or one character on the 8-bit bus. If you are sending an instruction, the **lcd\_rs** signal should be set to 0, and if you are sending a character, the **lcd\_rs** signal should be set to 1.

The data bus is sampled on the *falling* edge of the **lcd\_en** signal. In this lab, we will drive **lcd\_en** with the system clock (which comes from one of the pushbuttons). It is important to remember that the LCD instruction or character is accepted on the falling edge of this clock (this is different than the state machine, which changes states on the rising edge of the clock).

So, to be clear, to send an instruction or character, you would do the following. First, **lcd\_on**, **lcd\_blon**, **lcd\_rw** should be set as described above. **lcd\_en** would initially be 1. You would then drive **lcd\_rs** with a 0 (if you want to send an instruction) or 1 (if you want to send a character). At the same time, you would drive either the instruction code or character code (either of which is 8 bits) on **lcd\_data**. Then, **lcd\_en** would drop to 0, and the LCD would either accept and execute the instruction, or accept and display the character.

There are several instructions that the LCD accepts. This handout will not describe all of them in detail. Instead, this handout will indicate a sequence of instructions which will set up the LCD properly. To set up the LCD, you should send the following instructions, in this order, once per cycle:

```
00111000 (hex "38")
00001100 (hex "0C")
00000001 (hex "01")
00000110 (hex "06")
10000000 (hex "80")
```

In fact, the first instruction (00111000) should be sent twice, since depending on how you implement the reset, you might miss the first one. Therefore, resetting the LCD will require 6 cycles. If you want to understand what these instructions mean, you can consult the LCD datasheet, which is included with your lab files.

Once you have set up the LCD as described above, you can send characters, one character per cycle. The following diagram shows the character encoding.

| Character | Code     |     |
|-----------|----------|-----|
| Character | Binary   | Hex |
| Space     | 00100000 | 20  |
| !         | 00100001 | 21  |
| "         | 00100010 | 22  |
| #         | 00100011 | 23  |
| \$        | 00100100 | 24  |
| %         | 00100101 | 25  |
| &         | 00100110 | 26  |
| 1         | 00100111 | 27  |
| (         | 00101000 | 28  |
| )         | 00101001 | 29  |
| *         | 00101010 | 2A  |
| +         | 00101011 | 2B  |
| ,         | 00101100 | 2C  |
| -         | 00101101 | 2D  |
|           | 00101110 | 2E  |
| /         | 00101111 | 2F  |
| 0         | 00110000 | 30  |
| 1         | 00110001 | 31  |
| 2         | 00110010 | 32  |
| 3         | 00110011 | 33  |
| 4         | 00110100 | 34  |
| 5         | 00110101 | 35  |
| 6         | 00110110 | 36  |
| 7         | 00110111 | 37  |
| 8         | 00111000 | 38  |
| 9         | 00111001 | 39  |
| :         | 00111010 | 3A  |
| ;         | 00111011 | 3B  |
| <         | 00111100 | 3C  |
| =         | 00111101 | 3D  |
| >         | 00111110 | 3E  |
| ?         | 00111111 | 3F  |

| Character | Code     |     |
|-----------|----------|-----|
|           | Binary   | Hex |
| @         | 01000000 | 40  |
| A         | 01000001 | 41  |
| В         | 01000010 | 42  |
| С         | 01000011 | 43  |
| D         | 01000100 | 44  |
| Е         | 01000101 | 45  |
| F         | 01000110 | 46  |
| G         | 01000111 | 47  |
| Н         | 01001000 | 48  |
| I         | 01001001 | 49  |
| J         | 01001010 | 4A  |
| K         | 01001011 | 4B  |
| L         | 01001100 | 4C  |
| M         | 01001101 | 4D  |
| N         | 01001110 | 4E  |
| O         | 01001111 | 4F  |
| P         | 01010000 | 50  |
| Q         | 01010001 | 51  |
| R         | 01010010 | 52  |
| S         | 01010011 | 53  |
| T         | 01010100 | 54  |
| U         | 01010101 | 55  |
| V         | 01010110 | 56  |
| W         | 01010111 | 57  |
| X         | 01011000 | 58  |
| Y         | 01011001 | 59  |
| Z         | 01011010 | 5A  |
| [         | 01011011 | 5B  |
| ¥         | 01011100 | 5C  |
| ]         | 01011101 | 5D  |
| ٨         | 01011110 | 5E  |
| _         | 01011111 | 5F  |

| Character     | Code     |     |
|---------------|----------|-----|
|               | Binary   | Hex |
| `             | 01100000 | 60  |
| a             | 01100001 | 61  |
| b             | 01100010 | 62  |
| С             | 01100011 | 63  |
| d             | 01100100 | 64  |
| e             | 01100101 | 65  |
| f             | 01100110 | 66  |
| g             | 01100111 | 67  |
| h             | 01101000 | 68  |
| i             | 01101001 | 69  |
| j             | 01101010 | 6A  |
| k             | 01101011 | 6B  |
| 1             | 01101100 | 6C  |
| m             | 01101101 | 6D  |
| n             | 01101110 | 6E  |
| 0             | 01101111 | 6F  |
| p             | 01110000 | 70  |
| q             | 01110001 | 71  |
| r             | 01110010 | 72  |
| S             | 01110011 | 73  |
| t             | 01110100 | 74  |
| u             | 01110101 | 75  |
| v             | 01110110 | 76  |
| W             | 01110111 | 77  |
| X             | 01111000 | 78  |
| у             | 01111001 | 79  |
| Z             | 01111010 | 7A  |
| (             | 01111011 | 7B  |
|               | 01111100 | 7C  |
| )             | 01111101 | 7D  |
| $\rightarrow$ | 01111110 | 7E  |
| <b>←</b>      | 01111111 | 7F  |

So, for example, if you wanted to display an "a", you would send 01100001 on the **lcd\_data** bus. Note that the table above includes both binary and hexadecimal (base-16) for each code; computer engineers like to talk in hexadecimal, since it is more convenient than binary. Other characters are available, and you can even design your own characters. See the datasheet on the web site if you want more information.

There are stringent timing requirements that must be met using the LCD. However, in this lab, we are using the pushbutton switch as a clock, and it is not possible for you to push the button so fast that you are in danger of violating any of these minimum times. All that matters for this lab is that you need to make sure that the control lines are steady when the clock (**led\_en**) switches from high to low.

If you want more information on the LCD, see the datasheet I have included with your lab files.

Task 2: Manually-Clocked State Machine (6 marks)

Design a state machine to implement the circuit as described on the first page of this handout. The state diagram might be something like this (if your name is "Lesley"):



Upon reset, the state machine cycles through the first six states regardless of the input. The reset is asynchronous; review the course notes to make sure you remember what this means. The reset is also active low, meaning that a "0" means reset, and a "1" means normal operation (this makes it easier to use the pushbutton switch). The state machine is positive-edge triggered; this means that the transition from one state to the next occurs on the rising edge of the clock. The output of the state machine are the signals  $lcd\_rs$  and  $lcd\_data$ ; given the discussion on the previous pages, you should be able to figure out what should be driven on these signals each cycle. Note that this is a Moore state machine, meaning the output depends only on the current state.

You can use the template (called lab1.vhd) to get started. You should make all your changes to this file.

Simulate your design using Modelsim, and make sure that it works as expected. A very simple testbench is provided. This testbench resets the system, and toggles the clock. The clock cycle in this testbench is set to 6 ns, so I would suggest selecting a run-time length of 80 ns to ensure you see all the state transitions. Don't forget to Zoom Full to see the whole thing, however, you'll probably have to Zoom in to see enough detail to convince you it is working. Manually observe the waveform and make sure it matches what you expect.

Once you are satisfied with your simulation, download your design to the board. Remember to use the pin assignments file from the lab files I have provided. Cycle through the states and show that it operates as expected. Test the reset button to make sure that works too. You will probably find it easier to see what is going on by wiring the state bits (probably called something like "present\_state" or "current\_state" in your VHDL code) to the green LEDs so you can easily see what state you are in. Interestingly, this highlights a fundamental limitation of debugging directly on hardware -- you can not automatically see any of the internal signals unless you have manually connected them to an output before compilation

Hint: Earlier I mentioned that the LCD accepts data on the falling edge of the clock. Don't be confused. In the state machine you design here, the state changes (and hence output changes) all happen on the rising clock edge. This is a normal state machine, just like we discuss in class.

Hint: If you simply build this circuit as is, there is a good chance your circuit won't work as the boards are getting old, so the debouncing circuits might not work properly. Insert the debouncing circuit I showed you in Slide Set 2 between the pushbuttons and the rest of your design and this should fix any glitching problems. You should the CLOCK\_50 signal described in Task 3 to clock your debouncing circuit.

QUESTION: Debouncing mechanical switches is always a good idea; however, for Task 2 you can get away without debouncing the DIR switch (although I recommend doing it anyway). Why is this the case?

# Task 3: On-Board Clock and Clock Frequency Divider (3 marks)

In Task 2, you used KEY(0) as your clock. In a real system, you would prefer to have a clock that is automatically generated. To generate a clock signal (with, say, a 40ns period), you might be tempted to use VHDL code that looks something like this:



While this is legal VHDL, it is not synthesizable (often, this sort of code appears in testbenches though, and as you remember from Slide Set 2, testbench code does not need to be synthesizable). In most designs, the clock signal is not generated on-chip, but instead comes from an off-chip source. The DE2 board has two oscillators (clock sources) that are permanently wired to specific pins of our FPGA device. These two clock sources are called CLOCK\_50 (which is a 50MHz clock) and CLOCK\_27 (which is a 27MHz clock).

If you wanted to replace KEY(0) with the clock from the oscillator, you could change KEY(0) to CLOCK\_50 everywhere it appears in your Task 2 code (in the process sensitivity list, the if statement inside the process and the port in the entity part of the description). You can try this and recompile; your circuit will now be clocked by the 50MHz clock rather than the KEY(0).

If you do this, you will run into another problem. The 50MHz clock is too fast for you to see anything happen. Even if you could see things happen that fast, it is too fast for the LCD to respond. Therefore, we need to slow down the clock. One way to do this is shown below.



In the above diagram, the "fast clock" (in our case, 50MHz) is an input to our chip. It feeds the clock input of a counter. Suppose, for the purpose of this discussion, your counter is 8 bits wide (so it can count from 0 to 255, and then rolls back to 0). On each rising edge of the fast clock, the 8-bit counter increments by 1. If we think about the bits inside the counter, we can see that bit 0 (the least significant bit) changes every

1/50Mhz = 20ns. Bit 1 changes every 40ns. Bit 2 changes every 80ns. Bit 3 changes every 160ns.... (if you don't understand why this is so, write down the binary representations of 1, 2, 3, 4, 5, 6, 7, etc and observe how often each bit changes). Notice that any one of these bits could be used as a slow clock signal. As described above, bit 0 changes every 20ns. This means that if bit0 was used as a clock signal, it would go through the complete clock cycle (low to high and high to low) every 40ns – this translates to a clock of 25MHz. Bit 1 changes at half the frequency of bit 0, meaning if we used bit 1 as a slow clock, it would change at a rate of 12.5MHz. If we go all the way to the Most Significant Bit (MSB) which is bit 7 of the counter (because this is an 8 bit counter), we see that the MSB could be used as a 50MHz/256 = 195KHz clock. In the above diagram, this bit is used to clock the user circuit, meaning the user circuit is clocked at 195KHz.

In our design, even this is too fast, since we want to be able to see the effects of transitions. But, as you can deduce from the above, by simply adding more bits to the counter, we can slow down the clock as much as we want.

Your first step in this Task is to determine how many bits we would need in the counter to slow down a 50 MHz clock to 1 Hz (if the clock is running at 1 Hz, that should be slow enough for us to observe the effect of state transitions). *Hint: the number of bits required is more than 16 and less than 64*.

The second step in this task is to integrate this clock divider into your LCD controller from Task 2. Your design will *no longer have KEY(0) as an input*. Instead, it will have CLOCK\_50 as an input. When you download and run your design, it will step through the states approximately one state per second. Since the first six states are sending control characters, you should not expect to see anything on the LCD until 6 seconds after you run it.

Hint #1: Counters are simply adders that increment by one every clock cycle they are enabled.

Hint #2: The counter itself can be done as a process; you can either add this process to your existing architecture (remember that an architecture can have as many processes in it as you like) or you can create an architecture/entity for the counter, and architecture/entity for the state machine, and combine them structurally (you saw examples of structural descriptions in Slide Set 2)

Hint #3: Consider connecting the slow clock signal to an LED on the board, so you can observe whether the clock signal is working. It will make debugging easier.

# Challenge Task: (1 mark)

Challenge tasks are tasks that you should only perform if you have extra time, are keen, and want to show off a little bit. This challenge task is only worth 1 mark, but is far more work than the other tasks in this lab. If you don't demo the challenge task, the maximum score you can get on this lab is 9/10 (which is still an A+).

In this challenge task, you are to modify your circuit from Task 3 such that it keeps track of the number of characters printed and clears the screen when the characters reach the end of the line (i.e. the first line on the screen is full). The reason this is not trivial is because you don't know exactly what characters you will have displayed (because the user can change the sequence using SW(0) switch) so you cannot use that information to determine whether the line is full.

For the challenge mark, you must demo your working circuit on the FPGA board (simulation is not enough) to be able to get the mark it is worth. Specifically, you must demo and explain your circuit to the TA (1 mark). Remember, this part is optional, and not worth many marks, so do not spend all your time on it (at the expense of your other courses).

## What to demo:

Each section of this lab builds on the previous section. Because you have limited demo time with your TA, you don't need to demo each task individually. For the beginning of your demo slot, you should already have Task 2 loaded for evaluation. Once your TA has verified its functionality, you should immediately upload either the challenge task or Task 3 (if you have not completed the challenge task). Note that the programmer should be open and ready program the FPGA with the challenge task/Task 3 before your demo begins. If you successfully demo the challenge task, we can infer that Task 3 also worked. If you did not successfully complete the challenge task, you can demo Task 3. If you only have part of Task 2 working, you can demo what you have, and explain what you think is wrong with Task 3 for part marks. In all cases, for full marks, you must demo your working circuit on the FPGA board (simulation will get you part marks).

## **Submission:**

Submit your lab1 VHDL files for each task on Canvas. Make sure you complete the header provided in the template for Lab 1. This header should be included on all files you submit for review. You should submit your code at the end of your demo slot on your lab marking day and have the file you are submitting open for review by your TA on your desktop.