# COMPUTER ORGANISATION ASSIGNMENT 4 REPORT

SUBMITTED BY **EE17B114**(Pruthvi Raj R G) , **EE17B069**(Sundar Raman) 13th Nov 2019

The **modular view** of our CPU is as follows. The various control signals involved are mentioned below.



## **SIGNALS INVOLVED:**

- 1: hazard\_type
- 2: imm,jump,jalr,auipc

- 3: Instruction
- 4: RegDst, RegWrite, ALUSrc, MemRead, MemWrite, MemToReg, Branch, Jump, imm, auipc, rs1, rs2, load\_type, ALUop, we, jalr, hazard\_type, current\_instruction\_type
- 5: indata\_parsed
- 6: pc candidate
- 8: dmem\_out\_MEM\_WB\_reg\_wire(Used in register forwarding of LW-ALU operations)
- 9: daddr\_EX\_MEM\_reg\_wire(Used in register forwarding of ALU-ALU operations)
- 10: MemWrite\_I\_EX\_reg RegWrite\_I\_EX\_reg ALUSrc\_I\_EX\_reg MemToReg\_I\_EX\_reg Jump\_I\_EX\_reg auipc\_I\_EX\_reg jalr\_I\_EX\_reg we\_I\_EX\_reg load\_type\_I\_EX\_reg hazard\_type\_I\_EX\_reg ALUop\_I\_EX\_reg RegDst\_I\_EX\_reg imm\_I\_EX\_reg rv1\_I\_EX\_reg rv2\_I\_EX\_reg pc\_I\_EX\_reg
- 11: auipc\_EX\_MEM\_reg
  jalr\_EX\_MEM\_reg
  MemToReg\_EX\_MEM\_reg
  MemWrite\_EX\_MEM\_reg
  Jump\_EX\_MEM\_reg
  we\_EX\_MEM\_reg
  load\_type\_EX\_MEM\_reg
  imm\_EX\_MEM\_reg
  daddr\_EX\_MEM\_reg
  dwdata\_EX\_MEM\_reg
  pc\_EX\_MEM\_reg
  RegDst\_EX\_MEM\_reg

RegWrite\_EX\_MEM\_reg

auipc\_MEM\_WB\_reg

MemToReg\_MEM\_WB\_reg

RegWrite\_MEM\_WB\_reg

Jump\_MEM\_WB\_reg

jalr\_MEM\_WB\_reg

load\_type\_MEM\_WB\_reg

imm\_MEM\_WB\_reg

dmem\_out\_MEM\_WB\_reg

daddr\_MEM\_WB\_reg

pc\_MEM\_WB\_reg

RegDst\_MEM\_WB\_reg

### 13: rv1,rv2

• The module names mentioned in the diagram correspond to the same blocks of codes as their names.

## **CHOICE OF PIPELINE:**

**4 Stage pipeline** including the I\_stage, EX\_stage, MEM\_stage and the WB\_stage. The I\_stage includes the instruction fetch and instruction decode stages.

#### TYPES OF HAZARDS HANDLED CURRENTLY:

- ALU-ALU(data\_hazard): This hazard is caused when the rs1 or rs2 of the second ALU operation depends on the rd of the previous ALU instruction. To avoid this we have used register forwarding by using the daddr(alu output) directly as the input to the ALU in the next clock cycle without waiting for the value to be written into register.
- 2. BRANCH(control\_hazard): This hazard is caused because the alu\_zero signal which decides whether to take the branch or not, is only available after the EX\_stage,but by that time the next instruction would have already entered the I-stage. We use the value of alu\_zero generated by the EX\_stage(combinational output, not from the pipeline register) to assign the new value to the pc(via the pc\_candidate generation module) if the branch is supposed to be taken.We also use alu\_zero to nullify the MemWrite and RegWrite signals before writing them into the pipeline register. This ensures that the other instruction which was already loaded will not harm the state of the system.

3. **LW/LH/LB-ALU(data\_hazard)**: This hazard is caused when the rs1 or rs2 of the ALU operation depends on the rd of the load instruction. To avoid this we have used register forwarding by using the **drdata**(dmem output) directly as the input to the ALU in the next clock cycle without waiting for the value to be written into register. For the **stalling** operation that is required while the LW operation moves into the MEM\_stage, we make use of **hazard\_type signal** generated by the hazard\_detect module. We can nullify the write enables of the instruction which is passed into the ALU\_stage(which were about to be written into the pipeline registers) and we also **retain the value of pc.** 

#### **WORK DISTRIBUTION:**

**EE17B114**: Ideation,Implementation of basic pipeline registers, wiring and ALU-ALU hazards implementation,testing and debugging.

**EE17B069**: Ideation, Implementation of LW-ALU and Branch hazards, testing and debugging.