

# COMP311-1 Logic Circuit Design Chap. 10

Instructor: Taigon Song (송대건)

2019 Fall

Q: How would we want to model the delay of modules?

- Delay modeling before considering the actual process-related delay values are very important in Verilog
- Consider the designed module below to perform delay modeling

3가

To do this, we can consider three scenarios







#### 10.1.1 Distributed Delay

- Delay values that are specified on a per-element basis
  - Delay values are assigned to individual elements in the circuit

#### Example 10-1 Distributed Delays

```
//Distributed delays in gate-level modules
module M (out, a, b, c, d);
output out;
input a, b, c, d;
wire e, f;
//Delay is distributed to each gate.
and #5 al(e, a, b);
and #7 a2(f, c, d);
and #4 a3(out, e, f);
endmodule
//Distributed delays in data flow definition of a module
module M (out, a, b, c, d);
output out;
input a, b, c, d;
wire e, f;
//Distributed delay in each expression
assign #5 e = a \& b;
assign #7 f = c & d;
assign #4 out = e & f;
endmodule
```

Figure 10-1. Distributed Delay



## 10.1.2 Lumped Delay

- Delay values that are specified on a per-module basis
  - Cumulative delay lumped at one location

#### Example 10-2 Lumped Delay

```
//Lumped Delay Model
module M (out, a, b, c, d);
output out;
input a, b, c, d;
wire e, f;
and al(e, a, b);
and a2(f, c, d);
and #11 a3(out, e, f);//delay only on the output gate
endmodule
```

Figure 10-2. Lumped Delay



## 10.1.3 Pin-to-Pin Delays

- Delay values are assigned individually to paths from each input to each output
  - For large circuits, they are easier to model than distributed delays
    - Designers only need to know the I/O pins rather than the internals of the module
  - Also known as "path delays"

Figure 10-3. Pin-to-Pin Delay



```
path a-e-out, delay = 9

path b-e-out, delay = 9

path c-f-out, de;ay = 11

path d-f-out, delay = 11
```

## 10.2.1 Specify Blocks

- Path delay: a delay between a source (input or inout) pin and a destination (output or inout) pin of a module
- Assigned using keywords "specify" and "endspecify"
  - Does not appear under any other block such as initial or always

#### Example 10-3 Pin-to-Pin Delay

```
//Pin-to-pin delays
module M (out, a, b, c, d);
output out;
input a, b, c, d;
wire e, f;
//Specify block with path delay statements
specify
    (a => out) = 9;
    (b => out) = 9;
    (c => out) = 11;
    (d => out) = 11;
endspecify
//gate instantiations
and a1(e, a, b);
and a2(f, c, d);
and a3 (out, e, f);
endmodule
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Parallel connection
    - Usage: ( <source\_field> => <destination\_field>) = <delay\_value>;
    - When source and destination fields are vectors, they must have same # of bits

#### Example 10-4 Parallel Connection

```
//bit-to-bit connection. both a and out are single-bit
(a => out) = 9;

//vector connection. both a and out are 4-bit vectors a[3:0], out[3:0]
//a is source field, out is destination field.
(a => out) = 9;

//the above statement is shorthand notation
//for four bit-to-bit connection statements
(a[0] => out[0]) = 9;
(a[1] => out[1]) = 9;
(a[2] => out[2]) = 9;
(a[3] => out[3]) = 9;
```

```
//illegal connection. a[4:0] is a 5-bit vector, out[3:0] is 4-bit. 
//Mismatch between bit width of source and destination fields (a \Rightarrow out) = 9; //bit width does not match.
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Full connection
    - Usage: ( <source\_field> \*> <destination\_field>) = <delay\_value>;

Field

When source/destination are vectors, they need not have the same # of bits

#### Example 10-5 Full Connection

```
//Full Connection
module M (out, a, b, c, d);
output out;
input a, b, c, d;
wire e, f;
//full connection
specify
(a,b *> out) = 9;
(c,d *> out) = 11;
endspecify
and al(e, a, b);
and a2(f, c, d);
and a3(out, e, f);
endmodule
```

#### Figure 10-5. Full Connection



```
//a[31:0] is a 32-bit vector and out[15:0] is a 16-bit vector
//Delay of 9 between each bit of a and every bit of out
specify
(a *> out) = 9; // you would need 32 X 16 = 352 parallel connection
              // statements to accomplish the same result! Why?
endspecify
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Edge-Sensitive Paths
    - Example below: a path from in to out
    - Rise delay: 10, fall delay: 8 when at posedge of clock

```
//In this example, at the positive edge of clock, a module path //extends from clock signal to out signal using a rise delay of 10 //and a fall delay of 8. The data path is from in to out, and the //in signal is not inverted as it propagates to the out signal. (posedge clock => (out +: in)) = (10 : 8);
```

## 10.2.2 Inside Specify Blocks

- 가
- What can be done inside specify blocks
  - specparam statements
    - Provided for convenience in assigning delays
    - Recommended to provide ALL pin-to-pin delay values in specify parameters rather than hard-coded numbers

#### Example 10-6 Specparam

```
//Specify parameters using specparam statement
specify
    //define parameters inside the specify block
    specparam d to q = 9;
    specparam clk to q = 11;
    (d \Rightarrow q) = d to q;
    (clk => q) = clk to q;
endspecify
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Conditional path delays
    - Also known as state dependent path delays (SDPD)

#### Example 10-7 Conditional Path Delays

```
//Conditional Path Delays
                                                                 if (b \& c) (b => out) = 9;
module M (out, a, b, c, d);
                                                                 if (\sim (b \& c)) (b => out) = 13;
output out;
input a, b, c, d;
                                                                  //Use concatenation operator.
                                                                 //Use Full connection
wire e, f;
                                                                  if (\{c,d\} == 2'b01)
                                                                         (c,d *> out) = 11;
                                                                  if (\{c,d\} != 2'b01)
//specify block with conditional pin-to-pin timing
specify
                                                                          (c,d *> out) = 13;
//different pin-to-pin timing based on state of signal a.
                                                                  endspecify
if (a) (a => out) = 9;
if (~a) (a => out) = 10;
                                                                  and a1(e, a, b);
                                                                 and a2(f, c, d);
//Conditional expression contains two signals b , c.
                                                                  and a3(out, e, f);
//If b \& c is true, delay = 9,
                                                                  endmodule
//Conditional Path Delays
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Rise, fall, and turn-off delays
  - To be defined only as one/two/three/six/twelve delay values

```
//Specify one delay only. Used for all transitions.
specparam t delay = 11;
(clk => q) = t delay;
//Specify two delays, rise and fall
//Rise used for transitions 0->1, 0->z, z->1
//Fall used for transitions 1->0, 1->z, z->0
specparam t rise = 9, t fall = 13;
(clk => q) = (t rise, t fall);
//Specify three delays, rise, fall, and turn-off
//Rise used for transitions 0->1, z->1
//Fall used for transitions 1->0, z->0
//Turn-off used for transitions 0->z, 1->z
specparam t rise = 9, t fall = 13, t turnoff = 11;
(clk => q) = (t rise, t fall, t turnoff);
```

```
//specify six delays.
//Delays are specified in order
//for transitions 0->1, 1->0, 0->z, z->1, 1->z, z->0. Order
//must be followed strictly.
specparam t 01 = 9, t 10 = 13, t 0z = 11;
specparam t z1 = 9, t 1z = 11, t z0 = 13;
(clk \Rightarrow q) = (t 01, t 10, t 0z, t z1, t 1z, t z0);
//specify twelve delays.
//Delays are specified in order
//for transitions 0->1, 1->0, 0->z, z->1, 1->z, z->0
                     0 \rightarrow x, x \rightarrow 1, 1 \rightarrow x, x \rightarrow 0, x \rightarrow z, z \rightarrow x.
//Order must be followed strictly.
specparam t 01 = 9, t 10 = 13, t 0z = 11;
specparam t z1 = 9, t 1z = 11, t z0 = 13;
specparam t 0x = 4, t x1 = 13, t 1x = 5;
specparam t x0 = 9, t xz = 11, t zx = 7;
(clk \Rightarrow q) = (t 01, t 10, t 0z, t z1, t 1z, t z0,
              t = 0x, t \times 1, t = 1x, t \times 0, t \times z, t \times x);
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Min, max, and typical delays
    - Can be combined with various delay-related statements

#### Example 10-9 Path Delays with Min, Max, and Typical Values

```
//Specify three delays, rise, fall, and turn-off
//Each delay has a min:typ:max value
specparam t rise = 8:9:10, t fall = 12:13:14, t turnoff = 10:11:12;
(clk => q) = (t_rise, t_fall, t_turnoff);
```

## 10.2.2 Inside Specify Blocks

- What can be done inside specify blocks
  - Handling x transitions
    - When 'x', transition delays are not explicitly specified,
      - Transitions from 'x' to a known state → maximum possible time
      - Transitions from a known state to 'x' → minimum possible time

```
//Six delays specified .
//for transitions 0->1, 1->0, 0->z, z->1, 1->z, z->0.
specparam t_01 = 9, t_10 = 13, t_0z = 11;
specparam t_z1 = 9, t_1z = 11, t_z0 = 13;
(clk => q) = (t_01, t_10, t_0z, t_z1, t_1z, t_z0);
```

| Transition | Delay Value            |
|------------|------------------------|
| 0->x       | $min(t_01, t_0z) = 9$  |
| 1->x       | $min(t_10, t_1z) = 11$ |
| z->x       | $min(t_z0, t_z1) = 9$  |
| x->0       | $max(t_10, t_z0) = 13$ |
| x->1       | $max(t_01, t_z1) = 9$  |
| x->z       | $max(t_1z, t_0z) = 11$ |

# **10.3 Timing Checks**

#### skip

## 10.3.1 \$setup and \$hold Checks

```
//Setup check is set.
//clock is the reference
//data is being checked for violations
//Violation reported if Tposedge_clk - Tdata < 3
specify
$setup(data, posedge clock, 3);
endspecify
$ (Hold check is set.
//clock is the reference
//data is being checked for violations
//Violation reported if Tdata - Tposedge_clk < 5
specify
$ (lock)
$ (specify)
$ (lock)
$ (lo
```

#### Figure 10-6. Setup and Hold Times



# **10.3 Timing Checks**

## 10.3.2 \$width Check

skip

- Checks the width of pulse
  - Useful for checking asynchronous input widths



## 10.4 Delay Back-Annotation

skip

- A process of updating the pre-layout delays in the chip by actual fabrication process delay values
  - May not be too important these days depending on the technology libraries and design steps/goals

Initial Pre-Layout Delay Values

Delay Values

Delay Values

Delay Values

Delay Calculator

Implementation

Figure 10-7. Delay Back-Annotation

# **In-class Assignment**

Design a 16-bit x 128 Memory (SRAM)

- I/O ports
  - input [15:0] datamem\_data, datamem\_addr...?,
  - input clk, rst, we, re,
  - output [15:0] datamem\_strm
- Function
  - Writes input to the memory when 'we'
  - Reads data to the output when 're'