L2 Hybrid Interco



# L2 Hybrid Interco Memory space allocation



### L2 Hybrid Interco Decoding: L2 shared

In the range of  $0x1C01\_0000 \rightarrow 0x1C08\_0000$  transaction are sent to L2\_shared. This region is processed in the XBAR\_L2 which is a word interleaving xbar based interconnect.

Word level interleaving is made at granularity of 32 bit. 4 Memory channels are mapped on this interconnect, and these channels uses a log\_intc protocol based on a request-grant flow control, with a response that comes the cycle after the request is granted.

#### Mapping:

Channel 0: --> 0x00, 0x10, 0x20, 0x30 etc

Channel 1: --> 0x04, 0x14, 0x24, 0x34 etc

Channel 2: --> 0x08, 0x18, 0x28, 0x38 etc

Channel 3: --> 0x0C, 0x1C, 0x2C, 0x3C etc

## L2 Hybrid Interco Decoding: L2 shared

The L2 shared interface is a memory based interface, where no flow control is used:

The parameter N\_L2\_BANKS can be extended from 1 to any number power of 2

The related decoding addresses can be found in the fc\_interco.sv

```
localparam logic [ADDR_WIDTH-1:0] TCDM_START_ADDR = {32'h1C01_0000}; // Start of L2 interleaved
localparam logic [ADDR_WIDTH-1:0] TCDM_END_ADDR = {32'h1C08_0000}; // END of L2 interleaved
```

Be sure that the address range is coherent with L2 cut sizes and number of N\_L2\_Banks

#### L2 Hybrid Interco Decoding: L2 Private

To reduce the pressure on the L2, when cluster cores and DMA are using the Shared L2, this fabric interconnect provides additional 2 memory channels that are mapped on contiguous regions  $1 \times 100_{-0000} \rightarrow 1 \times 100_{-0000}$  on the XBAR\_Bridge

This allows fabric controller or other agents to load/store from this region of the L2, without any congestion effects due contention on the interleaved region (L2 shared)

Decoding is performed in the xbar bridge.

The parameter **N\_L2\_BANKS\_PRI** can be extended, (also the addresses must be updated), but cannot be set to 0 without removing the related ports.

### L2 Hybrid Interco Decoding: ROM

In case of ROM access (from 0x1A00\_0000 to 0x1A00\_4000) transaction are routed to the ROM port. This port talks native logarithmic interco protocol.

This port is read-only, thus the be-wdata-wen signals are not propagated outside the fc interconnect module.

Signals used on this side are:

if you want to change the ROM SIZE, be sure that the **DATA\_WIDTH** and **ROM ADDR WITH** are set properly.

## L2 Hybrid Interco Decoding: APB

In case of APB access (from 0x1A00\_0000 to 0x1A00\_4000) transaction are routed to the APB bridge. The Bridge performs a protocol adpation between the log interco and the APB protocol. APB bridge is designed from scratch, beacause full timing isolation is required across the APB bridge. The request is sampled, and processed in the cycle after. When response comes back from the APB side, the read\_data is sampled and delivered the cycle later.

FSM os this Bridge is quite simple and described in the lint\_2\_apb.sv verilog file.

The FSM basically is listenining for any lint request. As soon the requested is received from the LINT side, the FSM makes the APB request and waits for the READY signal form APB. Once is received it switch to its final stated to dispatch the DATA and comes back to the IDLE state.

### L2 Hybrid Interco Decoding: AXI32

To allow the fabric controller to reach the cluster, the fc\_interconnect is equipped with a 32bit master AXI port.

Since the transactions comes through a log interconnect, there is no way to generate AXI burst transactions, so only single-beat write or read operation are possible on this interface.

The LINT\_2\_AXI32 bridge is in charge to perform this protocol conversion. The main engine is made by a FSM with a blocking Behavior. Once the request reaches the Bridge, the related channels signaling are generated (AW-W, or AR), then the FSM listen for the competition of the pending operation (B or R valid signal).

A Size converter is needed to interface this port with 64Bit AXI interface!!

#### **Demuxes**

The First decoding stage is made on the demux and this decoding will identify the destination region: Bridge Side, Shared L2 side, or Decoding error (in case of access to unmapped region).

This block is receiving the address segment for each master port, and is calculating the one-hot destination vector.

MSB identifies the Shared L2 side

Bit 0 to bit MSB-1 identify the different master ports.

In case of request on unmapped region , the demux asserts an error message with r\_ocp set to 1 and BAD\_ACCES message in the read\_data:

```
ERROR:
begin

  data_r_valid_o = 1'b1;
  data_r_aux_o = sampled_data_aux;
  data_r_rdata_o = 32'hBAD_ACCE5;
  NS = IDLE;
  data_r_opc_o = 1'b1;
end
```

#### AXI64\_to\_LINT32

This is one of the most critical block of the design. The main purpose of this block is to convert an AXI64 transfer in a 32bit LINT transaction, without loosing bandwidth (eg from request from the cluster DMA or shared icache).

This conversion is made in 2 step:

- 1) AXI64 to LINT64
- 2) LINT64 to LINT32

Names are self explanatory. AXI64\_to\_LINT64 is a modified version of the AXI engine used in the L2 multi-bank, multi-port IP, and has been extended to support variable latency on the read\_response (eg the APB side). This module is Blocking, and can process at full rate, if there is no congestion on the LINT side.

The LINT64\_to\_LINT32 perform a size conversion from 64 to 32 bit, using two channels on the LOG interconnect (both BRIDGE and L2 sides). 64 bit operations uses 2 channels in parallel (with consecutive addresses), while 32 bit axi transactions (SIZE field) uses only one channel (no unnecessary pressure on the xbars)

#### **FLEXIBILITY**

The IP is built using generic components, that can be easily reused in several other projects.

If you wish to make any change, you will need to make changes only at fc\_interconnect level. Since the nature of this interco is highly heterogeneous, it has no sense to pack in a super-generic IP, hence it is a good idea to pack the sub-IPS in separated repositories.

For instance, you can change easily the number of shared ports from 4 to 8 or 2, you can remap the addresses, but if you wish to add-remove some ports, you will have to make some changes in the code to adapt to your needs.

The fc\_interconnect is coming with additional signals aux, that can be used to support multiple outstanding transactions, or can be used to extend the functionality or to propagate side-band signals