## Contents

| 1 | Car  | field Documentation                                                                                                                                    | 46 |
|---|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2 | Arc  | hitecture                                                                                                                                              | 46 |
|   | 2.1  | Memory Map                                                                                                                                             | 47 |
|   | 2.2  | Interrupt map                                                                                                                                          | 50 |
|   | 2.3  | Domains                                                                                                                                                | 56 |
|   | 2.4  | On-chip and off-chip memory endpoints                                                                                                                  | 60 |
|   | 2.5  | System bus interconnect                                                                                                                                | 61 |
|   | 2.6  | Mailbox unit                                                                                                                                           | 61 |
|   | 2.7  | Platform control registers                                                                                                                             | 62 |
|   | 2.8  | Peripherals                                                                                                                                            | 63 |
|   | 2.9  | Clock and reset                                                                                                                                        | 65 |
|   | 2.10 | $axi\_dma\_config\ /\ doc\ /\ idma\_desc64\_frontend\_doc.md\ \ .\ .\ .\ .\ .\ .\ .\ .\ .$                                                             | 67 |
|   | 2.11 | Summary                                                                                                                                                | 67 |
|   | 2.12 | $\operatorname{desc\_addr} \dots \dots$          | 67 |
|   | 2.13 | status                                                                                                                                                 | 68 |
|   | 2.14 | axi_dma_config / doc / idma_reg32_2d_frontend_doc.md                                                                                                   | 68 |
|   | 2.15 | Summary                                                                                                                                                | 68 |
|   | 2.16 | $src\_addr  .  .  .  .  .  .  .  .  .  $                                                                                                               | 68 |
|   | 2.17 | $dst\_addr \ \dots $                             | 69 |
|   | 2.18 | num_bytes                                                                                                                                              | 69 |
|   | 2.19 | $\operatorname{conf} \ \ldots $ | 69 |
|   | 2.20 | $stride\_src \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                   | 70 |
|   | 2.21 | $stride\_dst\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                                  | 70 |
|   | 2.22 | $num\_repetitions \ \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots$                                                             | 70 |
|   | 2.23 | status                                                                                                                                                 | 71 |
|   | 2.24 | $next\_id \ \dots $                              | 71 |
|   | 2.25 | done                                                                                                                                                   | 71 |
|   | 2.26 | axi_dma_config / doc / idma_reg64_2d_frontend_doc.md                                                                                                   | 72 |
|   | 2.27 | Summary                                                                                                                                                | 72 |
|   | 2.28 | src_addr                                                                                                                                               | 72 |
|   | 2.29 | dst_addr                                                                                                                                               | 72 |

|      | num_bytes                                                                                                                                              |    |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2.31 | $\operatorname{conf} \ \ldots $ | 73 |
| 2.32 | status                                                                                                                                                 | 73 |
| 2.33 | $next\_id \ \dots $                              | 73 |
| 2.34 | done                                                                                                                                                   | 74 |
| 2.35 | $stride\_src \dots \dots$                        | 74 |
| 2.36 | $stride\_dst\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                                  | 74 |
| 2.37 | $num\_repetitions \ \ldots \ $                                                 | 75 |
| 2.38 | $axi\_dma\_config\ /\ doc\ /\ idma\_reg64\_frontend\_doc.md\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .$                                                             | 75 |
| 2.39 | Summary                                                                                                                                                | 75 |
| 2.40 | $\operatorname{src\_addr}$                                                                                                                             | 75 |
| 2.41 | $dst\_addr \ \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots$                                                                           | 76 |
| 2.42 | num_bytes                                                                                                                                              | 76 |
| 2.43 | conf                                                                                                                                                   | 76 |
| 2.44 | status                                                                                                                                                 | 77 |
| 2.45 | $next\_id \ \dots $                              | 77 |
| 2.46 | done                                                                                                                                                   | 77 |
| 2.47 | $axi\_llc \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         | 78 |
|      | Summary                                                                                                                                                | 78 |
| 2.49 | CFG_SPM_LOW                                                                                                                                            | 78 |
| 2.50 | CFG_SPM_HIGH                                                                                                                                           | 79 |
| 2.51 | CFG_FLUSH_LOW                                                                                                                                          | 79 |
| 2.52 | CFG_FLUSH_HIGH                                                                                                                                         | 79 |
| 2.53 | COMMIT_CFG                                                                                                                                             | 80 |
|      | FLUSHED_LOW                                                                                                                                            |    |
|      | FLUSHED_HIGH                                                                                                                                           |    |
| 2.56 | BIST_OUT_LOW                                                                                                                                           | 81 |
|      | BIST_OUT_HIGH                                                                                                                                          |    |
| 2.58 | SET_ASSO_LOW                                                                                                                                           | 81 |
|      | SET_ASSO_HIGH                                                                                                                                          |    |
| 2.60 | NUM_LINES_LOW                                                                                                                                          | 82 |
|      | NUM_LINES_HIGH                                                                                                                                         |    |
| 2.62 | NUM_BLOCKS_LOW                                                                                                                                         | 82 |
| 2 63 | NUM BLOCKS HIGH                                                                                                                                        | 83 |

|      | VERSION_LOW                                                                                                                                |     |
|------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 2.65 | VERSION_HIGH                                                                                                                               | 83  |
| 2.66 | BIST_STATUS                                                                                                                                | 84  |
| 2.67 | $axi\_realm \ / \ doc \ / \ registers.md \ \ . \ . \ . \ . \ . \ . \ . \ . \ . $                                                           | 84  |
| 2.68 | Summary                                                                                                                                    | 84  |
| 2.69 | major_version                                                                                                                              | 91  |
| 2.70 | minor_version                                                                                                                              | 91  |
| 2.71 | patch_version                                                                                                                              | 91  |
| 2.72 | rt_enable                                                                                                                                  | 91  |
| 2.73 | $rt\_by passed \dots \dots$          | 92  |
| 2.74 | $len\_limit\_0\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                    | 92  |
| 2.75 | len_limit_1                                                                                                                                | 93  |
| 2.76 | $imtu\_enable  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                            | 93  |
| 2.77 | $imtu\_abort \ \dots $               | 93  |
| 2.78 | $\operatorname{start\_addr\_sub\_low}$                                                                                                     | 94  |
| 2.79 | $start\_addr\_sub\_high \dots \dots$ | 95  |
| 2.80 | $end\_addr\_sub\_low  .  .  .  .  .  .  .  .  .  $                                                                                         | 95  |
| 2.81 | $end\_addr\_sub\_high \dots \dots$   | 96  |
| 2.82 | write_budget                                                                                                                               | 97  |
| 2.83 | ${\rm read\_budget}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                      | 98  |
| 2.84 | write_period                                                                                                                               | 98  |
| 2.85 | ${\rm read\_period} \ldots \ldots$                            | 99  |
| 2.86 | $write\_budget\_left \dots \dots$    | 100 |
| 2.87 | ${\rm read\_budget\_left} \ldots \ldots$                             | 101 |
| 2.88 | write_period_left                                                                                                                          | 101 |
| 2.89 | ${\rm read\_period\_left} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                          | 102 |
| 2.90 | isolate                                                                                                                                    | 103 |
| 2.91 | isolated                                                                                                                                   | 103 |
| 2.92 | num_managers                                                                                                                               | 104 |
| 2.93 | $\operatorname{addr\_width} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                        | 104 |
| 2.94 | data_width                                                                                                                                 | 104 |
| 2.95 | $id\_width \dots \dots$              | 105 |
| 2.96 | user_width                                                                                                                                 | 105 |
| 2.97 | num pending                                                                                                                                | 105 |

| 2.98 w_buffer_depth                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.99 num_addr_regions                                                                                                                                          |
| $2.100 period\_width \dots \dots$                        |
| $2.101 budget\_width \dots \dots$                        |
| 2.102max_num_managers                                                                                                                                          |
| $2.103 can\_bus$ / doc / registers.md                                                                                                                          |
| 2.104Summary                                                                                                                                                   |
| $2.105 ahb\_ifc\_hsel\_valid$                                                                                                                                  |
| $2.106 ahb\_ifc\_write\_acc\_d \ \dots \ $                                                     |
| $2.107 ahb\_ifc\_write\_acc\_q \ \dots \ $                                                     |
| $2.108 ahb\_ifc\_haddr\_q  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| $2.109 ahb\_ifc\_h\_ready\_raw$                                                                                                                                |
| $2.110 ahb\_ifc\_sbe\_d \ \dots \ $                                                            |
| $2.111ahb\_ifc\_sbe\_q\ \dots\ \dots\$                                            |
| $2.112 ahb\_ifc\_swr\_i \ \dots \ $                                                            |
| $2.113ahb\_ifc\_srd\_i  .  .  .  .  .  .  .  .  .  $                                                                                                           |
| $2.114 bit\_destuffing\_discard\_stuff\_bit \dots \dots$ |
| $2.115 bit\_destuffing\_non\_fix\_to\_fix\_chng  .  .  .  .  .  .  .  .  .  $                                                                                  |
| $2.116 bit\_destuffing\_stuff\_lvl\_reached \dots \dots$ |
| $2.117 bit\_destuffing\_stuff\_rule\_violate \\ \ldots \\ $                    |
| $2.118 bit\_destuffing\_enable\_prev \dots \dots$        |
| $2.119 bit\_destuffing\_fixed\_prev\_q \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                 |
| $2.120 bit\_destuffing\_fixed\_prev\_d \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                 |
| $2.121 bit\_destuffing\_same\_bits\_erase \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.122 bit\_destuffing\_destuffed\_q \ \dots \ $                                               |
| $2.123 bit\_destuffing\_destuffed\_d \ \dots \ $                                               |
| $2.124 bit\_destuffing\_stuff\_err\_q \ \dots \ $                                              |
| $2.125 bit\_destuffing\_stuff\_err\_d \ \dots \ $                                              |
| $2.126 bit\_destuffing\_prev\_val\_q \ \dots \ $                                               |
| $2.127 bit\_destuffing\_prev\_val\_d \ \dots \ $                                               |
| $2.128 bit\_err\_detector\_bit\_err\_d \dots \dots$      |
| $2.129 bit\_err\_detector\_bit\_err\_q  .  .  .  .  .  .  .  .  .  $                                                                                           |
|                                                                                                                                                                |
| $2.130 bit\_err\_detector\_bit\_err\_ssp\_capt\_d \ \dots \ $                                  |

| $2.132 bit\_err\_detector\_bit\_err\_ssp\_valid \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.133 bit\_err\_detector\_bit\_err\_ssp\_condition \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $2.134 bit\_err\_detector\_bit\_err\_norm\_valid \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $2.135 bit\_filter\_masked\_input \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $2.136 bit\_filter\_masked\_value \qquad $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $2.137 bit\_segment\_meter\_sel\_tseg1 \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $2.138 bit\_segment\_meter\_exp\_seg\_length\_ce \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $2.139 bit\_segment\_meter\_phase\_err\_mt\_sjw  $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $2.140 bit\_segment\_meter\_phase\_err\_eq\_sjw \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $2.141 bit\_segment\_meter\_exit\_ph2\_immediate \\ \ \ldots \\ \$ |
| $2.142 bit\_segment\_meter\_exit\_segm\_regular \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $2.143 bit\_segment\_meter\_exit\_segm\_regular\_tseg1 \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $2.144 bit\_segment\_meter\_exit\_segm\_regular\_tseg2 \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $2.145 bit\_segment\_meter\_sjw\_mt\_zero \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $2.146 bit\_segment\_meter\_use\_basic\_segm\_length \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $2.147 bit\_segment\_meter\_phase\_err\_sjw\_by\_one \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $2.148 bit\_segment\_meter\_shorten\_tseg1\_after\_tseg2 \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $2.149 bit\_stuffing\_data\_out\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $2.150 bit\_stuffing\_data\_halt\_q \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $2.151 bit\_stuffing\_data\_halt\_d \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $2.152 bit\_stuffing\_fixed\_reg\_q \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $2.153 bit\_stuffing\_fixed\_reg\_d \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $2.154 bit\_stuffing\_enable\_prev \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $2.155 bit\_stuffing\_non\_fix\_to\_fix\_chng \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $2.156 bit\_stuffing\_stuff\_lvl\_reached \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $2.157 bit\_stuffing\_same\_bits\_rst\_trig \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $2.158 bit\_stuffing\_same\_bits\_rst \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $2.159 bit\_stuffing\_insert\_stuff\_bit \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $2.160 bit\_stuffing\_data\_out\_d\_ena \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $2.161 bit\_stuffing\_data\_out\_d \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $2.162 bit\_stuffing\_data\_out\_ce \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $2.163 bit\_time\_cfg\_capture\_drv\_tq\_nbt \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $2.164 bit\_time\_cfg\_capture\_drv\_prs\_nbt  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.165bit time cfg capture dry ph1 pbt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| $2.166 bit\_time\_cfg\_capture\_drv\_ph2\_nbt  .  .  .  .  .  .  .  .  .  $                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.167 bit\_time\_cfg\_capture\_drv\_sjw\_nbt  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.168 bit\_time\_cfg\_capture\_drv\_tq\_dbt \ \dots \ $                                      |
| $2.169 bit\_time\_cfg\_capture\_drv\_prs\_dbt  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.170 bit\_time\_cfg\_capture\_drv\_ph1\_dbt \ \dots \ $                                     |
| $2.171 bit\_time\_cfg\_capture\_drv\_ph2\_dbt \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.172 bit\_time\_cfg\_capture\_drv\_sjw\_dbt  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.173 bit\_time\_cfg\_capture\_tseg1\_nbt\_d  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.174 bit\_time\_cfg\_capture\_tseg1\_dbt\_d  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.175 bit\_time\_cfg\_capture\_drv\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.176 bit\_time\_cfg\_capture\_drv\_ena\_reg  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.177 bit\_time\_cfg\_capture\_drv\_ena\_reg\_2 \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                      |
| $2.178 bit\_time\_cfg\_capture\_capture \dots \dots$    |
| $2.179 bit\_time\_counter\_d \ \dots \ $                                                      |
| $2.180 bit\_time\_counter\_q \ \dots \ $                                                      |
| $2.181 bit\_time\_counter\_tq\_counter\_ce \dots \dots$ |
| $2.182 bit\_time\_counter\_tq\_counter\_allow \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.183 bit\_time\_counters\_tq\_edge\_i \ \dots \ $                                           |
| $2.184 bit\_time\_counter\_d  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.185 bit\_time\_counters\_segm\_counter\_q  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.186 bit\_time\_counters\_segm\_counter\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.187 bit\_time\_fsm\_bt\_fsm\_ce \dots \dots$         |
| $2.188 bus\_sampling\_drv\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| $2.189 bus\_sampling\_drv\_ssp\_offset \dots \dots$     |
| $2.190 bus\_sampling\_drv\_ssp\_delay\_select \ \dots \ $                                     |
| $2.191 bus\_sampling\_data\_rx\_synced  .  .  .  .  .  .  .  .  .  $                                                                                          |
| $2.192 bus\_sampling\_prev\_Sample \ \dots \ $                                                |
| $2.193 bus\_sampling\_sample\_sec\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.194 bus\_sampling\_data\_tx\_delayed \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                               |
| $2.195 bus\_sampling\_edge\_rx\_valid \dots \dots$      |
| $2.196 bus\_sampling\_edge\_tx\_valid \dots \dots$      |
| $2.197 bus\_sampling\_ssp\_delay \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                      |
| $2.198 bus\_sampling\_tx\_trigger\_q \dots \dots$       |
| 2 199hus sampling ty trigger sep                                                                                                                              |

| $2.200 bus\_sampling\_shift\_regs\_res\_d \ \dots \ $                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.201 bus\_sampling\_shift\_regs\_res\_q \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.202 bus\_sampling\_shift\_regs\_res\_q\_scan \dots \dots$ |
| $2.203 bus\_sampling\_ssp\_enable  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.204 bus\_traffic\_counters\_tx\_ctr\_i\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                 |
| $2.205 bus\_traffic\_counters\_rx\_ctr\_i\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                 |
| $2.206 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_d \ \dots \ $                                      |
| $2.207 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_q  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.208 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_q\_scan \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                    |
| $2.209 bus\_traffic\_counters\_rx\_ctr\_rst\_n\_d \ \dots \ $                                      |
| $2.210 bus\_traffic\_counters\_rx\_ctr\_rst\_n\_q  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.211 bus\_traffic\_counters\_rx\_ctr\_rst\_n\_q\_scan \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                    |
| $2.212 can\_apb\_tb\_s\_apb\_paddr \dots $                   |
| $2.213 can\_apb\_tb\_s\_apb\_penable \dots \dots$            |
| 2.214can_apb_tb_s_apb_pprot                                                                                                                                        |
| $2.215 can\_apb\_tb\_s\_apb\_prdata \dots $                  |
| 2.216can_apb_tb_s_apb_pready                                                                                                                                       |
| $2.217 can\_apb\_tb\_s\_apb\_psel \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                          |
| $2.218 can\_apb\_tb\_s\_apb\_pslverr \ \dots \$                                                    |
| $2.219 can\_apb\_tb\_s\_apb\_pstrb \dots \dots$              |
| $2.220 can\_apb\_tb\_s\_apb\_pwdata \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| $2.221 can\_apb\_tb\_s\_apb\_pwrite  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.222 can\_core\_drv\_clr\_rx\_ctr  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.223 can\_core\_drv\_clr\_tx\_ctr  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.224 can\_core\_drv\_bus\_mon\_ena  .  .  .  .  .  .  .  .  .  $                                                                                                 |
| $2.225 can\_core\_drv\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.226 can\_core\_rec\_ident\_i \ \dots \ $                                                        |
| $2.227 can\_core\_rec\_dlc\_i \ \dots \ $                                                          |
| $2.228 can\_core\_rec\_ident\_type\_i  .  .  .  .  .  .  .  .  .  $                                                                                                |
| $2.229 can\_core\_rec\_frame\_type\_i \ \dots \ $                                                  |
| $2.230 can\_core\_rec\_is\_rtr\_i  \dots \qquad \dots$     |
| $2.231 can\_core\_rec\_brs\_i \ \dots \ $                                                          |
| 2.232can_core_rec_esi_i                                                                                                                                            |
| 2 233can core alc 202                                                                                                                                              |

| $2.234 can\_core\_erc\_capture \dots \dots$                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.235 can\_core\_is\_transmitter \dots \dots$               |
| $2.236 can\_core\_is\_receiver \dots \dots$                  |
| $2.237 can\_core\_is\_idle \dots \dots$                      |
| $2.238 can\_core\_arbitration\_lost\_i \ \dots \ $                                                 |
| $2.239 can\_core\_set\_transmitter \dots \dots$              |
| $2.240 can\_core\_set\_receiver \dots \dots$                 |
| $2.241 can\_core\_set\_idle \ \dots \ $                                                            |
| $2.242 can\_core\_is\_err\_active \dots \dots$               |
| $2.243 can\_core\_is\_err\_passive \ \dots \ $                                                     |
| $2.244 can\_core\_is\_bus\_off\_i \ \dots \ $                                                      |
| $2.245 can\_core\_err\_detected\_i \ \dots \ $                                                     |
| $2.246 can\_core\_primary\_err  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots $                                                                    |
| $2.247 can\_core\_act\_err\_ovr\_flag  \dots \qquad \dots$ |
| $2.248 can\_core\_err\_delim\_late \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                         |
| $2.249 can\_core\_set\_err\_active \ \dots \ $                                                     |
| $2.250 can\_core\_err\_ctrs\_unchanged \ \dots \ $                                                 |
| $2.251 can\_core\_stuff\_enable \qquad \dots \qquad $      |
| $2.252 can\_core\_destuff\_enable \ \dots \ $                                                      |
| $2.253 can\_core\_fixed\_stuff \dots $                       |
| $2.254 can\_core\_tx\_frame\_no\_sof \dots \dots$            |
| $2.255 can\_core\_stuff\_length \dots \dots$                 |
| $2.256 can\_core\_dst\_ctr \dots \dots$                      |
| 2.257can_core_bst_ctr                                                                                                                                              |
| $2.258 can\_core\_stuff\_err \dots $                         |
| $2.259 can\_core\_crc\_enable  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| $2.260 can\_core\_crc\_spec\_enable \ \dots \ $                                                    |
| $2.261 can\_core\_crc\_calc\_from\_rx \ \dots \ $                                                  |
| 2.262can_core_crc_15                                                                                                                                               |
| 2.263can_core_crc_17                                                                                                                                               |
| 2.264can_core_crc_21                                                                                                                                               |
| $2.265 can\_core\_sp\_control\_i \ \dots \ $                                                       |
| $2.266 can\_core\_sp\_control\_q \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                           |
| 2.267can core sync control i 214                                                                                                                                   |

| $2.268 can\_core\_ssp\_reset\_i\ \dots\ \dots\$                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.269 can\_core\_tran\_delay\_meas\_i \ \dots \ $                                                    |
| $2.270 can\_core\_tran\_valid\_i \ \dots \ $                                                          |
| $2.271 can\_core\_rec\_valid\_i \ \dots \ $                                                           |
| $2.272 can\_core\_br\_shifted\_i  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                    |
| $2.273 can\_core\_fcs\_changed\_i  \dots \qquad \dots$        |
| $2.274 can\_core\_err\_warning\_limit\_i \dots \dots$           |
| $2.275 can\_core\_tx\_err\_ctr \ \dots \ $                                                            |
| 2.276can_core_rx_err_ctr                                                                                                                                              |
| $2.277 can\_core\_norm\_err\_ctr \qquad \dots \qquad $        |
| $2.278 can\_core\_data\_err\_ctr \ \dots \ $                                                          |
| $2.279 can\_core\_pc\_tx\_trigger \dots \dots$                  |
| $2.280 can\_core\_pc\_rx\_trigger \dots \dots$                  |
| $2.281 can\_core\_pc\_tx\_data\_nbs \dots \dots$                |
| $2.282 can\_core\_pc\_rx\_data\_nbs \dots \dots$                |
| $2.283 can\_core\_crc\_data\_tx\_wbs \dots \dots$               |
| $2.284 can\_core\_crc\_data\_tx\_nbs  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.285 can\_core\_crc\_data\_rx\_wbs \ \dots \ $                                                      |
| $2.286 can\_core\_crc\_data\_rx\_nbs  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.287 can\_core\_crc\_trig\_tx\_wbs \dots \dots$               |
| $2.288 can\_core\_crc\_trig\_tx\_nbs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                          |
| $2.289 can\_core\_crc\_trig\_rx\_wbs \dots \dots$               |
| $2.290 can\_core\_crc\_trig\_rx\_nbs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                          |
| $2.291 can\_core\_bst\_data\_in  \dots \qquad \dots$          |
| 2.292can_core_bst_data_out                                                                                                                                            |
| $2.293 can\_core\_bst\_trigger \dots \dots$                     |
| $2.294 can\_core\_data\_halt \ldots \ldots$    |
| $2.295 can\_core\_bds\_data\_in \ldots \ldots$ |
| $2.296 can\_core\_bds\_data\_out  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| 2.297can_core_bds_trigger                                                                                                                                             |
| 2.298can_core_destuffed                                                                                                                                               |
| 2.299can_core_tx_ctr                                                                                                                                                  |
| 2.300can_core_rx_ctr                                                                                                                                                  |
| 2.301can core tx data wbs i                                                                                                                                           |

| $2.302 can\_core\_lpb\_dominant \dots \dots$                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.303 can\_core\_form\_err \dots $                            |
| $2.304 can\_core\_ack\_err \ \dots \$                                                                |
| $2.305 can\_core\_crc\_err \dots $                             |
| $2.306 can\_core\_is\_arbitration \dots \dots$                 |
| $2.307 can\_core\_is\_control \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| 2.308can_core_is_data                                                                                                                                                |
| $2.309 can\_core\_is\_stuff\_count \ \dots \ $                                                       |
| 2.310can_core_is_crc                                                                                                                                                 |
| $2.311 can\_core\_is\_crc\_delim \ \dots \ $                                                         |
| $2.312 can\_core\_is\_ack\_field \dots \dots$                  |
| $2.313 can\_core\_is\_ack\_delim \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                             |
| 2.314can_core_is_eof                                                                                                                                                 |
| $2.315 can\_core\_is\_err\_frm \dots \dots$                    |
| $2.316 can\_core\_is\_intermission \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                           |
| $2.317 can\_core\_is\_suspend \dots \dots$                     |
| $2.318 can\_core\_is\_overload\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                            |
| $2.319 can\_core\_is\_sof \dots \dots$                         |
| $2.320 can\_core\_sof\_pulse\_i \ \dots \ $                                                          |
| $2.321 can\_core\_load\_init\_vect \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                           |
| $2.322 can\_core\_retr\_ctr\_i \ldots \ldots$ |
| $2.323 can\_core\_decrement\_rec \ \dots \ $                                                         |
| $2.324 can\_core\_bit\_err\_after\_ack\_err  .  .  .  .  .  .  .  .  . $                                                                                             |
| 2.325can_core_is_pexs                                                                                                                                                |
| $2.326 can\_crc\_drv\_fd\_type \dots \dots$                    |
| $2.327 can\_crc\_init\_vect\_15 \dots \dots$                   |
| $2.328 can\_crc\_init\_vect\_17 \ \dots \ $                                                          |
| $2.329 can\_crc\_init\_vect\_21 \ \dots \ $                                                          |
| $2.330 can\_crc\_crc\_17\_21\_data\_in  .  .  .  .  .  .  .  .  .  $                                                                                                 |
| $2.331 can\_crc\_crc\_17\_21\_trigger \dots \dots$             |
| $2.332 can\_crc\_crc\_15\_data\_in \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                           |
| 2.333can_crc_crc_15_trigger                                                                                                                                          |
| 2.334can_crc_crc_ena_15                                                                                                                                              |
| 2.335can crc crc ena 17 21 236                                                                                                                                       |

| 2.336can_top_ahb_ctu_can_data_in                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.337 can\_top\_ahb\_ctu\_can\_data\_out \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                        |
| $2.338 can\_top\_ahb\_ctu\_can\_adress \ . \ . \ . \ . \ . \ . \ . \ . \ . \$                                                                                                                                            |
| $2.339 can\_top\_ahb\_ctu\_can\_scs \dots $                                                                        |
| $2.340 can\_top\_ahb\_ctu\_can\_srd\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots$ |
| $2.341 can\_top\_ahb\_ctu\_can\_swr  .  .  .  .  .  .  .  .  .  $                                                                                                                                                        |
| $2.342 can\_top\_ahb\_ctu\_can\_sbe \qquad . \qquad $                                                                                            |
| $2.343 can\_top\_ahb\_res\_n\_out\_i \dots \dots$                                                                  |
| $2.344 can\_top\_apb\_reg\_data\_in \dots \dots$                                                                   |
| $2.345 can\_top\_apb\_reg\_data\_out \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                             |
| $2.346 can\_top\_apb\_reg\_addr \dots $                                                                            |
| 2.347can_top_apb_reg_be                                                                                                                                                                                                  |
| $2.348 can\_top\_apb\_reg\_rden \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                  |
| $2.349 can\_top\_apb\_reg\_wren  .  .  .  .  .  .  .  .  .  $                                                                                                                                                            |
| $2.350 can\_top\_level\_drv\_bus \ldots \ldots$                                                   |
| $2.351 can\_top\_level\_stat\_bus  .  .  .  .  .  .  .  .  .  $                                                                                                                                                          |
| $2.352 can\_top\_level\_res\_n\_sync \dots \dots$                                                                  |
| $2.353 can\_top\_level\_res\_core\_n \ \dots \ $                                                                                                         |
| $2.354 can\_top\_level\_res\_soft\_n  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                                                                   |
| $2.355 can\_top\_level\_sp\_control  .  .  .  .  .  .  .  .  .  $                                                                                                                                                        |
| $2.356 can\_top\_level\_rx\_buf\_size$                                                                                                                                                                                   |
| $2.357 can\_top\_level\_rx\_full  .  .  .  .  .  .  .  .  . $                                                                                                                                                            |
| $2.358 can\_top\_level\_rx\_empty \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                |
| $2.359 can\_top\_level\_rx\_frame\_count \ \dots $                                                                 |
| $2.360 can\_top\_level\_rx\_mem\_free \dots $                                                                      |
| $2.361 can\_top\_level\_rx\_read\_pointer \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                        |
| $2.362 can\_top\_level\_rx\_write\_pointer \ \dots \ $                                                                                                   |
| $2.363 can\_top\_level\_rx\_data\_overrun \dots \dots$                                                             |
| $2.364 can\_top\_level\_rx\_read\_buff \dots $                                                                     |
| $2.365 can\_top\_level\_rx\_mof \dots \dots$                                                                       |
| $2.366 can\_top\_level\_txtb\_port\_a\_data \dots $                                                                |
| $2.367 can\_top\_level\_txtb\_port\_a\_address \ . \ . \ . \ . \ . \ . \ . \ . \ . \$                                                                                                                                    |
| $2.368 can\_top\_level\_txtb\_port\_a\_cs \ \dots \ $                                                                                                    |
| 2.369can top level txtb port a be                                                                                                                                                                                        |

| $2.370 can\_top\_level\_txtb\_sw\_cmd\_index  .  .  .  .  .  .  .  .  .  $                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.371 can\_top\_level\_txt\_buf\_failed\_bof \dots \dots$ |
| $2.372 can\_top\_level\_int\_vector$                                                                                                                             |
| $2.373 can\_top\_level\_int\_ena \dots \dots$              |
| $2.374 can\_top\_level\_int\_mask \dots \dots$             |
| $2.375 can\_top\_level\_rec\_ident \dots \dots$            |
| $2.376 can\_top\_level\_rec\_dlc \dots \dots$              |
| $2.377 can\_top\_level\_rec\_ident\_type \dots \dots$      |
| $2.378 can\_top\_level\_rec\_frame\_type \ \dots \ $                                             |
| $2.379 can\_top\_level\_rec\_is\_rtr \dots $               |
| $2.380 can\_top\_level\_rec\_brs \dots \dots$              |
| $2.381 can\_top\_level\_rec\_esi \dots \dots$              |
| $2.382 can\_top\_level\_store\_data\_word \dots \dots$     |
| $2.383 can\_top\_level\_sof\_pulse \ \dots \ $                                                   |
| $2.384 can\_top\_level\_store\_metadata  .  .  .  .  .  .  .  .  .  $                                                                                            |
| $2.385 can\_top\_level\_store\_data \dots $                |
| $2.386 can\_top\_level\_rec\_valid \dots \dots$            |
| $2.387 can\_top\_level\_rec\_abort \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.388 can\_top\_level\_store\_metadata\_f \ \dots \ $                                           |
| $2.389 can\_top\_level\_store\_data\_f \ \dots \ $                                               |
| $2.390 can\_top\_level\_rec\_valid\_f \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.391 can\_top\_level\_rec\_abort\_f  .  .  .  .  .  .  .  .  .  $                                                                                              |
| $2.392 can\_top\_level\_txtb\_hw\_cmd\_int \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                               |
| $2.393 can\_top\_level\_is\_bus\_off \dots $               |
| $2.394 can\_top\_level\_txtb\_available \dots \dots$       |
| $2.395 can\_top\_level\_txtb\_port\_b\_clk\_en \ \dots \ $                                       |
| $2.396 can\_top\_level\_tran\_dlc  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.397 can\_top\_level\_tran\_is\_rtr \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.398 can\_top\_level\_tran\_ident\_type \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                |
| $2.399 can\_top\_level\_tran\_frame\_type$                                                                                                                       |
| $2.400 can\_top\_level\_tran\_brs  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.401 can\_top\_level\_tran\_identifier \dots \dots$      |
| 2.402can_top_level_tran_word                                                                                                                                     |
| 2.403can top level tran frame valid 259                                                                                                                          |

| 2.404can_top_level_txtb_changed                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.405 can\_top\_level\_txtb\_clk\_en  .  .  .  .  .  .  .  .  .  $                                                                                        |
| $2.406 can\_top\_level\_err\_detected \dots \dots$   |
| $2.407 can\_top\_level\_fcs\_changed  .  .  .  .  .  .  .  .  .  $                                                                                         |
| $2.408 can\_top\_level\_err\_warning\_limit \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                        |
| $2.409 can\_top\_level\_arbitration\_lost  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.410 can\_top\_level\_tran\_valid \dots \dots$     |
| $2.411 can\_top\_level\_br\_shifted \dots \dots$     |
| $2.412 can\_top\_level\_is\_overload \ \dots \ $                                           |
| $2.413 can\_top\_level\_rx\_triggers \ \dots \ $                                           |
| $2.414 can\_top\_level\_tx\_trigger \dots \dots$     |
| $2.415 can\_top\_level\_sync\_control \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.416 can\_top\_level\_no\_pos\_resync \dots \dots$ |
| $2.417 can\_top\_level\_nbt\_ctrs\_en \dots \dots$   |
| $2.418 can\_top\_level\_dbt\_ctrs\_en \dots \dots$   |
| $2.419 can\_top\_level\_trv\_delay \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                 |
| $2.420 can\_top\_level\_rx\_data\_wbs \dots \dots$   |
| $2.421 can\_top\_level\_tx\_data\_wbs \dots \dots$   |
| $2.422 can\_top\_level\_ssp\_reset \dots \dots$      |
| $2.423 can\_top\_level\_tran\_delay\_meas  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.424 can\_top\_level\_bit\_err \dots $             |
| $2.425 can\_top\_level\_sample\_sec \ \dots \ $                                            |
| $2.426 can\_top\_level\_btmc\_reset \dots \dots$     |
| $2.427 can\_top\_level\_dbt\_measure\_start  .  .  .  .  .  .  .  .  .  $                                                                                  |
| $2.428 can\_top\_level\_gen\_first\_ssp \dots $      |
| $2.429 can\_top\_level\_sync\_edge \dots \dots$      |
| $2.430 can\_top\_level\_tq\_edge \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.431 can\_top\_level\_tst\_rdata\_rx\_buf \ \dots \ $                                    |
| $2.432 clk\_gate\_clk\_en\_q  \dots \qquad \qquad 269$                                                                                                     |
| $2.433 control\_counter\_ctrl\_ctr\_ce \ \dots \ $                                         |
| $2.434 control\_counter\_compl\_ctr\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                            |
| $2.435 control\_registers\_reg\_map\_reg\_sel \ \dots \ $                                  |
| $2.436 control\_registers\_reg\_map\_read\_data\_mux\_in \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                           |
| 2.437control registers reg man read data mask n                                                                                                            |

| $2.438 control\_registers\_reg\_map\_read\_mux\_ena  .  .  .  .  .  .  .  .  .  $                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.439 crc\_calc\_crc\_q \ldots \ldots$                |
| 2.440crc_calc_crc_nxt                                                                                                                                                         |
| $2.441 crc\_calc\_crc\_shift \dots \dots$                               |
| $2.442 crc\_calc\_crc\_shift\_n\_xor \qquad \dots \qquad $            |
| $2.443 crc\_calc\_crc\_d \ldots \ldots$                |
| 2.444crc_calc_crc_ce                                                                                                                                                          |
| $2.445 data\_edge\_detector\_rx\_data\_prev \dots \dots$                |
| $2.446 data\_edge\_detector\_tx\_data\_prev \dots \dots$                |
| $2.447 data\_edge\_detector\_rx\_data\_sync\_prev \dots \dots$          |
| $2.448 data\_edge\_detector\_rx\_edge\_i \ \dots \ $                                                          |
| $2.449 data\_edge\_detector\_tx\_edge\_i \ \dots \ $                                                          |
| $2.450 \\ data\_mux\_sel\_data \dots $                                  |
| $2.451 \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$                                                                                                              |
| $2.452 data\_mux\_masked\_data \dots $                                  |
| $2.453 dlc\_decoder\_data\_len\_8\_to\_64 \dots \dots$                  |
| $2.454 dlc\_decoder\_data\_len\_can\_2\_0 \dots \dots$                  |
| $2.455 dlc\_decoder\_data\_len\_can\_fd \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                               |
| $2.456 endian\_swapper\_swapped \dots \dots$                            |
| 2.457err_counters_tx_err_ctr_ce                                                                                                                                               |
| 2.458err_counters_rx_err_ctr_ce                                                                                                                                               |
| $2.459 err\_counters\_modif\_tx\_ctr \dots \dots$                       |
| $2.460 err\_counters\_modif\_rx\_ctr \dots \dots$                       |
| $2.461 err\_counters\_nom\_err\_ctr\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                               |
| $2.462 err\_counters\_data\_err\_ctr\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                              |
| $2.463 err\_counters\_res\_err\_ctrs\_d \ldots \ldots$ |
| $2.464 err\_counters\_res\_err\_ctrs\_q \dots \dots$                    |
| $2.465 err\_counters\_res\_err\_ctrs\_q\_scan  .  .  .  .  .  .  .  .  .  $                                                                                                   |
| $2.466 err\_detector\_err\_frm\_req\_i \ \dots \ $                                                            |
| $2.467 err\_detector\_err\_type\_d \ \dots \ $                                                                |
| $2.468 err\_detector\_err\_type\_q \ \dots \ $                                                                |
| $2.469 err\_detector\_err\_pos\_q  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                           |
| $2.470 \texttt{err\_detector\_form\_err\_i}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                 |
| 2.471err detector crc match c 282                                                                                                                                             |

| 2.472err_detector_crc_match_d                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.473 err\_detector\_crc\_match\_q \ \dots \ $                                                           |
| $2.474 err\_detector\_dst\_ctr\_grey \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                              |
| $2.475 err\_detector\_dst\_parity \qquad \dots \qquad $           |
| $2.476 \texttt{err\_detector\_stuff\_count\_check} \ \dots \ $                                            |
| $2.477 err\_detector\_crc\_15\_ok \qquad \dots \qquad $           |
| $2.478 err\_detector\_crc\_17\_ok \qquad \dots \qquad $           |
| $2.479 \texttt{err\_detector\_crc\_21\_ok}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                              |
| $2.480 \texttt{err\_detector\_stuff\_count\_ok} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.481 \text{err\_detector\_rx\_crc\_15}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                |
| $2.482 \texttt{err\_detector\_rx\_crc\_17}  \dots \qquad \dots$   |
| $2.483 err\_detector\_rx\_crc\_21 \qquad \dots \qquad 286$                                                                                                                |
| $2.484 fault\_confinement\_drv\_ewl \dots \dots$                    |
| $2.485 fault\_confinement\_drv\_erp \dots \dots$                    |
| $2.486 fault\_confinement\_drv\_ctr\_val  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.487 fault\_confinement\_drv\_ctr\_sel \\ \ldots \\ \ldots \\ 287$                                                                                                      |
| $2.488 fault\_confinement\_drv\_ena \dots \dots$                    |
| $2.489 fault\_confinement\_tx\_err\_ctr\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| $2.490 fault\_confinement\_rx\_err\_ctr\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| $2.491 fault\_confinement\_inc\_one \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                               |
| $2.492 fault\_confinement\_inc\_eight \dots \dots$                  |
| $2.493 fault\_confinement\_dec\_one \dots \dots$                    |
| $2.494 fault\_confinement\_drv\_rom\_ena \\ \ldots \\ \ldots \\ 289$                                                                                                      |
| $2.495 fault\_confinement\_fsm\_tx\_err\_ctr\_mt\_erp \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.496 fault\_confinement\_fsm\_rx\_err\_ctr\_mt\_erp \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.497 fault\_confinement\_fsm\_tx\_err\_ctr\_mt\_ewl \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.498 fault\_confinement\_fsm\_rx\_err\_ctr\_mt\_ewl \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.499 fault\_confinement\_fsm\_tx\_err\_ctr\_mt\_255\ \dots $      |
| $2.500 fault\_confinement\_fsm\_err\_warning\_limit\_d \ \dots $    |
| $2.501 fault\_confinement\_fsm\_err\_warning\_limit\_q \dots \dots$ |
| $2.502 fault\_confinement\_fsm\_fc\_fsm\_res\_d  .  .  .  .  .  .  .  .  .  $                                                                                             |
| $2.503 fault\_confinement\_fsm\_fc\_fsm\_res\_q  .  .  .  .  .  .  .  .  .  $                                                                                             |
| $2.504 fault\_confinement\_rules\_inc\_one\_i \ \dots \ $                                                 |
| 2.505fault confinement rules inc eight i                                                                                                                                  |

| 2.506frame_filters_drv_filter_A_mask                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.507 frame\_filters\_drv\_filter\_A\_ctrl \dots \dots$         |
| $2.508 frame\_filters\_drv\_filter\_A\_bits \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.509 frame\_filters\_int\_filter\_A\_valid \dots \dots$        |
| $2.510 frame\_filters\_drv\_filter\_B\_mask \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.511 frame\_filters\_drv\_filter\_B\_ctrl \ \dots \ $                                                |
| $2.512 frame\_filters\_drv\_filter\_B\_bits \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.513 frame\_filters\_int\_filter\_B\_valid \dots \dots$        |
| $2.514 frame\_filters\_drv\_filter\_C\_mask \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.515 frame\_filters\_drv\_filter\_C\_ctrl \ \dots \ $                                                |
| $2.516 frame\_filters\_drv\_filter\_C\_bits \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                    |
| $2.517 frame\_filters\_int\_filter\_C\_valid \dots \dots$        |
| $2.518 frame\_filters\_drv\_filter\_ran\_ctrl \ \dots \ $                                              |
| $2.519 frame\_filters\_drv\_filter\_ran\_lo\_th \ \dots \ $                                            |
| $2.520 frame\_filters\_drv\_filter\_ran\_hi\_th \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                |
| $2.521 frame\_filters\_int\_filter\_ran\_valid \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                 |
| $2.522 frame\_filters\_drv\_filters\_ena \\ \ldots \\ \ldots \\ 299$                                                                                                   |
| 2.523frame_filters_int_data_type                                                                                                                                       |
| $2.524 frame\_filters\_int\_data\_ctrl \dots \dots$              |
| $2.525 frame\_filter\_A\_enable \ \dots \ $                                                            |
| $2.526 frame\_filter\_B\_enable \ \dots \ $                                                            |
| $2.527 frame\_filter\_C\_enable \ \dots \ $                                                            |
| $2.528 frame\_filter\_range\_enable \ \dots \ $                                                        |
| $2.529 frame\_filter\_result \ldots \ldots$     |
| $2.530 frame\_filters\_ident\_valid\_d \ldots $ |
| $2.531 frame\_filters\_ident\_valid\_q  .  .  .  .  .  .  .  .  .  $                                                                                                   |
| $2.532 frame\_filters\_drv\_drop\_remote\_frames  .  .  .  .  .  .  .  .  .  $                                                                                         |
| $2.533 frame\_filters\_drop\_rtr\_frame \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| $2.534 inf\_ram\_wrapper\_int\_read\_data \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                      |
| $2.535 inf\_ram\_wrapper\_byte\_we \dots \dots$                  |
| $2.536 int\_manager\_drv\_int\_vect\_clr  .  .  .  .  .  .  .  .  .  $                                                                                                 |
| $2.537 int\_manager\_drv\_int\_ena\_set \dots \dots$             |
| $2.538 int\_manager\_drv\_int\_ena\_clr \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                        |
| 2.530int manager dry int mack set                                                                                                                                      |

| $2.540 int\_manager\_drv\_int\_mask\_clr \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.541 int\_manager\_int\_ena\_i \ldots \ldots$                   |
| $2.542 int\_manager\_int\_mask\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                |
| $2.543 int\_manager\_int\_vect\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                          |
| $2.544 int\_manager\_int\_input\_active \dots \dots$                               |
| $2.545 int\_manager\_int\_i \dots \dots$                                           |
| $2.546 int\_module\_int\_mask\_i  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                                       |
| $2.547 int\_module\_int\_ena\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                            |
| $2.548 int\_module\_int\_mask\_load \dots \dots$                                   |
| $2.549 int\_module\_int\_mask\_next \dots \dots$                                   |
| $2.550 memory\_reg\_reg\_value\_r  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                                      |
| $2.551 memory\_reg\_wr\_select \ \dots \ $                                                                               |
| $2.552 memory\_reg\_wr\_select\_expanded \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                         |
| $2.553 memory\_registers\_status\_comb  .  .  .  .  .  .  .  .  .  $                                                                                                                     |
| $2.554 memory\_registers\_can\_core\_cs \ldots \ldots 309$                                                                                                                               |
| $2.555 memory\_registers\_control\_registers\_cs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.556 memory\_registers\_control\_registers\_cs\_reg \ \dots \ $                                                        |
| $2.557 memory\_registers\_test\_registers\_cs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                    |
| $2.558 memory\_registers\_test\_registers\_cs\_reg \ldots \ldots$ |
| $2.559 memory\_registers\_control\_registers\_rdata \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                              |
| $2.560 memory\_registers\_test\_registers\_rdata \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.561 memory\_registers\_is\_err\_active \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                        |
| $2.562 memory\_registers\_is\_err\_passive \ \dots \ $                                                                   |
| $2.563 memory\_registers\_is\_bus\_off  .  .  .  .  .  .  .  .  . $                                                                                                                      |
| $2.564 memory\_registers\_is\_transmitter \dots \dots$                             |
| $2.565 memory\_registers\_is\_receiver \dots \dots$                                |
| $2.566 memory\_registers\_is\_idle \dots \dots$                                    |
| $2.567 memory\_registers\_reg\_lock\_1\_active \dots \dots$                        |
| $2.568 memory\_registers\_reg\_lock\_2\_active \dots \dots$                        |
| $2.569 memory\_registers\_soft\_res\_q\_n \dots \dots$                             |
| $2.570 memory\_registers\_ewl\_padded \dots \dots$                                       |
| $2.571 memory\_registers\_control\_regs\_clk\_en \ldots \ldots$   |
| $2.572 memory\_registers\_test\_regs\_clk\_en  .  .  .  .  .  .  .  .  .  $                                                                                                              |
| 2.573 memory registers clk control regs 316                                                                                                                                              |

| 2.574memory_registers_clk_test_regs                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.575 memory\_registers\_rx\_buf\_mode$                                                                                                                                          |
| $2.576 memory\_registers\_rx\_move\_cmd \dots \dots$                        |
| $2.577 memory\_registers\_ctr\_pres\_sel\_q \ldots \ldots$ |
| $2.578 operation\_control\_drv\_ena \dots \dots$                            |
| $2.579 operation\_control\_go\_to\_off \dots $                              |
| $2.580 prescaler\_drv\_ena \ \ldots \ \ldots \ 318$                                                                                                                               |
| $2.581 prescaler\_tseg1\_nbt \ \dots \ $                                                                          |
| $2.582 prescaler\_tseg2\_nbt \dots \dots$                                   |
| $2.583 prescaler\_brp\_nbt \dots \dots$                                     |
| $2.584 prescaler\_sjw\_nbt \dots \dots$                                     |
| $2.585 prescaler\_tseg1\_dbt \dots \dots$                                   |
| $2.586 prescaler\_tseg2\_dbt \dots \dots$                                   |
| $2.587 prescaler\_brp\_dbt \ \dots \ $                                                                            |
| $2.588 prescaler\_sjw\_dbt \dots \dots$                                     |
| $2.589 prescaler\_segment\_end \dots \dots$                                 |
| $2.590 prescaler\_h\_sync\_valid \ldots \ldots 321$                                                                                                                               |
| $2.591 prescaler\_is\_tseg1 \dots \dots$                                    |
| $2.592 prescaler\_is\_tseg2 \dots \dots$                                    |
| $2.593 prescaler\_resync\_edge\_valid \ \dots \ $                                                                 |
| $2.594 prescaler\_h\_sync\_edge\_valid  .  .  .  .  .  .  .  .  .  $                                                                                                              |
| $2.595 prescaler\_segm\_counter\_nbt \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                      |
| $2.596 prescaler\_segm\_counter\_dbt \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                      |
| $2.597 prescaler\_exit\_segm\_req\_nbt  .  .  .  .  .  .  .  .  .  $                                                                                                              |
| $2.598 prescaler\_exit\_segm\_req\_dbt  .  .  .  .  .  .  .  .  .  $                                                                                                              |
| $2.599 prescaler\_tq\_edge\_nbt  .  .  .  .  .  .  .  .  .  $                                                                                                                     |
| $2.600 prescaler\_tq\_edge\_dbt  .  .  .  .  .  .  .  .  .  $                                                                                                                     |
| $2.601 prescaler\_rx\_trig\_req \ldots \ldots 325$                                                                                                                                |
| $2.602 prescaler\_tx\_trig\_req \ldots \ldots 325$                                                                                                                                |
| $2.603 prescaler\_start\_edge \ldots \ldots 326$                                                                                                                                  |
| $2.604 prescaler\_bt\_ctr\_clear  .  .  .  .  .  .  .  .  .  $                                                                                                                    |
| $2.605 priority\_decoder\_l0\_valid \dots \dots$                            |
| $2.606 priority\_decoder\_l1\_valid \dots \dots$                            |
| 2.607 priority decoder 11 winner 327                                                                                                                                              |

| 2.608priority_decoder_l2_valid                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.609 priority\_decoder\_l2\_winner \\ \ldots \\ \ldots \\ 328$                                                                                                  |
| $2.610 priority\_decoder\_l3\_valid \\ \ldots \\ \ldots \\ 328$                                                                                                   |
| $2.611 priority\_decoder\_l3\_winner \dots \dots$           |
| $2.612 protocol\_control\_drv\_can\_fd\_ena  .  .  .  .  .  .  .  .  .  $                                                                                         |
| $2.613 protocol\_control\_drv\_bus\_mon\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.614 protocol\_control\_drv\_retr\_lim\_ena \dots \dots$  |
| $2.615 protocol\_control\_drv\_retr\_th \ \dots \ $                                               |
| $2.616 protocol\_control\_drv\_self\_test\_ena \dots \dots$ |
| $2.617 protocol\_control\_drv\_ack\_forb \dots \dots$       |
| $2.618 protocol\_control\_drv\_ena \qquad . \qquad $                                      |
| $2.619 protocol\_control\_drv\_fd\_type \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.620 protocol\_control\_drv\_int\_loopback\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.621 protocol\_control\_drv\_bus\_off\_reset \\ \ldots \\ \ldots \\ \ldots \\ 332$                                                                              |
| $2.622 protocol\_control\_drv\_ssp\_delay\_select \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.623 protocol\_control\_drv\_pex  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.624 protocol\_control\_drv\_cpexs  .  .  .  .  .  .  .  .  .  $                                                                                                |
| $2.625 protocol\_control\_tran\_word\_swapped \dots \dots$  |
| $2.626 protocol\_control\_err\_frm\_req \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.627 protocol\_control\_tx\_load\_base\_id  .  .  .  .  .  .  .  .  .  $                                                                                        |
| $2.628 protocol\_control\_tx\_load\_ext\_id \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                               |
| $2.629 protocol\_control\_tx\_load\_dlc \ \dots \ $                                               |
| $2.630 protocol\_control\_tx\_load\_data\_word \dots \dots$ |
| $2.631 protocol\_control\_tx\_load\_stuff\_count \ \dots $  |
| $2.632 protocol\_control\_tx\_load\_crc \ \dots \ $                                               |
| $2.633 protocol\_control\_tx\_shift\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.634 protocol\_control\_tx\_dominant \dots \dots$         |
| $2.635 protocol\_control\_rx\_clear \qquad . \qquad $                                     |
| $2.636 protocol\_control\_rx\_store\_base\_id \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.637 protocol\_control\_rx\_store\_ext\_id \dots \dots$   |
| $2.638 protocol\_control\_rx\_store\_ide \dots \dots$       |
| $2.639 protocol\_control\_rx\_store\_rtr \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.640 protocol\_control\_rx\_store\_edl \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| 2.641 protocol control ry store dle                                                                                                                               |

| 2.642protocol_control_rx_store_esi                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.643 protocol\_control\_rx\_store\_brs \dots \dots$   |
| $2.644 protocol\_control\_rx\_store\_stuff\_count \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                     |
| $2.645 protocol\_control\_rx\_shift\_ena \dots \dots$   |
| $2.646 protocol\_control\_rx\_shift\_in\_sel \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots 340$                                              |
| $2.647 protocol\_control\_rec\_is\_rtr\_i \ \dots \ $                                         |
| $2.648 protocol\_control\_rec\_dlc\_d \dots \dots$      |
| $2.649 protocol\_control\_rec\_dlc\_q  .  .  .  .  .  .  .  .  .  $                                                                                           |
| $2.650 protocol\_control\_rec\_frame\_type\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                         |
| $2.651 protocol\_control\_ctrl\_ctr\_pload \dots \dots$ |
| $2.652 protocol\_control\_ctrl\_ctr\_pload\_val \ \dots \ $                                   |
| $2.653 protocol\_control\_ctrl\_ctr\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.654 protocol\_control\_ctrl\_ctr\_zero \ \dots \ $                                         |
| $2.655 protocol\_control\_ctrl\_ctr\_one \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.656 protocol\_control\_ctrl\_counted\_byte$                                                                                                                |
| $2.657 protocol\_control\_ctrl\_counted\_byte\_index$                                                                                                         |
| $2.658 protocol\_control\_ctrl\_ctr\_mem\_index \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                       |
| $2.659 protocol\_control\_compl\_ctr\_ena \ \ldots \ $                                |
| $2.660 protocol\_control\_reinteg\_ctr\_clr  .  .  .  .  .  .  .  .  .  $                                                                                     |
| $2.661 protocol\_control\_reinteg\_ctr\_enable \ \dots \ $                                    |
| $2.662 protocol\_control\_reinteg\_ctr\_expired \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                       |
| $2.663 protocol\_control\_retr\_ctr\_clear \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                            |
| $2.664 protocol\_control\_retr\_ctr\_add \dots $        |
| $2.665 protocol\_control\_retr\_limit\_reached \ \dots \ $                                    |
| $2.666 protocol\_control\_form\_err\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                |
| $2.667 protocol\_control\_ack\_err\_i  .  .  .  .  .  .  .  .  .  $                                                                                           |
| $2.668 protocol\_control\_crc\_check \dots \dots$       |
| $2.669 protocol\_control\_bit\_err\_arb \qquad . \qquad $                             |
| $2.670 protocol\_control\_crc\_match \dots \dots$       |
| $2.671 protocol\_control\_crc\_err\_i \dots \dots$      |
| $2.672 protocol\_control\_crc\_clear\_match\_flag \ldots 349$                                  |
| $2.673 protocol\_control\_crc\_src \dots \dots$         |
| $2.674 protocol\_control\_err\_pos \dots \dots$         |
| 2.675protocol control is arbitration i                                                                                                                        |

| $2.676 protocol\_control\_bit\_err\_enable \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.677 protocol\_control\_tx\_data\_nbs\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                |
| $2.678 protocol\_control\_rx\_crc  .  .  .  .  .  .  .  .  .  $                                                                                                                         |
| $2.679 protocol\_control\_rx\_stuff\_count \\ \ldots \\ $                                               |
| $2.680 protocol\_control\_fixed\_stuff\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                       |
| $2.681 protocol\_control\_arbitration\_lost\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                  |
| $2.682 protocol\_control\_alc\_id\_field \dots \dots$                             |
| $2.683 protocol\_control\_drv\_rom\_ena \ \ldots \ $                                                            |
| $2.684 protocol\_control\_fsm\_state\_reg\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                   |
| $2.685 protocol\_control\_fsm\_no\_data\_transmitter \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                            |
| $2.686 protocol\_control\_fsm\_no\_data\_receiver \ \dots \ $                                                           |
| $2.687 protocol\_control\_fsm\_no\_data\_field \dots \dots$                       |
| $2.688 protocol\_control\_fsm\_ctrl\_ctr\_pload\_i  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| $2.689 protocol\_control\_fsm\_ctrl\_ctr\_pload\_unaliged \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.690 protocol\_control\_fsm\_crc\_use\_21 \dots \dots$                          |
| $2.691 protocol\_control\_fsm\_crc\_use\_17 \dots \dots$                          |
| $2.692 protocol\_control\_fsm\_crc\_src\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                      |
| $2.693 protocol\_control\_fsm\_crc\_length\_i\ \dots\ \dots\$                                              |
| $2.694 protocol\_control\_fsm\_tran\_data\_length \ \dots \ $                                                           |
| $2.695 protocol\_control\_fsm\_rec\_data\_length \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.696 protocol\_control\_fsm\_rec\_data\_length\_c \ \dots \ $                                                         |
| $2.697 protocol\_control\_fsm\_data\_length\_c \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                  |
| $2.698 protocol\_control\_fsm\_data\_length\_shifted\_c \ \dots \ $                                                     |
| $2.699 protocol\_control\_fsm\_data\_length\_bits\_c\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                           |
| $2.700 protocol\_control\_fsm\_is\_fd\_frame \dots \dots$                         |
| $2.701 protocol\_control\_fsm\_frame\_start \\ \ldots \\ $                                              |
| $2.702 protocol\_control\_fsm\_tx\_frame\_ready \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.703 protocol\_control\_fsm\_ide\_is\_arbitration \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                             |
| $2.704 protocol\_control\_fsm\_arbitration\_lost\_condition \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                     |
| $2.705 protocol\_control\_fsm\_arbitration\_lost\_i \ \dots \ $                                                         |
| $2.706 protocol\_control\_fsm\_tx\_failed \dots \dots$                            |
| $2.707 protocol\_control\_fsm\_store\_metadata\_d \ldots \ldots$ |
| $2.708 protocol\_control\_fsm\_store\_data\_d \dots \dots$                        |
| 2.709protocol control fsm rec valid d                                                                                                                                                   |

| $2.710 protocol\_control\_fsm\_rec\_abort\_d \dots \dots$                                                                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.711 protocol\_control\_fsm\_go\_to\_suspend \dots \dots$                                                                                                                                                                                                                             |
| $2.712 protocol\_control\_fsm\_go\_to\_stuff\_count  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                             |
| $2.713 protocol\_control\_fsm\_rx\_store\_base\_id\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                 |
| $2.714 protocol\_control\_fsm\_rx\_store\_ext\_id\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                            |
| $2.715 protocol\_control\_fsm\_rx\_store\_ide\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                |
| $2.716 protocol\_control\_fsm\_rx\_store\_rtr\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                      |
| $2.717 protocol\_control\_fsm\_rx\_store\_edl\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                |
| $2.718 protocol\_control\_fsm\_rx\_store\_dlc\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                |
| $2.719 protocol\_control\_fsm\_rx\_store\_esi\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                      |
| $2.720 protocol\_control\_fsm\_rx\_store\_brs\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                |
| $2.721 protocol\_control\_fsm\_rx\_store\_stuff\_count\_i \ldots \ldots$                                                                                                                                                                                               |
| $2.722 protocol\_control\_fsm\_rx\_clear\_i \ \dots \ $                                                                                                                                                                                                                                                                       |
| $2.723 protocol\_control\_fsm\_tx\_load\_base\_id\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                  |
| $2.724 protocol\_control\_fsm\_tx\_load\_ext\_id\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                   |
| $2.725 protocol\_control\_fsm\_tx\_load\_dlc\_i\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                                                                                                                                                                                                                                      |
| $2.726 protocol\_control\_fsm\_tx\_load\_data\_word\_i \ \dots \ $                                                                                                                                                                                                                                                            |
| $2.727 protocol\_control\_fsm\_tx\_load\_stuff\_count\_i \ \dots \ $                                                                                                                                                                                                                                                          |
| $2.728 protocol\_control\_fsm\_tx\_load\_crc\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                       |
| $2.729 protocol\_control\_fsm\_tx\_shift\_ena\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                |
| $2.730 protocol\_control\_fsm\_form\_err\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                           |
| $2.731 protocol\_control\_fsm\_ack\_err\_i \dots \dots$                                                                                                                                                                                                                                 |
| $2.732 protocol\_control\_fsm\_ack\_err\_flag \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                         |
| $2.733 protocol\_control\_fsm\_ack\_err\_flag\_clr \dots \dots$                                                                                                                                                                                                                         |
| $2.734 protocol\_control\_fsm\_crc\_err\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                            |
| $2.735 protocol\_control\_fsm\_bit\_err\_arb\_i \ \dots \ $                                                                                                                                                                                                                                                                   |
| $2.736 protocol\_control\_fsm\_sp\_control\_switch\_data \ \ldots \ \ldots \ \ldots \ 370 protocol\_control\_fsm\_sp\_control\_switch\_data \ \ldots \ \ldots \ \ldots \ 370 protocol\_control\_fsm\_sp\_control\_switch\_data \ \ldots \ \ldots \ \ldots \ \ldots \ 370 protocol\_control\_switch\_data \ \ldots \ $ |
| $2.737 protocol\_control\_fsm\_sp\_control\_switch\_nominal \\ \ldots \\ \ldots \\ 370$                                                                                                                                                                                                                                                                                                       |
| $2.738 protocol\_control\_fsm\_switch\_to\_ssp~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~$                                                                                                                                                                                                                                                                                                          |
| $2.739 protocol\_control\_fsm\_sp\_control\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                        |
| $2.740 protocol\_control\_fsm\_sp\_control\_d  .  .  .  .  .  .  .  .  .  $                                                                                                                                                                                                                                                                                                                   |
| $2.741 protocol\_control\_fsm\_sp\_control\_q\_i \ \dots \ $                                                                                                                                                                                                                                                                  |
| $2.742 protocol\_control\_fsm\_ssp\_reset\_i \dots \dots$                                                                                                                                                                                                                               |
| 2.7/3 protocol control fsm sync control d                                                                                                                                                                                                                                                                                                                                                     |

| $2.744 protocol\_control\_fsm\_sync\_control\_q  .  .  .  .  .  .  .  .  .  $                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.745 protocol\_control\_fsm\_perform\_hsync \dots \dots$                         |
| $2.746 protocol\_control\_fsm\_primary\_err\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                   |
| $2.747 protocol\_control\_fsm\_err\_delim\_late\_i \ \dots \ $                                                           |
| $2.748 protocol\_control\_fsm\_set\_err\_active\_i \ldots \ldots$ |
| $2.749 protocol\_control\_fsm\_set\_transmitter\_i \ \dots \ $                                                           |
| $2.750 protocol\_control\_fsm\_set\_receiver\_i \ \dots \ $                                                              |
| $2.751 protocol\_control\_fsm\_set\_idle\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                |
| $2.752 protocol\_control\_fsm\_first\_err\_delim\_d \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                              |
| $2.753 protocol\_control\_fsm\_first\_err\_delim\_q \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                              |
| $2.754 protocol\_control\_fsm\_stuff\_enable\_set \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.755 protocol\_control\_fsm\_stuff\_enable\_clear \dots \dots$                   |
| $2.756 protocol\_control\_fsm\_destuff\_enable\_set  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| $2.757 protocol\_control\_fsm\_destuff\_enable\_clear \ \dots \ $                                                        |
| $2.758 protocol\_control\_fsm\_bit\_err\_disable \dots \dots$                      |
| $2.759 protocol\_control\_fsm\_bit\_err\_disable\_receiver \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.760 protocol\_control\_fsm\_sof\_pulse\_i \ldots \ldots$       |
| $2.761 protocol\_control\_fsm\_compl\_ctr\_ena\_i \ \dots \ $                                                            |
| $2.762 protocol\_control\_fsm\_tick\_state\_reg \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                  |
| $2.763 protocol\_control\_fsm\_br\_shifted\_i \ \dots \ $                                                                |
| $2.764 protocol\_control\_fsm\_is\_arbitration\_i \ \dots \ $                                                            |
| $2.765 protocol\_control\_fsm\_crc\_spec\_enable\_i  .  .  .  .  .  .  .  .  .  $                                                                                                        |
| $2.766 protocol\_control\_fsm\_load\_init\_vect\_i  .  .  .  .  .  .  .  .  .  $                                                                                                         |
| $2.767 protocol\_control\_fsm\_drv\_bus\_off\_reset\_q\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                          |
| $2.768 protocol\_control\_fsm\_retr\_ctr\_clear\_i\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                              |
| $2.769 protocol\_control\_fsm\_retr\_ctr\_add\_i  .  .  .  .  .  .  .  .  .  $                                                                                                           |
| $2.770 protocol\_control\_fsm\_decrement\_rec\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.771 protocol\_control\_fsm\_retr\_ctr\_add\_block \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                             |
| $2.772 protocol\_control\_fsm\_retr\_ctr\_add\_block\_clr \ \dots $                |
| $2.773 protocol\_control\_fsm\_block\_txtb\_unlock \ \ \ldots \ \ \ldots \ \ \ \ \ \ \ \ \ \ \ \ \ $                                                                                     |
| $2.774 protocol\_control\_fsm\_tx\_frame\_no\_sof\_d  .  .  .  .  .  .  .  .  .  $                                                                                                       |
| $2.775 protocol\_control\_fsm\_tx\_frame\_no\_sof\_q  .  .  .  .  .  .  .  .  .  $                                                                                                       |
| $2.776 protocol\_control\_fsm\_ctrl\_signal\_upd \dots \dots$                      |
| 2.777protocol control fsm clr bus off rst flg                                                                                                                                            |

| $2.778 protocol\_control\_fsm\_pex\_on\_fdf\_enable \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.779 protocol\_control\_fsm\_pex\_on\_res\_enable \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                        |
| $2.780 protocol\_control\_fsm\_rx\_data\_nbs\_prev \ \dots \ $                                     |
| $2.781 protocol\_control\_fsm\_pexs\_set \dots \dots$        |
| $2.782 protocol\_control\_fsm\_tran\_frame\_type\_i \ \dots \ $                                    |
| $2.783 protocol\_control\_fsm\_txtb\_clk\_en\_d  .  .  .  .  .  .  .  .  .  $                                                                                      |
| $2.784 protocol\_control\_fsm\_txtb\_clk\_en\_q  .  .  .  .  .  .  .  .  .  $                                                                                      |
| $2.785 reintegration\_counter\_reinteg\_ctr\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                            |
| $2.786 retransmitt\_counter\_retr\_ctr\_ce  .  .  .  .  .  .  .  .  .  $                                                                                           |
| 2.787rst_sync_rff                                                                                                                                                  |
| $2.788 rx\_buffer\_drv\_erase\_rx  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.789 \text{rx\_buffer\_drv\_read\_start}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                       |
| $2.790 rx\_buffer\_drv\_clr\_ovr \ \dots \ $                                                       |
| $2.791 rx\_buffer\_drv\_rtsopt \dots \dots$                  |
| $2.792 \text{rx\_buffer\_read\_pointer} \ \dots \ $                                                |
| $2.793 \text{rx\_buffer\_read\_pointer\_inc\_1} \dots \dots$ |
| $2.794 \text{rx\_buffer\_write\_pointer} \qquad . \qquad $                                 |
| $2.795 \text{rx\_buffer\_write\_pointer\_raw}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                    |
| $2.796 rx\_buffer\_write\_pointer\_ts  .  .  .  .  .  .  .  .  .  $                                                                                                |
| $2.797 rx\_buffer\_rx\_mem\_free\_i \ \dots \ $                                                    |
| $2.798 \text{rx\_buffer\_memory\_write\_data}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                    |
| $2.799 \text{rx\_buffer\_data\_overrun\_flg}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                     |
| $2.800 rx\_buffer\_data\_overrun\_i \ \dots \ $                                                    |
| $2.801 \text{rx\_buffer\_overrun\_condition} \ \dots \ $                                           |
| $2.802 rx\_buffer\_rx\_empty\_i  .  .  .  .  .  .  .  .  .  $                                                                                                      |
| $2.803 \text{rx\_buffer\_is\_free\_word} \dots \dots$        |
| $2.804 rx\_buffer\_commit\_rx\_frame \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.805 rx\_buffer\_commit\_overrun\_abort \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.806 rx\_buffer\_read\_increment \dots \dots$              |
| $2.807 rx\_buffer\_write\_raw\_OK  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.808 rx\_buffer\_write\_raw\_intent \dots \dots$           |
| 2.809rx_buffer_write_ts                                                                                                                                            |
| 2.810rx_buffer_stored_ts                                                                                                                                           |
| 2.811ry buffer data selector 305                                                                                                                                   |

| 2.812rx_buffer_store_ts_wr_ptr                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.813 rx\_buffer\_inc\_ts\_wr\_ptr \dots \dots$                    |
| $2.814 rx\_buffer\_reset\_overrun\_flag  $                                                                                                                                |
| $2.815 \text{rx\_buffer\_frame\_form\_w} \dots \dots$               |
| $2.816 rx\_buffer\_timestamp\_capture \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                             |
| $2.817 rx\_buffer\_timestamp\_capture\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                         |
| $2.818 rx\_buffer\_RAM\_write \ldots 397$                                                                                                                                 |
| $2.819 rx\_buffer\_RAM\_data\_out \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                 |
| $2.820 rx\_buffer\_RAM\_write\_address  .  .  .  .  .  .  .  .  . $                                                                                                       |
| $2.821 \text{rx\_buffer\_RAM\_read\_address} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                      |
| $2.822 rx\_buffer\_rx\_buf\_res\_n\_d \dots \dots$                  |
| $2.823 rx\_buffer\_rx\_buf\_res\_n\_q  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                                                   |
| $2.824 rx\_buffer\_rx\_buf\_res\_n\_q\_scan \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.825 rx\_buffer\_rx\_buf\_ram\_clk\_en  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.826 rx\_buffer\_clk\_ram \qquad $                                                                                                                                      |
| $2.827 \text{rx\_buffer\_fsm\_rx\_fsm\_ce} \ \dots \ $                                                    |
| $2.828 rx\_buffer\_fsm\_cmd\_join \dots \dots$                      |
| $2.829 rx\_buffer\_pointers\_write\_pointer\_raw\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.830 rx\_buffer\_pointer\_ts\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.831 \text{rx\_buffer\_ram\_port\_a\_address\_i} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                |
| $2.832 rx\_buffer\_ram\_port\_a\_write\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                         |
| $2.833 rx\_buffer\_ram\_port\_a\_data\_in\_i  .  .  .  .  .  .  .  .  .  $                                                                                                |
| $2.834 rx\_buffer\_ram\_port\_b\_address\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.835 \text{rx\_buffer\_ram\_port\_b\_data\_out\_i}  .  .  .  .  .  .  .  .  .  $                                                                                        |
| $2.836 rx\_buffer\_ram\_tst\_ena \ldots \ldots$    |
| $2.837 \text{rx\_buffer\_ram\_tst\_addr} \dots \dots$               |
| $2.838 rx\_shift\_reg\_res\_n\_i\_d \dots \dots$                    |
| $2.839 rx\_shift\_reg\_res\_n\_i\_q \ldots \ldots$ |
| $2.840 rx\_shift\_reg\_res\_n\_i\_q\_scan \dots \dots$              |
| $2.841 rx\_shift\_reg\_rx\_shift\_reg\_q  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.842 rx\_shift\_reg\_rx\_shift\_cmd  .  .  .  .  .  .  .  .  .  $                                                                                                       |
| $2.843 rx\_shift\_reg\_rx\_shift\_in\_sel\_demuxed \dots \dots$     |
| $2.844 rx\_shift\_reg\_rec\_is\_rtr\_i \ \dots \ $                                                        |
| 2.845ry shift reg rec frame type i                                                                                                                                        |

| $2.846 sample\_mux\_sample \dots \dots$                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.847 sample\_mux\_prev\_sample\_d  .  .  .  .  .  .  .  .  .  $                                                                                                     |
| $2.848 sample\_mux\_prev\_sample\_q  .  .  .  .  .  .  .  .  .  $                                                                                                     |
| $2.849 segment\_end\_detector\_req\_input \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                     |
| $2.850 segment\_end\_detector\_segm\_end\_req\_capt\_d \ \dots \ $                                    |
| $2.851 segment\_end\_detector\_segm\_end\_req\_capt\_q \ \dots \ $                                    |
| $2.852 segment\_end\_detector\_segm\_end\_req\_capt\_ce \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                       |
| $2.853 segment\_end\_detector\_segm\_end\_req\_capt\_clr \ \dots \ $                                  |
| $2.854 segment\_end\_detector\_segm\_end\_req\_capt\_dq  .  .  .  .  .  .  .  .  .  $                                                                                 |
| $2.855 segment\_end\_detector\_segm\_end\_nbt\_valid \ \dots \ $                                      |
| $2.856 segment\_end\_detector\_segm\_end\_dbt\_valid \ \dots \ $                                      |
| $2.857 segment\_end\_detector\_segm\_end\_nbt\_dbt\_valid \\ \ldots \\ $              |
| $2.858 segment\_end\_detector\_tseg1\_end\_req\_valid  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.859 segment\_end\_detector\_tseg2\_end\_req\_valid  .  .  .  .  .  .  .  .  .  $                                                                                   |
| $2.860 segment\_end\_detector\_h\_sync\_valid\_i  .  .  .  .  .  .  .  .  .  $                                                                                        |
| $2.861 segment\_end\_detector\_segment\_end\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                |
| $2.862 segment\_end\_detector\_nbt\_tq\_active \ \dots \ $                                            |
| $2.863 segment\_end\_detector\_dbt\_tq\_active \ \dots \ $                                            |
| $2.864 segment\_end\_detector\_bt\_ctr\_clear\_i \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                              |
| $2.865 shift\_reg\_shift\_regs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.866 shift\_reg\_next\_shift\_reg\_val  .  .  .  .  .  .  .  .  .  $                                                                                                |
| $2.867 shift\_reg\_byte\_shift\_reg\_in \ \dots \ $                                                   |
| $2.868 shift\_reg\_preload\_shift\_regs \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.869 shift\_reg\_preload\_next\_shift\_reg\_val \ \dots \ $                                         |
| $2.870 sig\_sync\_rff \qquad \dots \qquad$                    |
| $2.871 ssp\_generator\_btmc\_d \dots \dots$                     |
| $2.872 ssp\_generator\_btmc\_q  .  .  .  .  .  .  .  .  .  $                                                                                                          |
| $2.873 ssp\_generator\_btmc\_add \ldots $      |
| $2.874 ssp\_generator\_btmc\_ce \ldots \ldots$ |
| $2.875 ssp\_generator\_btmc\_meas\_running\_d \ \dots \ $                                             |
| $2.876 ssp\_generator\_btmc\_meas\_running\_q \ \dots \ $                                             |
| $2.877 ssp\_generator\_sspc\_d \dots \dots$                     |
| $2.878 ssp\_generator\_sspc\_q \ldots \ldots$  |
| 2.879ssp generator sspc ce 418                                                                                                                                        |

| $2.880 ssp\_generator\_sspc\_expired \dots \dots$             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.881 ssp\_generator\_sspc\_threshold \dots \dots$           |
| $2.882 ssp\_generator\_sspc\_add \dots $                      |
| $2.883 ssp\_generator\_first\_ssp\_d \dots \dots$             |
| $2.884 ssp\_generator\_first\_ssp\_q \dots \dots$             |
| $2.885 ssp\_generator\_sspc\_ena\_d \ \dots \ $                                                     |
| $2.886 ssp\_generator\_sspc\_ena\_q \ \dots \ $                                                     |
| $2.887 ssp\_generator\_ssp\_delay\_padded \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.888 synchronisation\_checker\_resync\_edge \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                               |
| $2.889 synchronisation\_checker\_h\_sync\_edge \ \dots \ $                                          |
| $2.890 synchronisation\_checker\_h\_or\_re\_sync\_edge \ \dots \ $                                  |
| $2.891 synchronisation\_checker\_sync\_flag \\ \ldots \\ $                          |
| $2.892 synchronisation\_checker\_sync\_flag\_ce \ \dots \ $                                         |
| $2.893 synchronisation\_checker\_sync\_flag\_nxt \dots \dots$ |
| $2.894 test\_registers\_reg\_map\_reg\_sel \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                  |
| $2.895 test\_registers\_reg\_map\_read\_data\_mux\_in \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                       |
| $2.896 test\_registers\_reg\_map\_read\_data\_mask\_n  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                             |
| $2.897 test\_registers\_reg\_map\_read\_mux\_ena \ \dots \ $                                        |
| $2.898 trigger\_generator\_rx\_trig\_req\_q \ \dots \ $                                             |
| $2.899 trigger\_generator\_tx\_trig\_req\_flag\_d \ \dots \ $                                       |
| $2.900 trigger\_generator\_tx\_trig\_req\_flag\_q \ \dots \ $                                       |
| $2.901 trigger\_generator\_tx\_trig\_req\_flag\_dq  .  .  .  .  .  .  .  .  .  $                                                                                    |
| $2.902 trigger\_mux\_tx\_trigger\_q \ \dots \ $                                                     |
| $2.903 trv\_delay\_meas\_trv\_meas\_progress\_d \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                             |
| $2.904 trv\_delay\_meas\_trv\_meas\_progress\_q\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                            |
| $2.905 trv\_delay\_meas\_trv\_meas\_progress\_del \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                           |
| $2.906 trv\_delay\_meas\_trv\_delay\_ctr\_q \dots \dots$      |
| $2.907 trv\_delay\_meas\_trv\_delay\_ctr\_d \dots \dots$      |
| $2.908 trv\_delay\_meas\_trv\_delay\_ctr\_add \ \dots \$                                            |
| $2.909 trv\_delay\_meas\_trv\_delay\_ctr\_q\_padded \dots \dots$    |
| $2.910 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_d \ \dots \ $                                        |
| $2.911 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_q \ \dots \ $                                        |
| $2.912 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_q\_scan \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                      |
| 2 913try delay meas ssp shadow ce 429                                                                                                                               |

| 2.914trv_delay_meas_ssp_delay_raw                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.915 trv\_delay\_meas\_ssp\_delay\_saturated \\ \ldots \\ $                                |
| $2.916 trv\_delay\_meas\_trv\_delay\_sum \qquad $                                                                                                                            |
| $2.917 tx\_arbitrator\_select\_buf\_avail \dots \dots$                 |
| $2.918 tx\_arbitrator\_txtb\_selected\_input \qquad . \qquad $                                       |
| $2.919 tx\_arbitrator\_txtb\_timestamp \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                               |
| $2.920 tx\_arbitrator\_timestamp\_valid \dots \dots$                   |
| $2.921 tx\_arbitrator\_select\_index\_changed  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.922 tx\_arbitrator\_validated\_buffer \dots \dots$                  |
| $2.923 tx\_arbitrator\_ts\_low\_internal \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                             |
| $2.924 tx\_arbitrator\_tran\_dlc\_dbl\_buf  .  .  .  .  .  .  .  .  .  $                                                                                                     |
| $2.925 tx\_arbitrator\_tran\_is\_rtr\_dbl\_buf \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.926 tx\_arbitrator\_tran\_ident\_type\_dbl\_buf \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.927 tx\_arbitrator\_tran\_frame\_type\_dbl\_buf$                                                                                                                          |
| $2.928 tx\_arbitrator\_tran\_brs\_dbl\_buf  .  .  .  .  .  .  .  .  .  $                                                                                                     |
| $2.929 tx\_arbitrator\_tran\_dlc\_com \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.930 tx\_arbitrator\_tran\_is\_rtr\_com \ \dots \ $                                                        |
| $2.931 tx\_arbitrator\_tran\_ident\_type\_com  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.932 tx\_arbitrator\_tran\_frame\_type\_com~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.~.$                                                                                         |
| $2.933 tx\_arbitrator\_tran\_brs\_com \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                |
| $2.934 tx\_arbitrator\_tran\_frame\_valid\_com \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                       |
| $2.935 tx\_arbitrator\_tran\_identifier\_com  .  .  .  .  .  .  .  .  .  $                                                                                                   |
| $2.936 tx\_arbitrator\_load\_ts\_lw\_addr \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                            |
| $2.937 tx\_arbitrator\_load\_ts\_uw\_addr \dots $                      |
| $2.938 tx\_arbitrator\_load\_ffmt\_w\_addr \ \dots \ $                                                       |
| $2.939 tx\_arbitrator\_load\_ident\_w\_addr  .  .  .  .  .  .  .  .  .  $                                                                                                    |
| $2.940 tx\_arbitrator\_store\_ts\_l\_w \dots \dots$                    |
| $2.941 tx\_arbitrator\_store\_md\_w \ldots \ldots$    |
| $2.942 tx\_arbitrator\_store\_ident\_w \ldots \ldots$ |
| $2.943 tx\_arbitrator\_buffer\_md\_w \ \dots \ $                                                             |
| $2.944 tx\_arbitrator\_store\_last\_txtb\_index \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                      |
| $2.945 tx\_arbitrator\_frame\_valid\_com\_set  .  .  .  .  .  .  .  .  .  $                                                                                                  |
| $2.946 tx\_arbitrator\_frame\_valid\_com\_clear \ \dots \ $                                                  |
| 2.947ty arbitrator ty arb locked                                                                                                                                             |

| 2.948tx_arbitrator_txtb_meta_clk_en                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.949 tx\_arbitrator\_drv\_tttm\_ena \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                 |
| $2.950 tx\_arbitrator\_fsm\_tx\_arb\_fsm\_ce \ \dots \ $                                      |
| $2.951 tx\_arbitrator\_fsm\_fsm\_wait\_state\_d  .  .  .  .  .  .  .  .  .  $                                                                                 |
| $2.952 tx\_arbitrator\_fsm\_fsm\_wait\_state\_q  .  .  .  .  .  .  .  .  .  $                                                                                 |
| $2.953 tx\_data\_cache\_tx\_cache\_mem \ \dots \ $                                            |
| $2.954 tx\_shift\_reg\_tx\_sr\_output  .  .  .  .  .  .  .  .  .  $                                                                                           |
| $2.955 tx\_shift\_reg\_tx\_sr\_ce \dots \dots$          |
| $2.956 tx\_shift\_reg\_tx\_sr\_pload \dots \dots$       |
| $2.957 tx\_shift\_reg\_tx\_sr\_pload\_val \dots \dots$  |
| $2.958 tx\_shift\_reg\_tx\_base\_id \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.959tx\_shift\_reg\_tx\_ext\_id  .  .  .  .  .  .  .  .  .  $                                                                                               |
| $2.960 tx\_shift\_reg\_tx\_crc \dots $                  |
| $2.961 tx\_shift\_reg\_bst\_ctr\_grey \dots \dots$      |
| $2.962 tx\_shift\_reg\_bst\_parity  .  .  .  .  .  .  .  .  .  $                                                                                              |
| $2.963 tx\_shift\_reg\_stuff\_count \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                   |
| $2.964 txt\_buffer\_txtb\_user\_accessible \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                            |
| $2.965 txt\_buffer\_hw\_cbs  .  .  .  .  .  .  .  .  .  $                                                                                                     |
| 2.966txt_buffer_sw_cbs                                                                                                                                        |
| $2.967 txt\_buffer\_txtb\_unmask\_data\_ram \qquad $                                                                                                          |
| $2.968 txt\_buffer\_txtb\_port\_b\_data\_i \dots \dots$ |
| $2.969 txt\_buffer\_ram\_write \dots \dots$             |
| $2.970 txt\_buffer\_ram\_read\_address \ . \ . \ . \ . \ . \ . \ . \ . \ . \$                                                                                 |
| $2.971 txt\_buffer\_txtb\_ram\_clk\_en  .  .  .  .  .  .  .  .  .  $                                                                                          |
| $2.972 txt\_buffer\_clk\_ram \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                          |
| $2.973 txt\_buffer\_fsm\_abort\_applied \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                               |
| $2.974 txt\_buffer\_fsm\_txt\_fsm\_ce \dots \dots$      |
| $2.975 txt\_buffer\_fsm\_go\_to\_failed \dots \dots$    |
| $2.976 txt\_buffer\_fsm\_transient\_state \dots \dots$  |
| $2.977 txt\_buffer\_ram\_port\_a\_address\_i \ \dots \ $                                      |
| $2.978 txt\_buffer\_ram\_port\_a\_write\_i  .  .  .  .  .  .  .  .  .  $                                                                                      |
| $2.979 txt\_buffer\_ram\_port\_a\_data\_in\_i\ \dots \ \dots$                                 |
| $2.980 txt\_buffer\_ram\_port\_b\_address\_i \ \dots \ $                                      |
| 2.981tyt buffer ram port b data out i                                                                                                                         |

| $2.982 txt\_buffer\_ram\_tst\_ena \dots \dots$                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $2.983 txt\_buffer\_ram\_tst\_addr\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots\dots$ |
| $2.984 access\_signaler\_be\_active \qquad $                                                                                                                                                                       |
| $2.985 access\_signaler\_access\_in \dots \dots$                                                             |
| $2.986 access\_signaler\_access\_active \qquad $                                                                                                                                                                   |
| $2.987 access\_signaler\_access\_active\_reg \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                               |
| $2.988 address\_decoder\_addr\_dec\_i  .  .  .  .  .  .  .  .  .  $                                                                                                                                                |
| $2.989 address\_decoder\_addr\_dec\_enabled\_i \ \dots \ $                                                                                         |
| $2.990 car field\_regs \ / \ doc \ / \ car field\_regs.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                  |
| 2.991Summary                                                                                                                                                                                                       |
| 2.992VERSION0                                                                                                                                                                                                      |
| 2.993VERSION1                                                                                                                                                                                                      |
| 2.994VERSION2                                                                                                                                                                                                      |
| 2.995VERSION3                                                                                                                                                                                                      |
| 2.996VERSION4                                                                                                                                                                                                      |
| 2.997JEDEC_IDCODE                                                                                                                                                                                                  |
| 2.998GENERIC_SCRATCH0                                                                                                                                                                                              |
| 2.999GENERIC_SCRATCH1                                                                                                                                                                                              |
| 2.100 <b>M</b> OST_RST                                                                                                                                                                                             |
| 2.100PERIPH_RST                                                                                                                                                                                                    |
| 2.100 <b>2</b> AFETY_ISLAND_RST                                                                                                                                                                                    |
| 2.100 <b>3</b> ECURITY_ISLAND_RST                                                                                                                                                                                  |
| $2.100 \P \text{ULP\_CLUSTER\_RST} \qquad . \qquad $                                                                                       |
| 2.100 <b>S</b> PATZ_CLUSTER_RST                                                                                                                                                                                    |
| 2.100 <b>6</b> .2_RST                                                                                                                                                                                              |
| 2.100 <b>P</b> ERIPH_ISOLATE                                                                                                                                                                                       |
| 2.100 <b>8</b> AFETY_ISLAND_ISOLATE                                                                                                                                                                                |
| $2.100 \textbf{9} \texttt{ECURITY\_ISLAND\_ISOLATE} \qquad . \qquad $                                                                      |
| 2.101 <b>@</b> ULP_CLUSTER_ISOLATE                                                                                                                                                                                 |
| 2.101\$PATZ_CLUSTER_ISOLATE                                                                                                                                                                                        |
| 2.101 <b>½</b> 2_ISOLATE                                                                                                                                                                                           |
| 2.101 <b>P</b> ERIPH_ISOLATE_STATUS                                                                                                                                                                                |
| 2.101 <b>\$</b> AFETY_ISLAND_ISOLATE_STATUS                                                                                                                                                                        |
| 2.101 <b>S</b> ECURITY ISLAND ISOLATE STATUS                                                                                                                                                                       |

| 2.101 PULP_CLUSTER_ISOLATE_STATUS                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.101\$PATZ_CLUSTER_ISOLATE_STATUS                                                                                                                                    |
| 2.101\&2_ISOLATE_STATUS                                                                                                                                               |
| 2.101 <b>P</b> ERIPH_CLK_EN                                                                                                                                           |
| 2.102 <b>6</b> AFETY_ISLAND_CLK_EN                                                                                                                                    |
| 2.102\$ECURITY_ISLAND_CLK_EN                                                                                                                                          |
| 2.102 <b>P</b> ULP_CLUSTER_CLK_EN                                                                                                                                     |
| 2.102 <b>\$</b> PATZ_CLUSTER_CLK_EN                                                                                                                                   |
| 2.102 <b>1</b> 2_CLK_EN                                                                                                                                               |
| 2.102 <b>\PERIPH_CLK_SEL</b>                                                                                                                                          |
| 2.102 <b>6</b> AFETY_ISLAND_CLK_SEL                                                                                                                                   |
| 2.102 <b>\$</b> ECURITY_ISLAND_CLK_SEL                                                                                                                                |
| 2.102 <b>\mathbb{P}</b> ULP_CLUSTER_CLK_SEL                                                                                                                           |
| 2.102 <b>S</b> PATZ_CLUSTER_CLK_SEL                                                                                                                                   |
| 2.103 <b>0</b> .2_CLK_SEL                                                                                                                                             |
| 2.103PERIPH_CLK_DIV_VALUE                                                                                                                                             |
| 2.103 <b>2</b> AFETY_ISLAND_CLK_DIV_VALUE                                                                                                                             |
| 2.103 <b>8</b> ECURITY_ISLAND_CLK_DIV_VALUE                                                                                                                           |
| $2.103 \rlap{\rlap/}EULP\_CLUSTER\_CLK\_DIV\_VALUE \dots \dots$ |
| 2.103 <b>\$</b> PATZ_CLUSTER_CLK_DIV_VALUE                                                                                                                            |
| 2.103 <b>6</b> .2_CLK_DIV_VALUE                                                                                                                                       |
| 2.103 <b>T</b> HOST_FETCH_ENABLE                                                                                                                                      |
| 2.103 <b>8</b> AFETY_ISLAND_FETCH_ENABLE                                                                                                                              |
| 2.103 <b>S</b> ECURITY_ISLAND_FETCH_ENABLE                                                                                                                            |
| 2.104PULP_CLUSTER_FETCH_ENABLE                                                                                                                                        |
| 2.104\$PATZ_CLUSTER_DEBUG_REQ                                                                                                                                         |
| 2.104PHOST_BOOT_ADDR                                                                                                                                                  |
| 2.104 <b>8</b> AFETY_ISLAND_BOOT_ADDR                                                                                                                                 |
| 2.104\$ECURITY_ISLAND_BOOT_ADDR                                                                                                                                       |
| 2.104 <b>\P</b> ULP_CLUSTER_BOOT_ADDR                                                                                                                                 |
| 2.104 <b>6</b> PATZ_CLUSTER_BOOT_ADDR                                                                                                                                 |
| 2.104 <b>P</b> ULP_CLUSTER_BOOT_ENABLE                                                                                                                                |
| 2.1048PATZ_CLUSTER_BUSY                                                                                                                                               |
| 2 104PHLP CLUSTER BUSY 475                                                                                                                                            |

| 2.105 <b>P</b> ULP_CLUSTER_EOC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.105ETH_RGMII_PHY_CLK_DIV_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $2.105 \columnwidth \columnwid$ |
| 2.105 <b>E</b> TH_MDIO_CLK_DIV_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| $2.105 \hbox{\rlap{\it \&}} TH\_MDIO\_CLK\_DIV\_VALUE \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2.1055heshire / doc / registers.md                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.105 <b>G</b> ummary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.105\( \)cratch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.1058oot_mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $2.105 \mathfrak{P}tc\_freq \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $2.106 \mathbf{\hat{p}} latform\_rom \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.106 hum_int_harts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $2.106$ <u>Paw_features</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.106 <b>H</b> c_size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $2.106 \pm \text{ga\_params} \dots \dots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $2.1065 lic\ /\ doc\ /\ clicint\_registers.md\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\ .\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.106 <b>6</b> ummary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.106 CLICINT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $2.1068 lic / doc / clictv\_registers.md \ldots \ldots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.106Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.107 <b>C</b> LICINTV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.107¢lic / doc / clicvs_registers.md                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.1073 ummary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2.107\$sprio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.1074lic / doc / mclic_registers.md                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.107 <b>S</b> ummary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.107 <b>M</b> CLICCFG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.107 CLICMNXTICONF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| $2.1078 lint / doc / registers.md \\ \ldots \\ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.107 <b>S</b> ummary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.108 <b>M</b> SIP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.108MTIMECMP_LOW0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.108 <b>M</b> TIMECMP_HIGH0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.108MTIMECMP LOW1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| 2.1084MTIMECMP_HIGH1                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.108MTIME_LOW                                                                                                                                                         |
| 2.108 <b>6</b> MTIME_HIGH                                                                                                                                              |
| $2.108 \overline{\epsilon} l\_event\_unit \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                         |
| 2.108 <b>S</b> ummary                                                                                                                                                  |
| 2.108 <b>£</b> VT_MASK                                                                                                                                                 |
| 2.109 <b>©</b> VT_MASK_AND                                                                                                                                             |
| 2.109EVT_MASK_OR                                                                                                                                                       |
| 2.109 <b>2</b> RQ_MASK                                                                                                                                                 |
| 2.109 <b>B</b> RQ_MASK_AND                                                                                                                                             |
| 2.109 <b>4</b> RQ_MASK_OR                                                                                                                                              |
| 2.109CLOCK_STATUS                                                                                                                                                      |
| 2.109 <b>©</b> VENT_BUFFER                                                                                                                                             |
| 2.109EVENT_BUFFER_MASKED                                                                                                                                               |
| $2.109 \hbox{\rlap{\it E}VENT\_BUFFER\_IRQ\_MASKED} \dots \dots$ |
| 2.109 <b>£</b> VENT_BUFFER_CLEAR                                                                                                                                       |
| 2.110 <b>6</b> W_EVENT_MASK                                                                                                                                            |
| 2.110\$W_EVENT_MASK_AND                                                                                                                                                |
| 2.110 <b>2</b> W_EVENT_MASK_OR                                                                                                                                         |
| 2.110 <b>E</b> VENT_WAIT                                                                                                                                               |
| 2.110 EVENT_WAIT_CLEAR                                                                                                                                                 |
| 2.110 <b>H</b> W_DISPATCH_PUSH_TASK                                                                                                                                    |
| 2.110 <b>6</b> IW_DISPATCH_POP_TASK                                                                                                                                    |
| $2.110 \mbox{HW\_DISPATCH\_PUSH\_TEAM\_CONFIG} \ \dots \ $                                             |
| 2.110\delta\w_MUTEX_0_MSG_PUT498                                                                                                                                       |
| 2.110 <b>9</b> HW_MUTEX_0_MSG_GET                                                                                                                                      |
| 2.111 <b>0</b> HW_MUTEX_1_MSG_PUT                                                                                                                                      |
| 2.111 <b>H</b> W_MUTEX_1_MSG_GET                                                                                                                                       |
| 2.111 <b>2</b> W_EVENT_0_TRIG                                                                                                                                          |
| 2.111 <b>3</b> W_EVENT_1_TRIG                                                                                                                                          |
| 2.111 <b>\$</b> W_EVENT_2_TRIG                                                                                                                                         |
| 2.111 <b>5</b> W_EVENT_3_TRIG                                                                                                                                          |
| 2.111 <b>6</b> W_EVENT_4_TRIG                                                                                                                                          |
| 2.111\$W EVENT 5 TRIC 501                                                                                                                                              |

| 2.1118W_EVENT_6_TRIG                                   |
|--------------------------------------------------------|
| 2.111 <b>S</b> W_EVENT_7_TRIG                          |
| 2.112 <b>6</b> W_EVENT_0_TRIG_WAIT                     |
| 2.112\$W_EVENT_1_TRIG_WAIT                             |
| 2.112 <b>3</b> W_EVENT_2_TRIG_WAIT                     |
| 2.112 <b>3</b> W_EVENT_3_TRIG_WAIT                     |
| 2.112 <b>\$</b> W_EVENT_4_TRIG_WAIT                    |
| 2.112 <b>5</b> W_EVENT_5_TRIG_WAIT                     |
| 2.112 <b>6</b> W_EVENT_6_TRIG_WAIT                     |
| 2.112 <b>5</b> W_EVENT_7_TRIG_WAIT                     |
| 2.112 <b>8</b> W_EVENT_0_TRIG_WAIT_CLEAR               |
| 2.112 <b>9</b> W_EVENT_1_TRIG_WAIT_CLEAR               |
| 2.113 <b>6</b> W_EVENT_2_TRIG_WAIT_CLEAR               |
| 2.113\$W_EVENT_3_TRIG_WAIT_CLEAR                       |
| 2.113 <b>3</b> W_EVENT_4_TRIG_WAIT_CLEAR               |
| 2.113 <b>3</b> W_EVENT_5_TRIG_WAIT_CLEAR               |
| 2.113\$\text{\text{W_EVENT_6_TRIG_WAIT_CLEAR}}         |
| 2.113 <b>5</b> W_EVENT_7_TRIG_WAIT_CLEAR               |
| 2.113 <b>6</b> OC_PERIPH_EVENT_ID                      |
| 2.113 <b>T</b> HW_BARRIER_0_TRIG_MASK                  |
| 2.113 <b>&amp;</b> IW_BARRIER_1_TRIG_MASK              |
| 2.113 <b>9</b> HW_BARRIER_2_TRIG_MASK                  |
| 2.114 <b>\text{\textit{O}}</b>   W_BARRIER_3_TRIG_MASK |
| 2.114HW_BARRIER_4_TRIG_MASK                            |
| 2.114 <b>2H</b> W_BARRIER_5_TRIG_MASK                  |
| 2.114 <b>B</b> HW_BARRIER_6_TRIG_MASK                  |
| 2.114粗W_BARRIER_7_TRIG_MASK                            |
| 2.114 <b>5</b> HW_BARRIER_0_STATUS                     |
| 2.114 <b>6</b> IW_BARRIER_1_STATUS                     |
| 2.114 <b>T</b> HW_BARRIER_2_STATUS                     |
| 2.114 <b>&amp;</b> IW_BARRIER_3_STATUS                 |
| 2.114 <b>9</b> HW_BARRIER_4_STATUS                     |
| 2.115@W_BARRIER_5_STATUS                               |
| 2.115HW RARRIER 6 STATUS 515                           |

| 2.115 <b>2</b> IW_BARRIER_7_STATUS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.115 <b>B</b> IW_BARRIER_0_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.115 <b>H</b> W_BARRIER_1_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.115 <b>5</b> IW_BARRIER_2_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.115 <b>6</b> IW_BARRIER_3_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.115 <b>T</b> HW_BARRIER_4_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.115 <b>&amp;</b> IW_BARRIER_5_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.115 <b>9</b> IW_BARRIER_6_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.116 <b>D</b> IW_BARRIER_7_STATUS_SUM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.116HW_BARRIER_0_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.116 <b>½</b> IW_BARRIER_1_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>B</b> IW_BARRIER_2_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>\( \) W_BARRIER_3_TARGET_MASK \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) \( \) </b> |
| 2.116 <b>5</b> IW_BARRIER_4_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>6</b> IW_BARRIER_5_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>T</b> HW_BARRIER_6_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>%</b> IW_BARRIER_7_TARGET_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.116 <b>9</b> IW_BARRIER_0_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.117 <b>0</b> IW_BARRIER_1_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.117 <b>H</b> W_BARRIER_2_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.117 <b>2</b> HW_BARRIER_3_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.117 <b>3</b> HW_BARRIER_4_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.117 <b>H</b> W_BARRIER_5_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.117 <b>H</b> W_BARRIER_6_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.117 <b>6</b> IW_BARRIER_7_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.117 <b>T</b> HW_BARRIER_0_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.117 <b>%</b> IW_BARRIER_1_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.117 <b>9</b> IW_BARRIER_2_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.118 <b>D</b> IW_BARRIER_3_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.118HW_BARRIER_4_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.118 <b>½</b> IW_BARRIER_5_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.118 <b>B</b> IW_BARRIER_6_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.118 <b>H</b> W_BARRIER_7_SELF_TRIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2 118NW BARRIER O TRIC WAIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| 2.1186HW_BARRIER_1_TRIG_WAIT                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.118 <b>T</b> HW_BARRIER_2_TRIG_WAIT                                                                                                                       |
| 2.118\text{MW_BARRIER_3_TRIG_WAIT}                                                                                                                          |
| 2.1189HW_BARRIER_4_TRIG_WAIT                                                                                                                                |
| 2.119 <b>@</b> HW_BARRIER_5_TRIG_WAIT                                                                                                                       |
| 2.119HW_BARRIER_6_TRIG_WAIT                                                                                                                                 |
| 2.119 <b>½</b> IW_BARRIER_7_TRIG_WAIT                                                                                                                       |
| 2.119 <b>3</b> HW_BARRIER_0_TRIG_WAIT_CLEAR                                                                                                                 |
| 2.119#W_BARRIER_1_TRIG_WAIT_CLEAR                                                                                                                           |
| $2.119$ ЫW_BARRIER_2_TRIG_WAIT_CLEAR                                                                                                                        |
| $2.119 \hbox{\it fe} \hbox{\it IW\_BARRIER\_3\_TRIG\_WAIT\_CLEAR} \qquad . \qquad $ |
| $2.119 \texttt{M} \texttt{W\_BARRIER\_4\_TRIG\_WAIT\_CLEAR}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                               |
| $2.119 \& IW\_BARRIER\_5\_TRIG\_WAIT\_CLEAR  .  .  .  .  .  .  .  .  .  $                                                                                   |
| 2.119 <b>9</b> IW_BARRIER_6_TRIG_WAIT_CLEAR                                                                                                                 |
| $2.120  \text{O} \text{HW\_BARRIER\_7\_TRIG\_WAIT\_CLEAR}  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  \dots  $                                 |
| $2.120 \texttt{d} luster\_ctrl\_unit \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                   |
| 2.120Summary                                                                                                                                                |
| 2.120 <b>E</b> OC                                                                                                                                           |
| 2.120#ETCH_EN                                                                                                                                               |
| 2.120 CLOCK_GATE                                                                                                                                            |
| 2.120 <b>6</b> DBG_RESUME                                                                                                                                   |
| 2.120 <b>D</b> BG_HALT_STATUS                                                                                                                               |
| 2.120 <b>D</b> BG_HALT_MASK                                                                                                                                 |
| 2.120 <b>B</b> OOT_ADDR0                                                                                                                                    |
| 2.121(TCDM_ARB_POLICY_CH0                                                                                                                                   |
| 2.121 <b>T</b> CDM_ARB_POLICY_CH1                                                                                                                           |
| 2.121 <b>T</b> CDM_ARB_POLICY_CH0_REP                                                                                                                       |
| 2.121 <b>T</b> CDM_ARB_POLICY_CH1_REP                                                                                                                       |
| 2.121&luster_icache_ctrl / doc / registers.md                                                                                                               |
| 2.121 <b>S</b> ummary                                                                                                                                       |
| 2.121 <b>©</b> NABLE                                                                                                                                        |
| 2.121 <b>F</b> LUSH                                                                                                                                         |
| 2.121 <b>&amp;</b> 0_FLUSH                                                                                                                                  |
| 2.121 <b>9</b> EL_FLUSH                                                                                                                                     |

| 2.122 <b>0</b> 1_L15_PREFETCH                                                                          |
|--------------------------------------------------------------------------------------------------------|
| 2.122&thernet / doc / registers.md                                                                     |
| 2.122 <b>3</b> ummary                                                                                  |
| 2.122 <b>C</b> ONFIG0                                                                                  |
| 2.122 <b>C</b> ONFIG1                                                                                  |
| 2.122 <b>©</b> ONFIG2                                                                                  |
| 2.122 <b>6</b> ONFIG3                                                                                  |
| 2.122 <b>f</b> p_cluster / doc / registers.md                                                          |
| 2.122 <b>8</b> ummary                                                                                  |
| 2.122 <b>P</b> ERF_COUNTER_ENABLE                                                                      |
| 2.123 <b>M</b> ART_SELECT                                                                              |
| 2.123PERF_COUNTER                                                                                      |
| 2.123 <b>C</b> L_CLINT_SET                                                                             |
| 2.123&CL_CLINT_CLEAR                                                                                   |
| 2.123 <b>\( \) UBARRIER</b>                                                                            |
| 2.123 <b>5</b> CACHE_PREFETCH_ENABLE                                                                   |
| 2.123 <b>6</b> PATZ_STATUS                                                                             |
| 2.123 CLUSTER_BOOT_CONTROL                                                                             |
| $2.123 \ p\_timer1\_system\_timer \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $ |
| 2.123 <b>9</b> ummary                                                                                  |
| 2.124 <b>©</b> FG_LO                                                                                   |
| 2.124CFG_HI                                                                                            |
| 2.124 <b>C</b> NT_LO                                                                                   |
| 2.124 <b>£</b> NT_HI                                                                                   |
| 2.124 <b>C</b> MP_LO                                                                                   |
| 2.124 <b>C</b> MP_HI                                                                                   |
| 2.124 <b>6</b> TART_LO                                                                                 |
| 2.124 <b>\$</b> TART_HI                                                                                |
| 2.124RESET_LO                                                                                          |
| 2.124 <b>R</b> ESET_HI                                                                                 |
| 2.125@p_timer2_advanced_timer / doc / registers.md                                                     |
| 2.125\$ummary                                                                                          |
| 2.125 <b>T</b> 0_CMD                                                                                   |
| 2.125 <b>T</b> 0 CONFIG                                                                                |

| 2.125 <b>4</b> 70_THRESHOLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.125\frac{T0}{TH}_CHANNEL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.125@O_TH_CHANNEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.125 <b>T</b> 0_TH_CHANNEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $2.125 \& 0\_TH\_CHANNEL3 \ldots \ldots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.125\Pi0_COUNTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2.126 <b>T</b> 1_CMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $2.126$ <b>T</b> 1_CONFIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.126 <b>T</b> 1_THRESHOLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.126 <b>T</b> 1_TH_CHANNEL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.126471_TH_CHANNEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.126 <b>T</b> 1_TH_CHANNEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.126 <b>6</b> T1_TH_CHANNEL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2.126 <b>7</b> 1_COUNTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.126\text{T2_CMD}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.126\Pi2_CONFIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.1270T2_THRESHOLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $2.127 \texttt{T} 2\_\texttt{TH\_CHANNEL0} \ \dots \ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.127 <b>T</b> 2_TH_CHANNEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.127 <b>T</b> 2_TH_CHANNEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.127472_TH_CHANNEL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.127\frac{\text{T2}_COUNTER}{\text{COUNTER}} \cdots \cdot |
| 2.127 <b>6</b> 73_CMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2.127 <b>T</b> 3_CONFIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.127873_THRESHOLD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.127 <b>Y</b> 3_TH_CHANNEL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.128073_TH_CHANNEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $2.128 \text{ \footnote{likelihood}{$\mathbb{T}3$\_TH\_CHANNEL2}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.128 <b>T</b> 3_TH_CHANNEL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.128 <b>T</b> 3_COUNTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.128 <b>\(\tilde{\text{E}}\)VENT_CFG</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.128 <b>©</b> G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.1286pio / doc / registers.md                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.128\$ummary 577                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| 2.128\mathbb{E}\mathbb{T}\mathbb{R}_S\mathbb{T}\mathbb{A}\mathbb{T}\mathbb{E} \tag{578}                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.128 <b>9</b> NTR_ENABLE                                                                                                                                         |
| 2.129 <b>0</b> NTR_TEST                                                                                                                                           |
| 2.129ALERT_TEST                                                                                                                                                   |
| 2.129 <b>D</b> ATA_IN                                                                                                                                             |
| 2.129DIRECT_OUT                                                                                                                                                   |
| 2.129 <b>M</b> ASKED_OUT_LOWER                                                                                                                                    |
| 2.129MASKED_OUT_UPPER                                                                                                                                             |
| 2.129©IRECT_OE                                                                                                                                                    |
| 2.129MASKED_OE_LOWER                                                                                                                                              |
| 2.129 <b>%</b> ASKED_OE_UPPER                                                                                                                                     |
| 2.129 <b>9</b> NTR_CTRL_EN_RISING                                                                                                                                 |
| 2.130 <b>0</b> NTR_CTRL_EN_FALLING                                                                                                                                |
| $2.130 {\tt INTR\_CTRL\_EN\_LVLHIGH}  \dots \qquad \dots$ |
| 2.130 <b>2</b> NTR_CTRL_EN_LVLLOW                                                                                                                                 |
| $2.130 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                                                                                                     |
| 2.130<br>Маурerbus / doc / registers.md                                                                                                                           |
| 2.130 <b>5</b> ummary                                                                                                                                             |
| 2.130@LATENCY_ACCESS                                                                                                                                              |
| $2.130 \underline{\textbf{E}} \textbf{N}\_ \textbf{LATENCY}\_ \textbf{ADDITIONAL} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                         |
| 2.1308_BURST_MAX                                                                                                                                                  |
| 2.130¶_READ_WRITE_RECOVERY                                                                                                                                        |
| 2.131 <b>(Γ_RX_CLOCK_DELAY</b>                                                                                                                                    |
| $2.131 \textcolor{red}{\mathbb{T}}\_ \textcolor{blue}{TX\_CLOCK\_DELAY} \ . \ . \ . \ . \ . \ . \ . \ . \ . \$                                                    |
| 2.131 <b>2</b> ADDRESS_MASK_MSB                                                                                                                                   |
| 2.131 <b>3</b> ADDRESS_SPACE                                                                                                                                      |
| 2.131 <b>P</b> HYS_IN_USE                                                                                                                                         |
| 2.131 <b>5</b> WHICH_PHY                                                                                                                                          |
| 2.131 <b>6</b> S0_BASE                                                                                                                                            |
| 2.131 <b>©</b> S0_END                                                                                                                                             |
| 2.131 <b>©</b> S1_BASE                                                                                                                                            |
| 2.131 <b>©</b> S1_END                                                                                                                                             |
| 2.132 <b>©</b> S2_BASE                                                                                                                                            |
| 2.132CS2 END                                                                                                                                                      |

| 2.132 <b>C</b> S3_BASE                              |
|-----------------------------------------------------|
| 2.132 <b>£</b> S3_END                               |
| 2.132 $\mathbf{i}\mathbf{D}$ c / doc / registers.md |
| 2.132 <b>5</b> ummary                               |
| 2.1326NTR_STATE                                     |
| 2.132 <b>T</b> NTR_ENABLE                           |
| 2.132\sellntr_test                                  |
| 2.1329ALERT_TEST                                    |
| 2.133 <b>©</b> TRL                                  |
| 2.133\$TATUS                                        |
| 2.133RDATA                                          |
| 2.133 <b>F</b> DATA                                 |
| 2.133#IFO_CTRL                                      |
| 2.133\fmost_fifo_config                             |
| 2.133&TARGET_FIFO_CONFIG                            |
| 2.133 <b>T</b> OST_FIFO_STATUS                      |
| 2.133&TARGET_FIFO_STATUS                            |
| 2.133 <b>9</b> VRD                                  |
| 2.134 <b>V</b> AL                                   |
| 2.134TIMING0                                        |
| 2.134 <b>T</b> IMING1                               |
| 2.134TIMING2                                        |
| 2.134 <b>T</b> IMING3                               |
| 2.134TIMING4                                        |
| 2.134@TIMEOUT_CTRL                                  |
| 2.134 <b>T</b> ARGET_ID                             |
| 2.134&CQDATA                                        |
| 2.134TXDATA                                         |
| 2.135@OST_TIMEOUT_CTRL                              |
| 2.135 <b>T</b> ARGET_TIMEOUT_CTRL                   |
| 2.135 <b>T</b> ARGET_NACK_COUNT                     |
| 2.135\frac{1}{2}ACK_CTRL                            |
| 2.135 <b>4</b> CQ_FIFO_NEXT_DATA                    |
| 2.135HOST NACK HANDLER TIMEOUT                      |

| 2.135 <b>C</b> ONTROLLER_EVENTS                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.135 <b>T</b> ARGET_EVENTS                                                                                                                              |
| $2.135 \\ \texttt{\&nteger\_cluster} \ / \ \text{doc} \ / \ \text{pulp\_cluster\_peripherals\_memory\_map.md} \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $    |
| 2.135<br>PULP Cluster Peripheral Memory Map                                                                                                              |
| 2.136 Base Address                                                                                                                                       |
| $2.136 Peripheral\ Layout \dots \dots$             |
| 2.136 $2$ ddress Mapping Summary                                                                                                                         |
| $2.136 \ rq\_router \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                                 |
| 2.136\\$\text{ummary} \\                                                                                                                                 |
| 2.136 <b>5</b> RQ_TARGET_MASK                                                                                                                            |
| 2.136 $\Omega$ _ecc_config / doc / registers.md                                                                                                          |
| 2.136 <b>S</b> ummary                                                                                                                                    |
| 2.136&nismatch_count                                                                                                                                     |
| $2.1369 crub\_interval \dots \dots$                |
| 2.1379crub_fix_count                                                                                                                                     |
| $2.137 \pm crub\_uncorrectable\_count \dots \dots$ |
| $2.137 \\ \text{?write\_mask\_data\_n} \ \dots \ $                                       |
| $2.137 \$ write\_mask\_ecc\_n \dots \dots$         |
| 2.137 $\pm$ nailbox / doc / registers.md                                                                                                                 |
| 2.137 <b>S</b> ummary                                                                                                                                    |
| 2.137 <b>6</b> RQ_SND_STAT                                                                                                                               |
| 2.137 <b>T</b> RQ_SND_SET                                                                                                                                |
| 2.137 <b>%</b> RQ_SND_CLR                                                                                                                                |
| 2.137 <b>9</b> RQ_SND_EN                                                                                                                                 |
| 2.138 <b>0</b> RQ_RCV_STAT                                                                                                                               |
| 2.138IRQ_RCV_SET                                                                                                                                         |
| 2.138 <b>2</b> RQ_RCV_CLR                                                                                                                                |
| 2.138 <b>B</b> RQ_RCV_EN                                                                                                                                 |
| 2.138 <b>L</b> ETTER0                                                                                                                                    |
| 2.138 <b>L</b> ETTER1                                                                                                                                    |
| $2.138 \pmb{\beta} lic \ / \ doc \ / \ registers.md \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $                                                              |
| 2.138 <b>S</b> ummary                                                                                                                                    |
| 2.138PRIO0                                                                                                                                               |
| 2.138PRIO1 620                                                                                                                                           |

| 2.139PRIO2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.139PRIO3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.139 <b>P</b> RIO4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.139 <b>P</b> RIO5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.139₽RIO6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.139PRIO7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.139 <b>P</b> RIO8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.139 <b>P</b> RIO9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.139\$\text{PRIO10} \cdots \cd |
| 2.139 <b>P</b> RIO11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.140PRIO12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.140PRIO13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.140 <b>P</b> RIO14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.140 <b>P</b> RIO15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.140\PRIO16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.140PRIO17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.140 <b>P</b> RIO18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.140PRIO19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.140PRIO20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.140PRIO21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.141 <b>P</b> RIO22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.141PRIO23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.141 <b>P</b> RIO24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.141 <b>P</b> RIO25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.141\PRIO26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.141PRIO27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2.141 <b>6</b> PRIO28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2.141 <b>P</b> RIO29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.141\$\mathbb{P}\mathbb{R}\mathbb{I}\mathbb{O}30 \\ \dots \dots \\ \dots \d |
| 2.141 <b>P</b> RIO31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2.142 <b>0</b> P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.142 <b>I</b> E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2.142 <b>T</b> HRESHOLD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2.1/2 <b>£</b> [C])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| 2.142\( \text{MSIP0} \)                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.1425ALERT_TEST                                                                                                                                                                    |
| 2.1426 afety_island / doc / registers.md                                                                                                                                            |
| 2.142 <b>5</b> ummary                                                                                                                                                               |
| 2.1428ootaddr                                                                                                                                                                       |
| 2.142 <b>9</b> etchen                                                                                                                                                               |
| 2.1430 orestatus                                                                                                                                                                    |
| 2.143bootmode                                                                                                                                                                       |
| 2.143\frac{9}{2}erial_link / doc / registers.md                                                                                                                                     |
| 2.143 <b>S</b> ummary                                                                                                                                                               |
| 2.143 <b>©</b> TRL                                                                                                                                                                  |
| 2.143 <b>5</b> SOLATED                                                                                                                                                              |
| 2.143&TX_PHY_CLK_DIV                                                                                                                                                                |
| 2.143 <b>T</b> X_PHY_CLK_START                                                                                                                                                      |
| 2.1438TX_PHY_CLK_END                                                                                                                                                                |
| 2.143¶AW_MODE_EN                                                                                                                                                                    |
| 2.144 <b>R</b> AW_MODE_IN_CH_SEL                                                                                                                                                    |
| $2.144 \text{RAW\_MODE\_IN\_DATA\_VALID\_0} \ \dots \ $                                                             |
| 2.144                                                                                                                                                                               |
| 2.144 <b>R</b> AW_MODE_IN_DATA                                                                                                                                                      |
| 2.144 <b>R</b> AW_MODE_OUT_CH_MASK_0                                                                                                                                                |
| 2.144 <b>R</b> AW_MODE_OUT_CH_MASK_1                                                                                                                                                |
| 2.144 <b>R</b> AW_MODE_OUT_DATA_FIFO                                                                                                                                                |
| 2.144 <b>R</b> AW_MODE_OUT_DATA_FIFO_CTRL                                                                                                                                           |
| 2.144 <b>R</b> AW_MODE_OUT_EN                                                                                                                                                       |
| 2.144 <b>\$</b> LOW_CONTROL_FIFO_CLEAR                                                                                                                                              |
| 2.145 <b>C</b> HANNEL_ALLOC_TX_CFG                                                                                                                                                  |
| $2.145 \texttt{CHANNEL\_ALLOC\_TX\_CH\_EN\_0} \ldots \ldots$ |
| $2.145 \textbf{C} \text{HANNEL\_ALLOC\_TX\_CH\_EN\_1} \dots \dots$            |
| $2.145 \texttt{C} \text{HANNEL\_ALLOC\_TX\_CTRL} \qquad . \qquad $                                          |
| 2.145 <b>C</b> HANNEL_ALLOC_RX_CFG                                                                                                                                                  |
| 2.145 <b>C</b> HANNEL_ALLOC_RX_CTRL                                                                                                                                                 |
| 2.145 <b>C</b> HANNEL_ALLOC_RX_CH_EN_0                                                                                                                                              |
| 2.145 CHANNEL ALLOC BX CH EN 1                                                                                                                                                      |

| 2.1458pim / doc / registers.md                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.145Summary                                                                                                                                                                                                         |
| 2.146 <b>0</b> NTR_STATE                                                                                                                                                                                             |
| 2.146INTR_ENABLE                                                                                                                                                                                                     |
| 2.146 <b>2</b> NTR_TEST                                                                                                                                                                                              |
| 2.146 <b>3</b> LERT_TEST                                                                                                                                                                                             |
| 2.146 <b>C</b> ONTROL                                                                                                                                                                                                |
| 2.146 <b>S</b> TATUS                                                                                                                                                                                                 |
| 2.146 <b>C</b> ONFIGOPTS                                                                                                                                                                                             |
| 2.146CSID                                                                                                                                                                                                            |
| 2.146&OMMAND                                                                                                                                                                                                         |
| 2.146\PXDATA                                                                                                                                                                                                         |
| 2.147 <b>G</b> XDATA                                                                                                                                                                                                 |
| 2.147ERROR_ENABLE                                                                                                                                                                                                    |
| 2.147 <b>E</b> RROR_STATUS                                                                                                                                                                                           |
| 2.147 <b>E</b> VENT_ENABLE                                                                                                                                                                                           |
| 2.1474agger / doc / registers.md                                                                                                                                                                                     |
| 2.147 <b>S</b> ummary                                                                                                                                                                                                |
| 2.147 <b>P</b> AT_COMMIT                                                                                                                                                                                             |
| 2.147 <b>P</b> AT_ADDR                                                                                                                                                                                               |
| 2.147\(\mathbb{P}\)ATID                                                                                                                                                                                              |
| 2.147% DDR_CONF                                                                                                                                                                                                      |
| $2.148 \textbf{Q} \mathrm{art} \ / \ \mathrm{doc} \ / \ \mathrm{registers.md} \qquad \ldots \qquad $ |
| $2.148 \$ ummary \dots \dots$                                                                                  |
| 2.148 <b>2</b> NTR_STATE                                                                                                                                                                                             |
| 2.148 <b>B</b> NTR_ENABLE                                                                                                                                                                                            |
| 2.148#NTR_TEST                                                                                                                                                                                                       |
| 2.148 ALERT_TEST                                                                                                                                                                                                     |
| 2.148 <b>©</b> TRL                                                                                                                                                                                                   |
| 2.148 <b>\$</b> TATUS                                                                                                                                                                                                |
| 2.148\RDATA                                                                                                                                                                                                          |
| 2.148 <b>9</b> VDATA                                                                                                                                                                                                 |
| 2.149 <b>F</b> IFO_CTRL                                                                                                                                                                                              |
| 2 1/0FIFO STATUS                                                                                                                                                                                                     |

| 2.149 <b>②</b> VRD                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.149 <b>3</b> YAL                                                                                                                                           |
| 2.149 <b>T</b> IMEOUT_CTRL                                                                                                                                   |
| 2.149 <b>5</b> nbent / doc / registers.md                                                                                                                    |
| 2.149 <b>6</b> ummary                                                                                                                                        |
| $2.149 \overline{e} rr\_addr \ldots $ |
| $2.1498$ rr_addr_top                                                                                                                                         |
| 2.149@rr_code                                                                                                                                                |
| 2.150meta                                                                                                                                                    |
| $2.150 \mbox{tga} / \mbox{doc} / \mbox{registers.md}$                                                                                                        |
| 2.150Summary                                                                                                                                                 |
| 2.150 <b>C</b> ONTROL                                                                                                                                        |
| 2.150 <b>C</b> LK_DIV                                                                                                                                        |
| 2.150\( \text{MORI_VISIBLE_SIZE} \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                                                                                        |
| 2.150 <b>6</b> IORI_FRONT_PORCH_SIZE                                                                                                                         |
| 2.150 <b>H</b> ORI_SYNC_SIZE                                                                                                                                 |
| 2.150\(\mathbb{B}\)ORI_BACK_PORCH_SIZE                                                                                                                       |
| 2.150 <b>9</b> VERT_VISIBLE_SIZE                                                                                                                             |
| 2.151 <b>0</b> VERT_FRONT_PORCH_SIZE                                                                                                                         |
| 2.151VERT_SYNC_SIZE                                                                                                                                          |
| 2.151 <b>Y</b> ERT_BACK_PORCH_SIZE                                                                                                                           |
| 2.151 <b>S</b> TART_ADDR_LOW                                                                                                                                 |
| 2.151 <b>\$</b> TART_ADDR_HIGH                                                                                                                               |
| 2.151FRAME_SIZE                                                                                                                                              |
| 2.151 <b>6</b> BURST_LEN                                                                                                                                     |
| $2.151 \overline{w} atchdog\_timer / doc / registers.md $                                                                                                    |
| 2.151 <b>S</b> ummary                                                                                                                                        |
| 2.1519ALERT_TEST                                                                                                                                             |
| 2.152 <b>0</b> VKUP_CTRL                                                                                                                                     |
| 2.152WKUP_THOLD                                                                                                                                              |
| 2.152 <b>%</b> KUP_COUNT                                                                                                                                     |
| 2.152 <b>3</b> WDOG_REGWEN                                                                                                                                   |
| 2.152 <b>\text{WDOG_CTRL}</b>                                                                                                                                |
| 2.152WDOG BARK THOLD                                                                                                                                         |

#### Carfield Block Diagram

### Figure 1: Carfield Block Diagram

| 2.152 <b>W</b> DOG_BITE_THOLD |
|-------------------------------|
| 2.152 <b>W</b> DOG_COUNT      |
| 2.152 <b>%</b> NTR_STATE      |
| 2.152 <b>9</b> NTR_TEST       |
| 2.153 <b>0</b> VKUP CAUSE     |

## 1 Carfield Documentation

# 2 Architecture

Carfield is organized in *domains*. As a mixed-criticality system (MCS), each domain serves different purposes in terms of functional safety and reliability, security, and computation capabilities.

Carfield relies on Cheshire as its host domain, and extends its minimal SoC with additional interconnect ports and interrupts.

The above block diagram depicts a fully-featured Carfield SoC, which currently provides:

#### • Domains:

- Host domain (Cheshire), a Linux-capable RV64 system based on dual-core CVA6 processors with self-invalidation coherency mechanism
- Safe domain, a Triple-Core-Lockstep (TCLS) RV32 microcontroller system based on CV32E40P, with fast interrupt handling through the RISC-V CLIC
- Secure domain, a Dual-Core-Lockstep (DCLS) RV32 Hardware Root of Trust (HW RoT) systems that ensures the secure boot for the whole platform, serves as secure monitor for the entire system, and provides crypto acceleration services through various crypto-accelerators
- Accelerator domain, comprises two programmable multi-core accelerators (PMCAs), an
   12-cores integer cluster with Hybrid Modular Redundancy (HMR) capabilities oriented to compute intensive integer workloads such as AI, and a vectorial cluster with floating point vector processing capabilities to accelerate intensive control tasks

### • On-chip and off-chip memory endpoints:

- Dynamic SPM: dynamically configurable scratchpad memory (SPM) for interleaved or contiguous accesses aiming at reducing systematic bus conflicts to improve the timepredictability of the on-chip communication
- Partitionable hybrid LLC SPM: the last-level cache (host domain) can be configured as SPM at runtime, as described in Cheshire's Architecture
- External DRAM: off-chip HyperRAM (Infineon) interfaced with in-house, open-source AXI4 Hyberbus memory controller and digital PHY connected to Cheshire's LLC

#### • Mailbox unit

Main communication vehicle among domains, based on an interrupt notification mechanism

#### • Platform control registers (PCRs)

Management and control registers for the entire platform, control clock sources assignments, clock gating, isolation.

### • **Interconnect** (as in Cheshire):

- A last level cache (LLC) configurable as a scratchpad memory (SPM) per-way
- Up to 16 external AXI4 manager ports and 16 AXI and Regbus subordinate ports
- Per-manager AXI4 traffic regulators for real-time applications
- Per-manager AXI4 bus error units (UNBENT) for interconnect error handling

## • Interrupts (as in Cheshire):

- Core-local (CLINT and CLIC) and platform (PLIC) interrupt controllers
- Dynamic interrupt routing from and to internal and external targets.

### • Peripherals:

- Generic timers
- PWM timers
- Watchdog timer
- Ethernet
- CAN

## 2.1 Memory Map

This section shows Carfield's memory map. The group Internal to Cheshire in the table below only recalls the memory map described in the dedicated documentation for Cheshire and is explicitely shown here for clarity.

|               | $\mathbf{End}$      |                                 |                                    |                       |  |  |  |  |
|---------------|---------------------|---------------------------------|------------------------------------|-----------------------|--|--|--|--|
| Start         | ${f Address}$       |                                 |                                    |                       |  |  |  |  |
| Address       | (excl.)             | Length Size                     | Permiss@anshealAltomidsegionDevice |                       |  |  |  |  |
| Internal      |                     |                                 |                                    |                       |  |  |  |  |
| $\mathbf{to}$ |                     |                                 |                                    |                       |  |  |  |  |
| Cheshire      |                     |                                 |                                    |                       |  |  |  |  |
| 0x0000_00     | 0 <b>0</b> x0004_00 | 00 <b>0</b> x04_000 <b>2</b> 56 | (debug)                            | Debug Debug CVA6      |  |  |  |  |
|               |                     | KiB                             |                                    |                       |  |  |  |  |
| 0x0004_00     | 0 <b>0</b> x0100_00 | 000                             |                                    | Reserved              |  |  |  |  |
| 0x0100_00     | 0 <b>0</b> x0100_10 | 00 <b>0</b> x00_100 <b>0</b>    | rw                                 | Config AXI_DMA_Config |  |  |  |  |
|               |                     | KiB                             |                                    |                       |  |  |  |  |
| 0x0100_10     | 0 <b>0</b> x0200_00 | 000                             |                                    | Reserved              |  |  |  |  |
| 0x0200_00     | 0 <b>0</b> x0204_00 | 00 <b>0</b> x04_000 <b>2</b> 56 | rx                                 | MemoryBoot ROM        |  |  |  |  |
| _             | _                   | KiB                             |                                    | ·                     |  |  |  |  |

| Start                 | End<br>Address     |                                        |       |                   |                    |                       |                                   |
|-----------------------|--------------------|----------------------------------------|-------|-------------------|--------------------|-----------------------|-----------------------------------|
| ${f Address}$         | (excl.)            | Length Size                            | Permi | ss <b>@ans</b> he | ea <b>lAlte</b> on | ni <b>&amp;</b> egio: | nDevice                           |
| 0x0204_00             | 0 <b>0</b> x0208_0 | 00 <b>0</b> x04_000 <b>2</b> 56<br>KiB | rw    |                   |                    | Irq                   | CLINT                             |
| 0x0208_00             | 0 <b>0</b> x020c_0 | 00 <b>0</b> x04_000 <b>2</b> 56<br>KiB | rw    |                   |                    | $\operatorname{Irq}$  | IRQ_Routing                       |
| 0x020c_00             | 0 <b>0</b> x0210_0 | 00 <b>0</b> x04_00 <b>0</b> 256<br>KiB | rw    |                   |                    | $\operatorname{Irq}$  | AXI_REALM_unit                    |
| 0x020c_00             | 0 <b>0</b> x0300_0 | 000                                    |       |                   |                    | Reserv                | ed                                |
| 0x0300_00             | 0 <b>0</b> x0300_1 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | Cheshire_PCRs                     |
| 0x0300_10             | 0 <b>0</b> x0300_2 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | LLC                               |
| 0x0300_20             | 0 <b>0</b> x0300_3 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | UART                              |
| 0x0300_30             | 0 <b>0</b> x0300_4 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | I2C                               |
| 0x0300_40             | 0 <b>0</b> x0300_5 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | SPIM                              |
| 0x0300_50             | 0 <b>0</b> x0300_6 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | GPIO                              |
| 0x0300_60             | 0 <b>0</b> x0300_7 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | Serial_Link                       |
| 0x0300_70             | 0 <b>0</b> x0300_8 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | VGA                               |
| 0x0300_80             | 0 <b>0</b> x0300_A | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | UNBENT (bus error unit)           |
| 0x0300_A0             | 0 <b>0</b> x0300_B | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | Config                | Tagger (LLC partitioning)         |
| 0x0300_80             | 0 <b>0</b> x0400_0 | 000                                    |       |                   |                    | Reserv                | ed                                |
| 0x0400_00             | 0 <b>0</b> x1000_0 | 00 <b>0</b> x40_00 <b>0</b> 4<br>MiB   | rw    |                   |                    | $\operatorname{Irq}$  | PLIC                              |
| 0x0800_00             | 0 <b>0</b> x0C00_0 | 00 <b>0</b> x40_00 <b>0</b> 4<br>MiB   | rw    |                   |                    | $\operatorname{Irq}$  | CLIC_INT, CLIC_TV, CLIC_VS, MCLIC |
| 0x1000_00             | 0 <b>0</b> x1400_0 | 00 <b>0</b> x40_00 <b>0</b> 4<br>MiB   | rwx   | yes               | yes                | Memor                 | yLLC_Scratchpad                   |
| 0x1400_00             | 0 <b>0</b> x1800_0 | 00 <b>0</b> x40_00 <b>0</b> 4<br>MiB   | rwx   |                   | yes                | Memor                 | yLLC_Scratchpad                   |
| 0x1800_00<br>External | 0 <b>0</b> x2000_0 | 000                                    | rw    |                   |                    | Reserv                | ed                                |
| to<br>Chashins        |                    |                                        |       |                   |                    |                       |                                   |
| Cheshire 0x2000_00    | 0 <b>0</b> x2000_1 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | Ethernet                          |
| 0x2000_10             | 0 <b>0</b> x2000_2 | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw    |                   |                    | I/O                   | CAN_BUS                           |

| Start        | $egin{array}{c} \mathbf{End} \\ \mathbf{Address} \end{array}$ |                                        |         |                               |                     |                              |
|--------------|---------------------------------------------------------------|----------------------------------------|---------|-------------------------------|---------------------|------------------------------|
| Address      | (excl.)                                                       | Length Size                            | Permiss | <b>Cans</b> hea <b>Alt</b> on | ni <b>d</b> segio   | onDevice                     |
| 0x2000_20    | 0 <b>0</b> x2000_3                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | (empty)                      |
| 0x2000_30    | 0 <b>0</b> x2000_4                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | (empty)                      |
| 0x2000_40    | 0 <b>0</b> x2000_5                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | GP_timer_1 (System timer)    |
| 0x2000_50    | 0 <b>0</b> x2000_6                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | GP_timer_2 (Advanced timer)  |
| 0x2000_60    | 0 <b>0</b> x2000_7                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | GP timer 3                   |
| 0x2000_70    | 0 <b>0</b> x2000_8                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | Watchdog_time                |
| 0x2000_80    | 0 <b>0</b> x2000_9                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | (empty)                      |
| 0x2000_90    | 0 <b>0</b> x2000_a                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | HyperBUS                     |
| 0x2000_a0    | 0 <b>0</b> x2000_b                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | Pad Config                   |
| 0x2000_b0    | 0 <b>0</b> x2000_c                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | L2_ECC_Config                |
| 0x2001_00    | 0 <b>0</b> x2001_1                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | Carfield_Control_and_Stat    |
| 0x2002_00    | 0 <b>0</b> x2002_1                                            | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | I/O                 | (if any) PLL/CLOCK           |
| 0x2800_10    | 0 <b>0</b> x4000 0                                            |                                        |         |                               | Reser               | ved                          |
| <del>-</del> | <del>-</del>                                                  | 00 <b>0</b> x00_100 <b>0</b><br>KiB    | rw      |                               | Irq                 | Mailboxes                    |
| 0x4000_10    | 0 <b>0</b> x5000_0                                            | 000                                    |         |                               | Reser               | ved                          |
| 0x5000_00    | 0 <b>0</b> x5080_0                                            | 00 <b>0</b> x80_00 <b>%</b><br>MiB     | rw      |                               | Accele              | er <b>attors</b> ger_Cluster |
| 0x5080_00    | 0 <b>0</b> x5100_0                                            | 000                                    |         |                               | Reser               | ved                          |
| _            | _                                                             | 00 <b>0</b> x80_00 <b>%</b><br>MiB     | rw      |                               | Accele              | erato <u>rs</u> Cluster      |
| 0x5100 00    | 0 <b>0</b> x6000 0                                            |                                        |         |                               | Reser               | ved                          |
| 0x6000_00    | 0 <b>0</b> x6002_0                                            | 00 <b>0</b> x02_000 <b>0</b> 28<br>KiB | rw      | yes                           | Safe<br>do-         | Safety Island Memory         |
| 0x6002_00    | 0 <b>0</b> x6020_0                                            | 00 <b>0</b> x1e_0000                   | rw      |                               | main<br>Safe<br>do- | reserved                     |
| 0x6020_00    | 0 <b>0</b> x6030_0                                            | 00 <b>0</b> x10_000D<br>MiB            | rw      | yes                           | main<br>Safe<br>do- | Safety_Island_Peripherals    |

| Start              | End<br>Address      |                                 |               |                    |                    |                              |
|--------------------|---------------------|---------------------------------|---------------|--------------------|--------------------|------------------------------|
| $\mathbf{Address}$ | (excl.)             | Length Size                     | Perm          | niss <b>@ans</b> h | ea <b>lAlt</b> eor | ni <b>ß</b> egionDevice      |
| 0x6030_00          | 0 <b>0</b> x6080_00 | 00 <b>0</b> x50_0000            | rw            |                    |                    | Safe reserved                |
|                    |                     |                                 |               |                    |                    | do-                          |
|                    |                     |                                 |               |                    |                    | main                         |
| 0x6080_00          | 0 <b>0</b> x7000_0  | 000                             |               |                    |                    | Reserved                     |
| 0x7000_00          | 0 <b>0</b> x7002_0  | 00 <b>0</b> x02_000 <b>0</b> 28 | rwx           | yes                | yes                | MemoryLLC Scratchpad         |
|                    |                     | KiB                             |               |                    |                    |                              |
| 0x7800_00          | 0 <b>0</b> x7810_00 | 00 <b>0</b> x10_000D            | rwx           | yes                | yes                | MemoryL2 Scratchpad (Port 1, |
|                    |                     | ${ m MiB}$                      |               |                    |                    | interleaved)                 |
| 0x7810_00          | 0 <b>0</b> x7820_00 | 00 <b>0</b> x10_000D            | rwx           | yes                | yes                | MemoryL2 Scratchpad (Port 1, |
|                    |                     | MiB                             |               |                    |                    | non-interleaved)             |
| 0x7820_00          | 0 <b>0</b> x7830_00 | 00 <b>0</b> x10_000D            | rwx           | yes                | yes                | MemoryL2 Scratchpad (Port 2, |
|                    |                     | MiB                             |               |                    |                    | interleaved)                 |
| 0x7830_00          | 0 <b>0</b> x7840_00 | 00 <b>0</b> x10_000D            | rwx           | yes                | yes                | MemoryL2 Scratchpad (Port 2, |
|                    |                     | MiB                             |               |                    |                    | non-interleaved)             |
| 0x8000_00          | 0 <b>0</b> x20_8000 | 0_ <b>0</b> 120_000102_800      | 0 <b>0</b> wx | yes                | yes                | MemoryLLC/DRAM               |
|                    |                     | $\operatorname{GiB}$            |               |                    |                    |                              |

# 2.2 Interrupt map

Carfield's interrupt components are exhaustivly described in the dedicated section of the documentation for Cheshire. This section describes Carfield's interrupt map.

| Interrupt<br>Source | Interrupt<br>sink | Bitwid | thConnection      | Type                | Comment |
|---------------------|-------------------|--------|-------------------|---------------------|---------|
| Carfield            |                   |        |                   |                     |         |
| peripherals         |                   |        |                   |                     |         |
| intr_wkup_tim       | er_expired_       | .01    | car_wdt_intrs[0]  | level-<br>sensitive |         |
| intr_wdog_tim       | er_bark_o         | 1      | car_wdt_intrs[1]  | level-<br>sensitive |         |
| nmi_wdog_time       | r_bark_o          | 1      | car_wdt_intrs[2]  | level-<br>sensitive |         |
| wkup_req_o          |                   | 1      | car_wdt_intrs[3]  | level-<br>sensitive |         |
| aon_timer_rst       | _req_o            | 1      | car_wdt_intrs[4]  | level-<br>sensitive |         |
| irq                 |                   | 1      | car_can_intr      | level-<br>sensitive |         |
| ch_0_o[0]           |                   | 1      | car_adv_timer_ch0 | edge-<br>sensitive  |         |
| ch_0_o[1]           |                   | 1      | car_adv_timer_ch1 | edge-<br>sensitive  |         |

| Interrupt<br>Source             | Interrupt<br>sink | Bitwid | thConnection                       | Type                             | Comment |
|---------------------------------|-------------------|--------|------------------------------------|----------------------------------|---------|
| ch_0_o[2]                       |                   | 1      | car_adv_timer_ch2                  | edge-<br>sensitive               |         |
| ch_0_o[3]                       |                   | 1      | car_adv_timer_ch3                  | edge-<br>sensitive               |         |
| events_o[0]                     |                   | 1      | car_adv_timer_events[0]            | edge-<br>sensitive               |         |
| events_o[1]                     |                   | 1      | <pre>car_adv_timer_events[1]</pre> | edge-<br>sensitive               |         |
| events_o[2]                     |                   | 1      | car_adv_timer_events[2]            | edge-<br>sensitive               |         |
| events_o[3]                     |                   | 1      | <pre>car_adv_timer_events[3]</pre> | edge-<br>sensitive               |         |
| irq_lo_o                        |                   | 1      | car_sys_timer_lo                   | edge-<br>sensitive               |         |
| irq_hi_o                        |                   | 1      | car_sys_timer_hi                   | edge-<br>sensitive               |         |
| Cheshire<br>peripherals<br>zero |                   | 1      | zero                               | level-                           |         |
| 2610                            |                   | 1      | 2610                               | sensitive                        |         |
| uart                            |                   | 1      | uart                               | level-<br>sensitive              |         |
| i2c_fmt_thres                   | hold              | 1      | i2c_fmt_threshold                  | level-<br>sensitive              |         |
| i2c_rx_thresh                   | old               | 1      | i2c_rx_threshold                   | level-<br>sensitive              |         |
| i2c_fmt_overf                   | low               | 1      | i2c_fmt_overflow                   | level-                           |         |
| i2c_rx_overfl                   | OW                | 1      | i2c_rx_overflow                    | sensitive<br>level-              |         |
| i2c_nak                         |                   | 1      | i2c_nak                            | sensitive<br>level-              |         |
| i2c_scl_inter                   | ference           | 1      | i2c_scl_interference               | sensitive<br>level-              |         |
| i2c_sda_inter                   | ference           | 1      | i2c_sda_interference               | sensitive<br>level-              |         |
| i2c_stretch_t                   | imeout            | 1      | i2c_stretch_timeout                | sensitive<br>level-              |         |
| i2c_sda_unsta                   | ble               | 1      | i2c_sda_unstable                   | sensitive<br>level-              |         |
| i2c_cmd_compl                   | ete               | 1      | i2c_cmd_complete                   | sensitive<br>level-              |         |
| i2c_tx_stretc                   | h                 | 1      | i2c_tx_stretch                     | sensitive<br>level-<br>sensitive |         |

| Interrupt<br>Source       | Interrupt<br>sink | Bitwidt | chConnection                                                         | Type                          | Comment                       |
|---------------------------|-------------------|---------|----------------------------------------------------------------------|-------------------------------|-------------------------------|
| i2c_tx_overfl             | OW                | 1       | i2c_tx_overflow                                                      | level-<br>sensitive           |                               |
| i2c_acq_full              |                   | 1       | i2c_acq_full                                                         | level-<br>sensitive           |                               |
| i2c_unexp_sto             | р                 | 1       | i2c_unexp_stop                                                       | level-<br>sensitive           |                               |
| i2c_host_time             | out               | 1       | i2c_host_timeout                                                     | level-<br>sensitive           |                               |
| spih_error                |                   | 1       | spih_error                                                           | level-<br>sensitive           |                               |
| spih_spi_even             | t                 | 1       | spih_spi_event                                                       | level-<br>sensitive           |                               |
| gpio                      |                   | 32      | gpio                                                                 | level-<br>sensitive           |                               |
| Spatz<br>cluster          |                   |         |                                                                      | SCHSTOTYC                     |                               |
|                           | msip_i[0]         | 1       | <pre>(hostd_spatzcl_mb_intr_ored \ </pre>                            | [ <b>0</b> dvel-<br>sensitive | Snitch core<br>#0             |
|                           | msip_i[1]         | 1       | <pre>safed_spatzcl_intr_mb[0]) (hostd_spatzcl_mb_intr_ored) \ </pre> | [ <b>1</b> ]vel-<br>sensitive | Snitch core #1                |
|                           | mtip_i[0]         | 1       | <pre>safed_spatzcl_intr_mb[1]) chs_mti[0]</pre>                      | level-<br>sensitive           | Snitch core<br>#0             |
|                           | mtip_i[1]         | 1       | chs_mti[1]                                                           | level-<br>sensitive           | Snitch core #1                |
|                           | meip_i<br>seip_i  | 2 2     | \-<br>\-                                                             |                               | unconnected<br>unconnected    |
| HRM<br>integer<br>cluster | 1-                |         |                                                                      |                               |                               |
| eoc_o                     |                   | 1       | pulpcl_eoc                                                           | level-<br>sensitive           |                               |
| G                         | mbox_irq_i        | 1       | <pre>(hostd_pulpcl_mb_intr_ored \  safed_pulpcl_intr_mb)</pre>       | level-<br>sensitive           | to offload<br>binaries        |
| Secure<br>domain          |                   |         |                                                                      |                               | _                             |
|                           | irq_ibex_i        | 1       | <pre>(hostd_secd_mb_intr_ored \  safed_secd_intr_mb)</pre>           | level-<br>sensitive           | to wake-up<br>Ibex core       |
| Safe domain               | irqs_i[0]         | 1       | hostd_safed_mbox_intr[0]                                             | level-<br>sensitive           | from host<br>domain<br>CVA6#0 |

| Interrupt | Interrupt |       |                                    | _                   |                               |
|-----------|-----------|-------|------------------------------------|---------------------|-------------------------------|
| Source    | sink      | Bitwi | idthConnection                     | Type                | Comment                       |
|           | irqs_i[1] | 1     | hostd_safed_mbox_intr[1]           | level-<br>sensitive | from host<br>domain<br>CVA6#1 |
|           | irqs_i[2] | 1     | secd_safed_mbox_intr               | level-<br>sensitive | from secure domain            |
|           | irqs_i[3] | 1     | <pre>pulpcl_safed_mbox_intr</pre>  | level-<br>sensitive | from HMR<br>custer            |
|           | irqs_i[4] | 1     | <pre>spatzcl_safed_mbox_intr</pre> | level-<br>sensitive | from<br>vectorial<br>cluster  |
|           | irqs[5]   | 1     | irqs_distributed_249               | level-<br>sensitive | tied to 0                     |
|           | irqs[6]   | 1     | irqs_distributed_250               | level-<br>sensitive | host domain<br>UART           |
|           | irqs[7]   | 1     | irqs_distributed_251               | level-<br>sensitive | i2c_fmt_threshol              |
|           | irqs[8]   | 1     | irqs_distributed_252               | level-<br>sensitive | i2c_rx_threshold              |
|           | irqs[9]   | 1     | irqs_distributed_253               | level-<br>sensitive | i2c_fmt_overviev              |
|           | irqs[10]  | 1     | irqs_distributed_254               | level-<br>sensitive | i2c_rx_overflow               |
|           | irqs[11]  | 1     | irqs_distributed_255               | level-<br>sensitive | i2c_nak                       |
|           | irqs[12]  | 1     | irqs_distributed_256               | level-<br>sensitive | i2c_scl_interferen            |
|           | irqs[13]  | 1     | irqs_distributed_257               | level-<br>sensitive | i2c_sda_interfere             |
|           | irqs[14]  | 1     | irqs_distributed_258               | level-<br>sensitive | i2c_stret<br>h_timeout        |
|           | irqs[15]  | 1     | irqs_distributed_259               | level-<br>sensitive | i2c_sda_unstable              |
|           | irqs[16]  | 1     | irqs_distributed_260               | level-<br>sensitive | i2c_cmd_comple                |
|           | irqs[17]  | 1     | irqs_distributed_261               | level-<br>sensitive | $i2c\_tx\_stretch$            |
|           | irqs[18]  | 1     | irqs_distributed_262               | level-<br>sensitive | i2c_tx_overflow               |
|           | irqs[19]  | 1     | irqs_distributed_263               | level-<br>sensitive | i2c_acq_full                  |
|           | irqs[20]  | 1     | irqs_distributed_264               | level-<br>sensitive | $i2c\_unexp\_stop$            |
|           | irqs[21]  | 1     | irqs_distributed_265               | level-<br>sensitive | i2c_host_timeou               |

| Interrupt<br>Source | Interrupt<br>sink B | SitwidthConnection              | Type                | Comment              |
|---------------------|---------------------|---------------------------------|---------------------|----------------------|
|                     | irqs[22] 1          | irqs_distributed_266            | level-<br>sensitive | spih_error           |
|                     | irqs[23] 1          | irqs_distributed_267            | level-<br>sensitive | spih_spi_event       |
|                     | irqs[55:24]3        | 2 irqs_distributed_299:268      | level-<br>sensitive | gpio                 |
|                     | irqs_i[56] 1        | <pre>irqs_distributed_300</pre> | level-<br>sensitive | pulpcl_eoc           |
|                     | irqs_i[57] 1        | irqs_distributed_309            | level-<br>sensitive | $car\_wdt\_intrs[0]$ |
|                     | irqs_i[58] 1        | irqs_distributed_310            | level-<br>sensitive | $car\_wdt\_intrs[1]$ |
|                     | irqs_i[59] 1        | irqs_distributed_311            | level-<br>sensitive | car_wdt_intrs[2]     |
|                     | irqs_i[60] 1        | irqs_distributed_312            | level-<br>sensitive | car_wdt_intrs[3]     |
|                     | irqs_i[61] 1        | irqs_distributed_313            | level-<br>sensitive | car_wdt_intrs[4]     |
|                     | irqs_i[62] 1        | irqs_distributed_314            | level-<br>sensitive | car_can_intr         |
|                     | irqs_i[63] 1        | irqs_distributed_315            | edge-<br>sensitive  | car_adv_timer_ch0    |
|                     | irqs_i[64] 1        | irqs_distributed_316            | edge-<br>sensitive  | car_adv_timer_ch1    |
|                     | irqs_i[65] 1        | irqs_distributed_317            | edge-<br>sensitive  | car_adv_timer_ch2    |
|                     | irqs_i[66] 1        | irqs_distributed_318            | edge-<br>sensitive  | car_adv_timer_ch3    |
|                     | irqs_i[67] 1        | irqs_distributed_319            | edge-<br>sensitive  | car_adv_timer_even   |
|                     | irqs_i[68] 1        | irqs_distributed_320            | edge-<br>sensitive  | car_adv_timer_even   |
|                     | irqs_i[69] 1        | irqs_distributed_321            | edge-<br>sensitive  | car_adv_timer_even   |
|                     | irqs_i[70] 1        | irqs_distributed_322            | edge-<br>sensitive  | car_adv_timer_even   |
|                     | irqs_i[71] 1        | irqs_distributed_323            | edge-<br>sensitive  | car_sys_timer_lo     |
|                     | irqs_i[72] 1        | irqs_distributed_324            | edge-<br>sensitive  | car_sys_timer_hi     |
| Cheshire            | irqs_i[127:3        | -                               | -                   | tied to 0            |
|                     | intr_ext_i[D        | ] pulpcl_eoc                    | level-<br>sensitive | from HMR<br>cluster  |

| Interrupt     | Interrupt                |                                    |                                 |                                             |
|---------------|--------------------------|------------------------------------|---------------------------------|---------------------------------------------|
| Source        | sink Bitwidt             | Type                               | Comment                         |                                             |
|               | intr_ext_i[2:1]          | pulpcl_hostd_mbox_intr             | level-<br>sensitive             | from HMR<br>cluster                         |
|               | intr_ext_i[2:3]          | spatzcl_hostd_mbox_intr            | level-<br>sensitive             | from<br>vectorial<br>cluster                |
|               | intr_ext_i[8:5]          | safed_hostd_mbox_intr              | level-<br>sensitive             | from safe<br>domain                         |
|               | intr_ext_i[8:7]          | secd_hostd_mbox_intr               | level-<br>sensitive             | from secure domain                          |
|               | <pre>intr_ext_i[9]</pre> | car_wdt_intrs[0]                   | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[10]           | car_wdt_intrs[1]                   | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[11]           | car_wdt_intrs[2]                   | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[12]           | <pre>car_wdt_intrs[3]</pre>        | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[13]           | car_wdt_intrs[4]                   | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[14]           | car_can_intr                       | level-<br>sensitive             | from carfield<br>peripherals                |
|               | intr_ext_i[ <b>1</b> 5]  | car_adv_timer_ch0                  | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[16]           | car_adv_timer_ch1                  | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[17]           | car_adv_timer_ch2                  | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[18]           | car_adv_timer_ch3                  | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[19]           | car_adv_timer_events[0]            | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[20]           | <pre>car_adv_timer_events[1]</pre> | edge-<br>sensitive              | from carfield<br>peripherals                |
|               | intr_ext_i[21]           | car_adv_timer_events[2]            | edge-                           | from carfield                               |
|               | intr_ext_i[22]           | car_adv_timer_events[3]            | sensitive<br>edge-              | peripherals<br>from carfield                |
|               | intr_ext_i[23]           | car_sys_timer_lo                   | sensitive<br>edge-<br>sensitive | peripherals<br>from carfield<br>peripherals |
|               | intr_ext_i[24]           | car_sys_timer_hi                   | edge-<br>sensitive              | from carfield<br>peripherals                |
| meip_ext_o[0] | intr_ext_i[31:25]<br>-   | 0                                  | level-<br>sensitive             | tied to 0 unconnected                       |

| Interrupt     | Interrupt             |                    |                 |             |
|---------------|-----------------------|--------------------|-----------------|-------------|
| Source        | $\operatorname{sink}$ | BitwidthConnection | $\mathbf{Type}$ | Comment     |
| meip_ext_o[1] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |
| meip_ext_o[2] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       | _           |
| seip_ext_o[0] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |
| seip_ext_o[1] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |
| seip_ext_o[2] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |
| msip_ext_o[0] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |
| msip_ext_o[1] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       | . 1         |
| msip_ext_o[2] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       | C 1         |
| mtip_ext_o[0] |                       | -                  | level-          | Snitch core |
| F. 7          |                       |                    | sensitive       | #0          |
| mtip_ext_o[1] |                       | -                  | level-          | Snitch core |
|               |                       |                    | sensitive       | #1          |
| mtip_ext_o[2] |                       | -                  | level-          | unconnected |
|               |                       |                    | sensitive       |             |

#### 2.3 Domains

The total number of domains is 7: host domain, safe domain, secure domain, integer PMCA domain, vectorial PMCA domain, peripheral domain, dynamic SPM.

Carfield's domains live in dedicated repositories. We therefore invite the reader to consult the documentation of each domain.

For more information about domains' memory requirements, visit Synthesis and physical implementation.

Below, we focus on domains' parameterization within Carfield.

# 2.3.1 Host domain (Cheshire)

The *host domain* (Cheshire) embeds all the necessary components required to run OSs such as embedded Linux. It has two orthogonal *operation modes*.

1. Untrusted mode: in this operation mode, the host domain is tasked to run untrusted services, i.e. non time- and non safety-critical applications. For example, this could be the case of infotainment on a modern car. In this mode, as in traditional automotive platforms, safety and resiliency features are deferred to a dedicated 32-bit microcontroller-like system, called safe domain in Carfield.

- 2. Hybrid trusted/untrusted mode: in this operation mode, the host domain is in charge of both critical and non-critical applications. Key features supported to achieve this are:
- A virtualization layer, which allows the system to accommodate the execution of multiple OSs, including rich, Unix-like OSs and Real-Time OSs (RTOS), coexisting on the same HW.
- Spatial and temporal partitioning of resources: AXI matrix crossbar (AXI-REALM), LLC, TLB, and a physical tagger in front of the cores to mark partitions by acting directly on the physical address space
- Runtime configurable data/instruction cache and SPM
- Fast interrupt handling, with optional interrupt routing through the RISC-V fast interrupt controller CLIC,
- Configurable dual core setup between lockstep or SMP mode.

Hybrid operation mode is currently experimental, and mostly for research purposes. We advise of relying on a combination of host ad safe domain for a more traditional approach.

Cheshire is configured as follows:

- Two 64-bit, RISC-V CVA6 cores, with lightweight self-invalidation cache coherency, fast interrupt and virtualization support.
- 8 external AXI manager ports (AxiNumExtSlv) added to the matrix crossbar:
  - Dynamic SPM port 0
  - Dynamic SPM port 1
  - Safe domain
  - HMR cluster
  - Vectorial cluster
  - Mailbox unit
  - Ethernet
  - Peripherals
- 4 external AXI subordinate ports (AxiNumExtMst) added to the matrix crossbar:
  - Safe domain
  - Secure domain
  - HMR cluster
  - Vectorial cluster
- 4 external regbus subordinate ports (NumTotalRegSlv):
  - PCRs: control domains enable, clock gate, isolation
  - PLL control registers: for ASIC top-levels, leave unconnected otherwise
  - Padmux control registers: for ASIC top-levels, leave unconnected otherwise
  - Dynamic SPM ECC control registers
- AXI-REALM unit for bandwidth regulation and monitoring integrated in front of each AXI
  matrix crossbar manager
- Last-level cache (LLC) with HW spatial partitioning
- 32 external input interrupts (CarfieldNumExtIntrs), see Interrupt map in addition to Cheshire's own internal interrupts. Unused are tied to 0 (currently 9/32)

- 2 external interruptible harts (CarfieldNumInterruptibleHarts). The interruptible harts are Snitch core #0 and #1 in the vectorial cluster.
- An interrupt router with 1 external target (CarfieldNUmRouterTargets), tasked to distribute N input interrupts to M targets. In Carfield, the external target is the safe domain.
- All Cheshire peripherals, except for VGA

By default, Cheshire hosts 128KiB of hybrid LLC/SPM, user-configurable.

#### 2.3.2 Safe domain

The *safe domain* is a simple MCU-like domain that comprises three 32-bit real-time CV32E40P (CV32RT) RISC-V cores operating in triple-core-lockstep mode (TCLS).

These cores, enhanced with the RISC-V CLIC controller and optimized for fast interrupt handling and context switch, run RTOSs and safety-critical applications, embodying a core tenet of the platform reliability.

The safe domain is essential when the host domain is operated in untrusted mode.

The *safe domain* is configured as follows:

- 1 RISC-V debug module prividing indipendent JTAG interface off-Carfield
- 1 AXI manager and 1 AXI subordinate ports, 32-bit data and 32-bit address wide, to and from the *host domain*, respectively. AXI datawidth conversion with the host domain is handled internally to the safe domain.
- 1 generic timer, essential for periodic ticks common in RTOSs. The generic timer in the *safe domain* is the same integrated in Carfield's *peripheral domain*.
- CLIC RISC-V interrupt controller; as opposed to Cheshire, currently the CLIC is configured to run run in M-mode.
- 128 external input interrupts. Unused are tied to 0.
- Fast interrupt extension that extends CV32 with additional logic to accelerate context switching. From here, the name CV32RT
- 1 32-bit per-core FPU with down to float-16 precision, totaling 3 FPUs

By default, the processing elements share access to 128KiB of SPM for instructions and data, user-configurable.

#### 2.3.3 Secure domain

The secure domain, based on the OpenTitan project, serves as the Hardware Root-of-Trust (HWRoT) of the platform. It handles *secure boot* and system integrity monitoring fully in HW through cryptographic acceleration services.

Compared to vanilla OpenTitan, the secure domain integrated in Carfield is modified/configured as follows:

• 1 AXI4 manager interface to Carfield, with a bridge between AXI4 and TileLink Uncached Lightweight (TL-UL) internally used by OpenTitan. By only exposing a manager port, unwanted access to the secure domain is prevented.

- Embedded flash memory replaced with an SRAM preloaded before secure boot procedure from an external SPI flash through OpenTitan private SPI peripheral. Once preload is over, the OpenTitan secure boot framework is unchanged compared to the vanilla version.
- Finally, a boot manager module has been designed and integrated to manage the two available bootmodes. In **Secure** mode, the systems executes the secure boot framework as soon as the reset is asserted, loading code from the external SPI and performing the signature check on its content. Otherwise, in **Non-secure** mode, the secure domain is clock gated and must be clocked and woken-up by an external entity (e.g., host domain)

By default, the secure domain hosts 512KiB of main SPM, and 16KiB of OTP memory, user-configurable.

#### 2.3.4 Accelerator domain

To augment computational capabilities, Carfield incorporates two PMCAs, described below. Both PMCAs integrate DMA engines to independently fetch data from the on-chip SPM or external DRAM.

**2.3.4.1** HMR integer PMCA The hybrid modular redundancy (HMR) integer PMCA is specialized in accelerating the inference of Deep Learning and Machine Learning models. The multicore accelerator is built around 12 32-bit RISC-V cores empowered with ISA extensions, enabling integer arithmetic from 32-bit down to 2-bit precision.

The integer PMCA does not integrate a fully-fledged FPU co-processor. Nevertheless, it features a highly specialized domain specific accelerator (DSA), RedMulE, which enables fast and energy-efficient floating-point GEMM on 16-bit and 8-bit data formats. This makes the PMCA capable of on-chip training of generalized Deep Learning models.

As part of a MCS, the integer PMCA's general-purpose cores can be reconfigured for *redundant* execution. A Hybrid Modular Redundancy (HMR) unit allows the split/lock of the available cores in different redundant configurations during runtime, trading off the computing performance and the fault resilience capability according to the criticality of the application.

The PMCA can be configured in multiple redundant modes: \* Independent: All cores act independently with no redundancy mechanism. This configuration allows higher performance but has no reliability. \* Dual Modular Redundancy (DMR): The cores are grouped in lock-stepped pairs and rely on a specialized hardware extension for fast fault recovery in less than 30 clock cycles in case of fault detection. The PMCA provides the best trade-off between performance and fault recovery in this configuration. \* Triple Modular Redundancy (TMR): The cores are grouped in lock-stepped triplets and rely on either hardware extension or software mechanisms to recover from incurring faults. The PMCA provides the highest fault resilience in this configuration, at the cost of reduced performance.

By default, the integer PMCA's processing elements and tensor accelerator share access to 256KiB of L1 SPM, user-configurable.

**2.3.4.2 Vectorial PMCA** The *vectorial PMCA*, or Spatz PMCA handles vectorizable multiformat floating-point workloads.

A Spatz vector unit acts as a coprocessor of the Snitch core, a tiny RV32IMA core which decodes and forwards vector instructions to the vector unit.

A Snitch core and a Spatz vector unit are together referred to as *Core Complex (CC)*. The vectorial PMCA is composed by two CCs, each with the following configuration:

- 2 KiB of latch-based VRF
- 4 transprecision FPUs
- 1 integer processing unit (IPU)

Each FPU supports FP8, FP16, FP32, and FP64 computation, while the IPU supports 8, 16, 32, and 64-bit integer computation.

By default, the CCs share access to 128KiB of L1 SPM, user-configurable.

## 2.4 On-chip and off-chip memory endpoints

#### 2.4.1 Dynamic scratchpad memory (SPM)

The dynamic SPM features dynamically switching address mapping policy. It manages the following features:

- Two AXI subordinate ports
- Two address mapping modes: interleaved and contiguous
- 4 address spaces, 2 for each port. The address space is used to select the AXI port to use, and the mapping mode
- Every address space points to the same physical SRAM through a low-latency matrix crossbar
- ECC-equipped memory banks

By default, Carfield hosts 1MiB of dynamic SPM, user-configurable.

# 2.4.2 Partitionable hybrid LLC/SPM

Carfield hosts a LLC optionaly reconfigurable as SPM during runtime. In addition, the LLC supports HW-based partitioning to exploit intra-process or inter-processes isolation, improving the system's predictability. The LLC is described in detail in Cheshire's Architecture.

#### 2.4.3 HyperBus off-chip link

Carfield integrates a in-house, open-source implementation of Infineon' HyperBus off-chip controller to connect to external HyperRAM modules.

It manages the following features:

• An AXI interface that attaches to Cheshire's partitionable hybrid LLC/SPM

- A configurable number of physical HyperRAM chips it can be attached to; by default, support for 2 physical chips is provided
- Support for HyperRAM chips with different densities (from 8MiB to 64MiB per chip aligned with specs).

# 2.5 System bus interconnect

The interconnect is composed of a main AXI4 matrix (or crossbar) with AXI5 atomic operations (ATOPs) support. The crossbar extends Cheshire's with additional external AXI manager and subordinate ports.

Cheshire's auxiliary Regbus demultiplexer is extended with additional peripheral configuration ports for external PLL/FLL and padmux configuration, which are specific of ASIC wrappers.

An additional peripheral subsystem based on APB hosts Carfield-specific peripherals.

#### 2.6 Mailbox unit

The mailbox unit consists in a number of configurable mailboxes. Each mailbox is the preferred communication vehicle between *domains*. It can be used to wake-up certain domains, notify an *offloader* (e.g., Cheshire) that a *target device* (e.g., the integer PMCA) has reached execution completion, dispatch *entry points* to a *target device* to jump-start its execution, and many others.

It manages the following features:

- Interrupt based signaling receiver and sender
- A shared memory space common to all the mailboxes, implemented as a single register file. Currently, Carfield implements 25 mailboxes.
- Support for 32-bit word aligned read/write access.
- A convenience AXI-Lite wrapper for the configuration port.

Assuming each mailbox is identified with id i, the register file map reads:

| Offset           | Register     | Width (bit) | Note               |
|------------------|--------------|-------------|--------------------|
| 0x00 + i * 0x100 | INT_SND_STAT | 1           | current irq status |
| 0x04 + i * 0x100 | INT_SND_SET  | 1           | set irq            |
| 0x08 + i * 0x100 | INT_SND_CLR  | 1           | clear irq          |
| 0x0C + i * 0x100 | INT_SND_EN   | 1           | enable irq         |
| 0x40 + i * 0x100 | INT_RCV_STAT | 1           | current irq status |
| 0x44 + i * 0x100 | INT_RCV_SET  | 1           | set irq            |
| 0x48 + i * 0x100 | INT_RCV_CLR  | 1           | clear irq          |
| 0x4C + i * 0x100 | INT_RCV_EN   | 1           | enable irq         |
| 0x80 + i * 0x100 | LETTERO      | 32          | message            |
| 0x8C + i * 0x100 | LETTER1      | 32          | message            |

The above register map can be found in the dedicated repository and is reported here for convenience.

# 2.7 Platform control registers

PCRs provide basic system information, and control clock, reset and other functionalities of Carfield's domains.

A more detailed overview of each PCR (register subfields and description) can be found here. PCR base address is listed in the Memory Map as for the other devices.

| Name                  | Offset                      | Length | Description                                         |
|-----------------------|-----------------------------|--------|-----------------------------------------------------|
| VERSIONO              | 0x0                         | 4      | Cheshire sha256 commit                              |
| VERSION1              | 0x4                         | 4      | Safety Island sha256 commit                         |
| VERSION2              | 8x0                         | 4      | Security Island sha256 commit                       |
| VERSION3              | 0xc                         | 4      | PULP Cluster sha256 commit                          |
| VERSION4              | 0x10                        | 4      | Spatz CLuster sha256 commit                         |
| JEDEC_IDCODE          | 0x14                        | 4      | JEDEC ID CODE                                       |
| GENERIC_SCRATCHO      | 0x18                        | 4      | Scratch                                             |
| GENERIC_SCRATCH1      | 0x1c                        | 4      | Scratch                                             |
| HOST_RST              | 0x20                        | 4      | Host Domain reset -active high, inverted in HW-     |
| PERIPH_RST            | 0x24                        | 4      | Periph Domain reset -active high, inverted in       |
|                       |                             |        | HW-                                                 |
| SAFETY_ISLAND_RST     | 0x28                        | 4      | Safety Island reset -active high, inverted in HW-   |
| SECURITY_ISLAND_RST   | 0x2c                        | 4      | Security Island reset -active high, inverted in HW- |
| PULP_CLUSTER_RST      | 0x30                        | 4      | PULP Cluster reset -active high, inverted in HW-    |
| SPATZ_CLUSTER_RST     | 0x34                        | 4      | Spatz Cluster reset -active high, inverted in HW-   |
| L2_RST                | 0x38                        | 4      | L2 reset -active high, inverted in HW-              |
| PERIPH_ISOLATE        | 0x3c                        | 4      | Periph Domain AXI isolate                           |
| SAFETY_ISLAND_ISOLATE | 0x40                        | 4      | Safety Island AXI isolate                           |
| SECURITY_ISLAND_ISOLA | T <b>E</b> x44              | 4      | Security Island AXI isolate                         |
| PULP_CLUSTER_ISOLATE  | 0x48                        | 4      | PULP Cluster AXI isolate                            |
| SPATZ_CLUSTER_ISOLATE | 0x4c                        | 4      | Spatz Cluster AXI isolate                           |
| L2_ISOLATE            | 0x50                        | 4      | L2 AXI isolate                                      |
| PERIPH_ISOLATE_STATUS | 0x54                        | 4      | Periph Domain AXI isolate status                    |
| SAFETY_ISLAND_ISOLATE | ZU <b>BÆÆ</b>               | 4      | Safety Island AXI isolate status                    |
| SECURITY_ISLAND_ISOLA | TOEx_SETATUS                | 4      | Security Island AXI isolate status                  |
| PULP_CLUSTER_ISOLATE_ | SOTACTOS                    | 4      | PULP Cluster AXI isolate status                     |
| SPATZ_CLUSTER_ISOLATE | _ <b>S</b> \F <b>6</b> \FUS | 4      | Spatz Cluster AXI isolate status                    |
| L2_ISOLATE_STATUS     | 0x68                        | 4      | L2 AXI isolate status                               |
| PERIPH_CLK_EN         | 0x6c                        | 4      | Periph Domain clk gate enable                       |
| SAFETY_ISLAND_CLK_EN  | 0x70                        | 4      | Safety Island clk gate enable                       |
| SECURITY_ISLAND_CLK_E | NOx74                       | 4      | Security Island clk gate enable                     |
| PULP_CLUSTER_CLK_EN   | 0x78                        | 4      | PULP Cluster clk gate enable                        |
| SPATZ_CLUSTER_CLK_EN  | 0x7c                        | 4      | Spatz Cluster clk gate enable                       |
| L2_CLK_EN             | 08x0                        | 4      | Shared L2 memory clk gate enable                    |
| PERIPH_CLK_SEL        | 0x84                        | 4      | Periph Domain pll select (0 -> host pll, 1 -> alt   |
|                       |                             |        | PLL, 2 -> per pll)                                  |
| SAFETY_ISLAND_CLK_SEL | 0x88                        | 4      | Safety Island pll select (0 -> host pll, 1 -> alt   |
|                       |                             |        | PLL, 2 -> per pll)                                  |

| Name                                           | Offset         | Length | Description                                                                 |
|------------------------------------------------|----------------|--------|-----------------------------------------------------------------------------|
| SECURITY_ISLAND_CLK_S                          | E <b>0</b> x8c | 4      | Security Island pll select (0 -> host pll, 1 -> alt                         |
|                                                |                |        | $PLL, 2 \rightarrow per pll)$                                               |
| PULP_CLUSTER_CLK_SEL                           | 0x90           | 4      | PULP Cluster pll select (0 -> host pll, 1 -> alt                            |
|                                                |                |        | $PLL, 2 \rightarrow per pll$                                                |
| SPATZ_CLUSTER_CLK_SEL                          | 0x94           | 4      | Spatz Cluster pll select (0 -> host pll, 1 -> alt                           |
|                                                |                |        | $PLL, 2 \rightarrow per pll$                                                |
| L2_CLK_SEL                                     | 0x98           | 4      | L2 Memory pll select (0 -> host pll, 1 -> alt PLL,                          |
|                                                |                |        | $2 \rightarrow \text{per pll}$                                              |
|                                                | 0x9c           | 4      | Periph Domain clk divider value                                             |
| SAFETY_ISLAND_CLK_DIV                          | _              | 4      | Safety Island clk divider value                                             |
| SECURITY_ISLAND_CLK_D                          |                | 4      | Security Island clk divider value                                           |
| PULP_CLUSTER_CLK_DIV_                          |                | 4      | PULP Cluster clk divider value                                              |
| SPATZ_CLUSTER_CLK_DIV                          | _              | 4      | Spatz Cluster clk divider value                                             |
| L2_CLK_DIV_VALUE                               | 0xb0           | 4      | L2 Memory clk divider value                                                 |
| HOST_FETCH_ENABLE                              | 0xb4           | 4      | Host Domain fetch enable                                                    |
| SAFETY_ISLAND_FETCH_E                          |                | 4      | Safety Island fetch enable                                                  |
| SECURITY_ISLAND_FETCH                          | _              | 4      | Security Island fetch enable                                                |
| PULP_CLUSTER_FETCH_EN                          |                | 4      | PULP Cluster fetch enable                                                   |
| SPATZ_CLUSTER_DEBUG_R                          |                | 4      | Spatz Cluster debug req                                                     |
| HOST_BOOT_ADDR                                 | 0xc8           | 4      | Host boot address                                                           |
| SAFETY_ISLAND_BOOT_AD                          |                | 4      | Safety Island boot address                                                  |
| SECURITY_ISLAND_BOOT_                          |                | 4      | Security Island boot address                                                |
| PULP_CLUSTER_BOOT_ADD                          |                | 4      | PULP Cluster boot address                                                   |
| SPATZ_CLUSTER_BOOT_AD                          |                | 4      | Spatz Cluster boot address                                                  |
| PULP_CLUSTER_BOOT_ENA                          |                | 4      | PULP Cluster boot enable                                                    |
| SPATZ_CLUSTER_BUSY                             | 0xe0           | 4      | Spatz Cluster busy PULP Cluster busy                                        |
| PULP_CLUSTER_BUSY                              | 0xe4           | 4      | · ·                                                                         |
| PULP_CLUSTER_EOC                               | 0xe8           | 4<br>4 | PULP Cluster end of computation Ethernet RGMII PHY clock divider enable bit |
| ETH_RGMII_PHY_CLK_DIV<br>ETH_RGMII_PHY_CLK_DIV |                | 4      | Ethernet RGMII PHY clock divider value                                      |
| ETH_MDIO_CLK_DIV_EN                            | Oxf4           | 4      | Ethernet MDIO clock divider enable bit                                      |
| ETH_MDIO_CLK_DIV_EN ETH_MDIO_CLK_DIV_VALU      |                | 4      | Ethernet MDIO clock divider enable bit  Ethernet MDIO clock divider value   |
| EIII_HDIO_CEK_DIV_ANEO                         | TOXIO          | 4      | Education MDTO Clock divider varie                                          |

# 2.8 Peripherals

Carfield enhances Cheshire's peripheral subsystem with additional capabilities.

An external AXI manager port is attached to the matrix crossbar. The 64-bit data, 48-bit address AXI protocol is converted to the slower, 32-bit data and address APB protocol. An APB demultiplexer allows attaching several peripherals, described below.

### 2.8.1 Generic and advanced timer

Carfield integrates a generic timer and an advanced timer.

The *generic timer* manages the following features:

- 2 general purpose 32-bit up counter timers
- Input trigger sources:
  - FLL/PLL clock
  - FLL/PLL clock + Prescaler
  - Real-time clock (RTC) at crystal frequency (32kHz) or higher
  - External event
- 8-bit programmable prescaler to FLL/PLL clock
- Counting modes:
  - One shot mode: timer is stopped after first comparison match
  - Continuous mode: timer continues counting after comparison match
  - Cycle mode: timer resets to 0 after comparison match and continues counting
  - 64 bit cascaded mode
- Interrupt request generation on comparison match

For more information, read the dedicated documentation.

The advanced timer manages the following features:

- 4 timers with 4 output signal channels each
- PWM generation functionality
- Multiple trigger input sources:
  - output signal channels of all timers
  - 32 GPIOs
  - Real-time clock (RTC) at crystal frequency (32kHz) or higher
  - FLL/PLL clock In Carfield, we rely on a RTC.
- Configurable input trigger modes
- Configurable prescaler for each timer
- Configurable counting mode for each timer
- Configurable channel threshold action for each timer
- 4 configurable output events
- Configurable clock gating of each timer

For more information, read the dedicated documentation.

### 2.8.2 Watchdog timer

We employ the watchdog timer developed by the OpenTitan project project. It manages the following features:

- Two 32-bit upcounting timers: one timer functions as a wakeup timer, one as a watchdog timer
- 2 thresholds: bark (generates an interrupt) and bite (resets core)
- A 12 bit pre-scaler for the wakeup timer to enable very long timeouts

For more information, read the dedicated documentation.

#### Reset and Clock Distribution for a domain X

#### Figure 2: Reset and Clock Distribution for a domain X

#### Isolation for a domain X

Figure 3: Isolation for a domain X

#### 2.8.3 CAN

We employ a CAN device developed by the Czech Technical University in Prague. It manages the following features:

- CAN 2.0, CAN FD 1.0 and ISO CAN FD
- Avalon memory bus
- Timestamping and transmission at given time
- Optional event and error logging
- Fault confinement state manipulation
- Transceiver delay measurement
- Variety of interrupt sources
- Filtering of received frame
- Listen-only mode, Self-test mode, Acknowledge forbidden mode
- Up to 14 Mbit in "Data" bit-rate (with 100 Mhz Core clock)

For more information, read the dedicated documentation

#### 2.8.4 Ethernet

We employ Ethernet IPs developed by Alex Forencich and assemble them with a high-performant DMA, the same used in Cheshire.

We use Reduced gigabit media-independent interface (RGMII) that supports speed up to 1000Mbit/s (1GHz).

For more information, read the dedicated documentation of Ethernet components from its original repository.

#### 2.9 Clock and reset

The two figures above show the clock, reset and isolation distribution for a *domain* X in Carfield, and their relationship. A more detailed description is provided below.

### 2.9.1 Clock distribution scheme, clock gating and isolation

Carfield is provided with 3 clocks sources. They can be fully asynchronous and not bound to any phase relationship, since dual-clock FIFOs are placed between domains to allow clock domain crossing (CDC):

- host\_clk\_i: preferably, clock of the host domain
- alt\_clk\_i: preferably, clock of alternate domains, namely safe domain, secure domain, accelerator domain
- per\_clk\_i: preferably, clock of peripheral domain

In addition, a real-time clock (RTC, rt\_clk\_i) is provided externally, at crystal frequency (32kHz) or higher.

These clocks are supplied externally, by a dedicated PLL per clock source or by a single PLL that supplies all three clock sources. The configuration of the clock source can be handled by the external PLL wrapper configuration registers, e.g. in a ASIC top level

Regardless of the specific name used for the clock signals in HW, Carfield has a flexible clock distribution that allows each of the 3 clock sources to be assigned to a *domain*, as explained below.

As the top figure shows, out of the 7 domains described in Domains, 6 can be clock gated and isolated: safe domain, secure domain, accelerator domain, peripheral domain, dynamic SPM.

When isolation for a domain X is enabled, data transfers towards a domain are terminated and never reach it. To achieve this, an AXI4 compliant isolation module is placed in front of each domain. The bottom figure shows in detail the architecture of the isolation scheme between the host domain and a generic X domain, highlighting its relationship with the domain's reset and cloc signals.

For each of the 6 clock gateable domains, the following clock distribution scheme applies:

- 1. The user selects one of the 3 different clock sources
- 2. The selected clock source for the domain is fed into a default-bypassed arbitrary integer clock divider with 50% duty cycle. This allows to use different integer clock divisions for every target domain to use different clock frequencies
- 3. The internal clock gate of the clock divider is used to provide clock gating for the domain.

HW resources for the clock distribution (steps 1., 2., and 3.) and isolation of a domain X, are SW-controlled via dedicated PCRs. Refer to Platform Control Registers in this page for more information.

The only domain that is always-on and de-isolated is the *host domain* (Cheshire). If required, clock gating and/or isolation of it can be handled at higher levels of hierarchy, e.g. in a dedicated ASIC wrapper.

#### 2.9.2 Startup behavior after Power-on reset (POR)

The user can decide whether *secure boot* must be performed on the executing code before runtime. If so, the *secure domain* must be active after POR, i.e., clocked and de-isolated. This behavior is regulated by the input pin <code>secure\_boot\_i</code> according to the following table:

| Secure           |                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| secure_boot_Boot | System status after POR                                                                                                                     |
| O OFF            | secure domain gated and isolated as the other 5 domains, host domain always-on and idle                                                     |
| 1 ON             | host domain always-on and idle, secure domain active, takes over secure boot and can't be warm reset-ed; other 5 domains gated and isolated |

Regardless of the value of secure\_boot\_i, since by default some domains are clock gated and isolated after POR, SW or external physical interfaces (JTAG/Serial Link) must handle their wake-up process. Routines are provided in the Software Stack.

#### 2.9.3 Reset distribution scheme

Carfield is provided with one POR (active-low), pwr\_on\_rst\_ni, responsible for the platform's cold reset.

The POR is synchronized with the clock of each domain, user-selected as explained above, and propagated to the domain.

In addition, a warm reset can be initiated from SW through the PCRs for each domain. Exceptions to this are the host domain (always-on), and the secure domain when secure\_boot\_i is asserted.

# 2.10 axi\_dma\_config / doc / idma\_desc64\_frontend\_doc.md

## 2.11 Summary

| Name                  | Offset | Length | Description                                                         |
|-----------------------|--------|--------|---------------------------------------------------------------------|
| idma_desc64.desc_addr | 0x0    | 8      | This register specifies the bus address at which the first transfer |
| idma_desc64.status    | 0x8    | 8      | This register contains status information for the DMA.              |

## 2.12 desc addr

#### 2.12.1 Fields

```
{"reg": [{"name": "desc_addr", "bits": 64, "attr": ["wo"], "rotate": 0}], "config": {"lanes":
```

| Bits | Type | Reset          | Name      | Description |
|------|------|----------------|-----------|-------------|
| 63:0 | wo   | 0xffffffffffff | desc_addr |             |

# **2.13** status

This register contains status information for the DMA. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x3

## **2.13.1** Fields

{"reg": [{"name": "busy", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "fifo\_full", "bits": 1, "attr": ["ro"], "bits": ["ro"], "

| Bits | Type | Reset | Name    | Description                                                       |
|------|------|-------|---------|-------------------------------------------------------------------|
| 63:2 |      |       |         | Reserved                                                          |
| 1    | ro   | 0x0   | fifo_fu | lIf this bit is set, the buffers of the DMA are full. Any further |
|      |      |       |         | submissions via the desc_addr register may overwrite previously   |
|      |      |       |         | submitted jobs or get lost.                                       |
| 0    | ro   | 0x0   | busy    | The DMA is busy                                                   |

# 2.14 axi\_dma\_config / doc / idma\_reg32\_2d\_frontend\_doc.md

# 2.15 Summary

| Name                               | Offset | Length | Description                              |
|------------------------------------|--------|--------|------------------------------------------|
| idma_reg32_2d_frontend.src_addr    | 0x0    | 4      | Source Address                           |
| idma_reg32_2d_frontend.dst_addr    | 0x4    | 4      | Destination Address                      |
| idma_reg32_2d_frontend.num_bytes   | 0x8    | 4      | Number of bytes                          |
| idma_reg32_2d_frontend.conf        | 0xc    | 4      | Configuration Register for DMA settings  |
| idma_reg32_2d_frontend.stride_src  | 0x10   | 4      | Source Stride                            |
| idma_reg32_2d_frontend.stride_dst  | 0x14   | 4      | Destination Stride                       |
| idma_reg32_2d_frontend.num_repetic | 0×d8s  | 4      | Number of 2D repetitions                 |
| idma_reg32_2d_frontend.status      | 0x1c   | 4      | DMA Status                               |
| idma_reg32_2d_frontend.next_id     | 0x20   | 4      | Next ID, launches transfer, returns 0 if |
|                                    |        |        | transfer not set up properly.            |
| idma_reg32_2d_frontend.done        | 0x24   | 4      | Get ID of finished transactions.         |

# $2.16 \ src\_addr$

Source Address - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.16.1 Fields

{"reg": [{"name": "src\_addr", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description    |
|------|------|-------|----------|----------------|
| 31:0 | rw   | 0x0   | src_addr | Source Address |

# $2.17 ext{dst\_addr}$

Destination Address - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.17.1 Fields

{"reg": [{"name": "dst\_addr", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description         |
|------|------|-------|-------------|---------------------|
| 31:0 | rw   | 0x0   | $dst\_addr$ | Destination Address |

# 2.18 num\_bytes

Number of bytes - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.18.1 Fields

{"reg": [{"name": "num\_bytes", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description     |
|------|------|-------|-----------|-----------------|
| 31:0 | rw   | 0x0   | num_bytes | Number of bytes |

### 2.19 conf

Configuration Register for DMA settings - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxf

## 2.19.1 Fields

{"reg": [{"name": "decouple", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "deburst", "

| ion      |
|----------|
| <br>[    |
| fer      |
| enable   |
| enable   |
| e enable |
|          |

## 2.20 stride\_src

Source Stride - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

## **2.20.1** Fields

{"reg": [{"name": "stride\_src", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name          | Description   |
|------|------|-------|---------------|---------------|
| 31:0 | rw   | 0x0   | $stride\_src$ | Source Stride |

# $2.21 stride_dst$

Destination Stride - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.21.1** Fields

{"reg": [{"name": "stride\_dst", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name          | Description        |
|------|------|-------|---------------|--------------------|
| 31:0 | rw   | 0x0   | $stride\_dst$ | Destination Stride |

## 2.22 num\_repetitions

Number of 2D repetitions - Offset: 0x18 - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.22.1 Fields

{"reg": [{"name": "num\_repetitions", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"la

| Bits | Type | Reset | Name               | Description              |
|------|------|-------|--------------------|--------------------------|
| 31:0 | rw   | 0x1   | $num\_repetitions$ | Number of 2D repetitions |

## **2.23** status

DMA Status - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffff

#### 2.23.1 Fields

{"reg": [{"name": "busy", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config": {

| Bits  | Type | Reset        | Name | Description |
|-------|------|--------------|------|-------------|
| 31:16 |      |              |      | Reserved    |
| 15:0  | ro   | $\mathbf{x}$ | busy | DMA busy    |

## 2.24 next\_id

Next ID, launches transfer, returns 0 if transfer not set up properly. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

### **2.24.1** Fields

 ${"reg": [{"name": "next_id", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "config": {"lanes$ 

| Bits | Type | Reset | Name    | Description                                                            |
|------|------|-------|---------|------------------------------------------------------------------------|
| 31:0 | ro   | Х     | next_id | Next ID, launches transfer, returns 0 if transfer not set up properly. |

## 2.25 done

Get ID of finished transactions. - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.25.1 Fields

{"reg": [{"name": "done", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                      |
|------|------|-------|------|----------------------------------|
| 31:0 | ro   | X     | done | Get ID of finished transactions. |

# $2.26 \quad axi\_dma\_config \ / \ doc \ / \ idma\_reg64\_2d\_frontend\_doc.md$

# 2.27 Summary

| Name                                   | Offset | Length | Description                              |
|----------------------------------------|--------|--------|------------------------------------------|
| idma_reg64_2d_frontend.src_addr        | 0x0    | 8      | Source Address                           |
| $idma\_reg64\_2d\_frontend.dst\_addr$  | 0x8    | 8      | Destination Address                      |
| idma_reg64_2d_frontend.num_bytes       | 0x10   | 8      | Number of bytes                          |
| idma_reg64_2d_frontend.conf            | 0x18   | 8      | Configuration Register for DMA settings  |
| idma_reg64_2d_frontend.status          | 0x20   | 8      | DMA Status                               |
| idma_reg64_2d_frontend.next_id         | 0x28   | 8      | Next ID, launches transfer, returns 0 if |
|                                        |        |        | transfer not set up properly.            |
| idma_reg64_2d_frontend.done            | 0x30   | 8      | Get ID of finished transactions.         |
| idma_reg64_2d_frontend.stride_src0x38  |        |        | Source Stride                            |
| idma_reg64_2d_frontend.stride_dst0x40  |        |        | Destination Stride                       |
| idma_reg64_2d_frontend.num_repeti0x48s |        |        | Number of 2D repetitions                 |

# $2.28 \ \mathrm{src\_addr}$

#### 2.28.1 Fields

{"reg": [{"name": "src\_addr", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description    |
|------|------|-------|-------------|----------------|
| 63:0 | rw   | 0x0   | $src\_addr$ | Source Address |

# $2.29 dst\_addr$

#### **2.29.1** Fields

{"reg": [{"name": "dst\_addr", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description         |
|------|------|-------|-------------|---------------------|
| 63:0 | rw   | 0x0   | $dst\_addr$ | Destination Address |

# 2.30 num\_bytes

Number of bytes - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffffffffff

#### 2.30.1 Fields

{"reg": [{"name": "num\_bytes", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description     |
|------|------|-------|-----------|-----------------|
| 63:0 | rw   | 0x0   | num_bytes | Number of bytes |

#### 2.31 conf

Configuration Register for DMA settings - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x7

#### 2.31.1 Fields

{"reg": [{"name": "decouple", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "deburst", "

| Bits | Type | Reset | Name      | Description      |
|------|------|-------|-----------|------------------|
| 63:3 |      |       |           | Reserved         |
| 2    | rw   | 0x0   | serialize | Serialize enable |
| 1    | rw   | 0x0   | deburst   | Deburst enable   |
| 0    | rw   | 0x0   | decouple  | Decouple enable  |

### **2.32** status

DMA Status - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1

#### 2.32.1 Fields

{"reg": [{"name": "busy", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 63}], "config":

| Bits | Type       | Reset | Name | Description |
|------|------------|-------|------|-------------|
| 63:1 |            |       |      | Reserved    |
| 0    | $_{ m ro}$ | x     | busy | DMA busy    |

### 2.33 next\_id

Next ID, launches transfer, returns 0 if transfer not set up properly. - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xfffffffffffff

#### 2.33.1 Fields

{"reg": [{"name": "next\_id", "bits": 64, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name    | Description                                                            |
|------|------|-------|---------|------------------------------------------------------------------------|
| 63:0 | ro   | Х     | next_id | Next ID, launches transfer, returns 0 if transfer not set up properly. |

### 2.34 done

### **2.34.1** Fields

{"reg": [{"name": "done", "bits": 64, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                      |
|------|------|-------|------|----------------------------------|
| 63:0 | ro   | X     | done | Get ID of finished transactions. |

## 2.35 stride\_src

Source Stride - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xfffffffffffffff

### 2.35.1 Fields

{"reg": [{"name": "stride\_src", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name          | Description   |
|------|------|-------|---------------|---------------|
| 63:0 | rw   | 0x0   | $stride\_src$ | Source Stride |

# $2.36 ext{ stride\_dst}$

#### 2.36.1 Fields

 $\{"reg": [\{"name": "stride_dst", "bits": 64, "attr": ["rw"], "rotate": 0\}], "config": \{"lanes": lanes": ["rw"], "rotate": 0\}], "config": ["lanes": ["rw"], "rotate": 0], "config": ["lanes": ["rw"], "rotate": 0], "config": ["lanes": ["rw"], "rotate": 0], "config": ["rw"], "rotate": 0], "rotate": 0], "config": ["rw"], "rotate": 0], "$ 

| Bits | Type | Reset | Name          | Description        |
|------|------|-------|---------------|--------------------|
| 63:0 | rw   | 0x0   | $stride\_dst$ | Destination Stride |

# 2.37 num\_repetitions

Number of 2D repetitions - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xfffffffffffff

### 2.37.1 Fields

{"reg": [{"name": "num\_repetitions", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"la

| Bits | Type | Reset | Name               | Description              |
|------|------|-------|--------------------|--------------------------|
| 63:0 | rw   | 0x0   | $num\_repetitions$ | Number of 2D repetitions |

# $2.38 \quad axi\_dma\_config \ / \ doc \ / \ idma\_reg64\_frontend\_doc.md$

# 2.39 Summary

| Name                         | Offset                    | Length | Description                              |
|------------------------------|---------------------------|--------|------------------------------------------|
| idma_reg64_frontend.src_addr | 0x0                       | 8      | Source Address                           |
| idma_reg64_frontend.dst_addr | 0x8                       | 8      | Destination Address                      |
| idma_reg64_frontend.num_byte | $\mathbf{s}0\mathbf{x}10$ | 8      | Number of bytes                          |
| idma_reg64_frontend.conf     | 0x18                      | 8      | Configuration Register for DMA settings  |
| idma_reg64_frontend.status   | 0x20                      | 8      | DMA Status                               |
| idma_reg64_frontend.next_id  | 0x28                      | 8      | Next ID, launches transfer, returns 0 if |
|                              |                           |        | transfer not set up properly.            |
| $idma\_reg64\_frontend.done$ | 0x30                      | 8      | Get ID of finished transactions.         |

# $2.40 \ src\_addr$

#### 2.40.1 Fields

{"reg": [{"name": "src\_addr", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description    |
|------|------|-------|-------------|----------------|
| 63:0 | rw   | 0x0   | $src\_addr$ | Source Address |

# $2.41 dst_addr$

Destination Address - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffffffffffff

#### **2.41.1** Fields

{"reg": [{"name": "dst\_addr", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description         |
|------|------|-------|-------------|---------------------|
| 63:0 | rw   | 0x0   | $dst\_addr$ | Destination Address |

# 2.42 num\_bytes

#### 2.42.1 Fields

{"reg": [{"name": "num\_bytes", "bits": 64, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description     |
|------|------|-------|-----------|-----------------|
| 63:0 | rw   | 0x0   | num_bytes | Number of bytes |

### 2.43 conf

Configuration Register for DMA settings - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x7

# 2.43.1 Fields

{"reg": [{"name": "decouple", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "deburst", "

| Bits | Type | Reset | Name      | Description      |
|------|------|-------|-----------|------------------|
| 63:3 |      |       |           | Reserved         |
| 2    | rw   | 0x0   | serialize | Serialize enable |
| 1    | rw   | 0x0   | deburst   | Deburst enable   |
| 0    | rw   | 0x0   | decouple  | Decouple enable  |

#### **2.44** status

DMA Status - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1

#### 2.44.1 Fields

{"reg": [{"name": "busy", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 63}], "config":

| Bits | Type       | Reset | Name | Description |
|------|------------|-------|------|-------------|
| 63:1 |            |       |      | Reserved    |
| 0    | $_{ m ro}$ | X     | busy | DMA busy    |

### 2.45 next\_id

#### **2.45.1** Fields

{"reg": [{"name": "next\_id", "bits": 64, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1,

| 63:0 ro x next_id Next ID, launches transfer, returns 0 if properly. | transfer not set up |
|----------------------------------------------------------------------|---------------------|

#### 2.46 done

# **2.46.1** Fields

 ${"reg": [{"name": "done", "bits": 64, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fermion of the configuration of the conf$ 

| Bits | Type | Reset | Name | Description                      |
|------|------|-------|------|----------------------------------|
| 63:0 | ro   | X     | done | Get ID of finished transactions. |

# $2.47 \ \ axi\_llc\ /\ doc\ /\ registers.md$

# 2.48 Summary

| Name                    | Offset | Length | Description                                       |
|-------------------------|--------|--------|---------------------------------------------------|
| axi_llc.CFG_SPM_LOW     | 0x0    | 4      | SPM Configuration (lower 32 bit)                  |
| axi_llc.CFG_SPM_HIGH    | 0x4    | 4      | SPM Configuration (upper 32 bit)                  |
| axi_llc.CFG_FLUSH_LOW   | 0x8    | 4      | Flush Configuration (lower 32 bit)                |
| axi_llc.CFG_FLUSH_HIGH  | 0xc    | 4      | Flush Configuration (upper 32 bit)                |
| axi_llc.COMMIT_CFG      | 0x10   | 4      | Commit the configuration                          |
| axi_llc.FLUSHED_LOW     | 0x18   | 4      | Flushed Flag (lower 32 bit)                       |
| axi_llc.FLUSHED_HIGH    | 0x1c   | 4      | Flushed Flag (upper 32 bit)                       |
| axi_llc.BIST_OUT_LOW    | 0x20   | 4      | Tag Storage BIST Result (lower 32 bit)            |
| axi_llc.BIST_OUT_HIGH   | 0x24   | 4      | Tag Storage BIST Result (upper 32 bit)            |
| axi_llc.SET_ASSO_LOW    | 0x28   | 4      | Instantiated Set-Associativity (lower 32 bit)     |
| axi_llc.SET_ASSO_HIGH   | 0x2c   | 4      | Instantiated Set-Associativity (upper 32 bit)     |
| axi_llc.NUM_LINES_LOW   | 0x30   | 4      | Instantiated Number of Cache-Lines (lower 32 bit) |
| axi_llc.NUM_LINES_HIGH  | 0x34   | 4      | Instantiated Number of Cache-Lines (upper 32 bit) |
| axi_llc.NUM_BLOCKS_LOW  | 0x38   | 4      | Instantiated Number of Blocks (lower 32 bit)      |
| axi_llc.NUM_BLOCKS_HIGH | 0x3c   | 4      | Instantiated Number of Blocks (upper 32 bit)      |
| axi_llc.VERSION_LOW     | 0x40   | 4      | AXI LLC Version (lower 32 bit)                    |
| axi_llc.VERSION_HIGH    | 0x44   | 4      | AXI LLC Version (upper 32 bit)                    |
| axi_llc.BIST_STATUS     | 0x48   | 4      | Status register of the BIST                       |

# 2.49 CFG\_SPM\_LOW

SPM Configuration (lower 32 bit) - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.49.1 Fields

{"reg": [{"name": "low", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | rw   | 0x0   | low  | lower 32 bit |

# 2.50 CFG\_SPM\_HIGH

SPM Configuration (upper 32 bit) - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.50.1** Fields

{"reg": [{"name": "high", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | rw   | 0x0   | high | upper 32 bit |

# 2.51 CFG\_FLUSH\_LOW

Flush Configuration (lower 32 bit) - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.51.1 Fields

{"reg": [{"name": "low", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | rw   | 0x0   | low  | lower 32 bit |

# 2.52 CFG\_FLUSH\_HIGH

Flush Configuration (upper 32 bit) - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxffffffff

### **2.52.1** Fields

 ${"reg": [{"name": "high", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "feet to be a simple of the configuration of the configuration$ 

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | rw   | 0x0   | high | upper 32 bit |

# 2.53 COMMIT\_CFG

Commit the configuration - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0x1

# 2.53.1 Fields

{"reg": [{"name": "commit", "bits": 1, "attr": ["rw1s"], "rotate": -90}, {"bits": 31}], "configure for the commit of the commit

| Bits | Type | Reset | Name   | Description          |
|------|------|-------|--------|----------------------|
| 31:1 |      |       |        | Reserved             |
| 0    | rw1s | 0x0   | commit | commit configuration |

### 2.54 FLUSHED\_LOW

Flushed Flag (lower 32 bit) - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.54.1 Fields

{"reg": [{"name": "low", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

## 2.55 FLUSHED\_HIGH

Flushed Flag (upper 32 bit) - Offset: Ox1c - Reset default: Ox0 - Reset mask: Oxffffffff

## 2.55.1 Fields

{"reg": [{"name": "high", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

# 2.56 BIST\_OUT\_LOW

Tag Storage BIST Result (lower 32 bit) - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.56.1 Fields

{"reg": [{"name": "low", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

# 2.57 BIST\_OUT\_HIGH

Tag Storage BIST Result (upper 32 bit) - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.57.1 Fields

{"reg": [{"name": "high", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

### 2.58 SET\_ASSO\_LOW

Instantiated Set-Associativity (lower 32 bit) - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.58.1 Fields

{"reg": [{"name": "low", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

### 2.59 SET\_ASSO\_HIGH

Instantiated Set-Associativity (upper 32 bit) - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.59.1 Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

## 2.60 NUM\_LINES\_LOW

Instantiated Number of Cache-Lines (lower 32 bit) - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.60.1 Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

# 2.61 NUM\_LINES\_HIGH

Instantiated Number of Cache-Lines (upper 32 bit) - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.61.1 Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

## 2.62 NUM BLOCKS LOW

Instantiated Number of Blocks (lower 32 bit) - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.62.1 Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

## 2.63 NUM\_BLOCKS\_HIGH

Instantiated Number of Blocks (upper 32 bit) - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.63.1 Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

# 2.64 VERSION\_LOW

AXI LLC Version (lower 32 bit) - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.64.1** Fields

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | low  | lower 32 bit |

### 2.65 VERSION\_HIGH

AXI LLC Version (upper 32 bit) - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.65.1 Fields

{"reg": [{"name": "high", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description  |
|------|------|-------|------|--------------|
| 31:0 | ro   | 0x0   | high | upper 32 bit |

# 2.66 BIST\_STATUS

Status register of the BIST - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0x1

### 2.66.1 Fields

{"reg": [{"name": "done", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}], "config":

| Bits | Type       | Reset | Name | Description                 |
|------|------------|-------|------|-----------------------------|
| 31:1 |            |       |      | Reserved                    |
| 0    | $_{ m ro}$ | 0x0   | done | BIST successfully completed |

# 2.67 axi\_realm / doc / registers.md

# 2.68 Summary

| Name                        | Offset | Length | Description                    |
|-----------------------------|--------|--------|--------------------------------|
| axi_rt.major_version        | 0x0    | 4      | Value of the major_version.    |
| axi_rt.minor_version        | 0x4    | 4      | Value of the minor_version.    |
| axi_rt.patch_version        | 0x8    | 4      | Value of the patch_version.    |
| axi_rt.rt_enable            | 0xc    | 4      | Enable RT feature on master    |
| axi_rt.rt_bypassed          | 0x10   | 4      | Is the RT inactive?            |
| axi_rt.len_limit_0          | 0x14   | 4      | Fragmentation of the bursts in |
|                             |        |        | beats.                         |
| axi_rt.len_limit_1          | 0x18   | 4      | Fragmentation of the bursts in |
|                             |        |        | beats.                         |
| axi_rt.imtu_enable          | 0x1c   | 4      | Enables the IMTU.              |
| axi_rt.imtu_abort           | 0x20   | 4      | Resets both the period and the |
|                             |        |        | budget.                        |
| axi_rt.start_addr_sub_low_0 | 0x24   | 4      | The lower 32bit of the start   |
|                             |        |        | address.                       |
| axi_rt.start_addr_sub_low_1 | 0x28   | 4      | The lower 32bit of the start   |
|                             |        |        | address.                       |
| axi_rt.start_addr_sub_low_2 | 0x2c   | 4      | The lower 32bit of the start   |
|                             |        |        | address.                       |
| axi_rt.start_addr_sub_low_3 | 0x30   | 4      | The lower 32bit of the start   |
|                             |        |        | address.                       |
| axi_rt.start_addr_sub_low_4 | 0x34   | 4      | The lower 32bit of the start   |
|                             |        |        | address.                       |

| Name                          | Offset | Length | Description                            |
|-------------------------------|--------|--------|----------------------------------------|
| axi_rt.start_addr_sub_low_5   | 0x38   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_6   | 0x3c   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_7   | 0x40   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_8   | 0x44   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_9   | 0x48   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_10  | 0x4c   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_11  | 0x50   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_12  | 0x54   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_13  | 0x58   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_14  | 0x5c   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_low_15  | 0x60   | 4      | The lower 32bit of the start address.  |
| axi_rt.start_addr_sub_high_0  | 0x64   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_1  | 0x68   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_2  | 0x6c   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_3  | 0x70   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_4  | 0x74   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_5  | 0x78   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_6  | 0x7c   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_7  | 0x80   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_8  | 0x84   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_9  | 0x88   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_10 | 0x8c   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_11 | 0x90   | 4      | The higher 32bit of the start address. |

| Name                          | Offset | Length | Description                            |
|-------------------------------|--------|--------|----------------------------------------|
| axi_rt.start_addr_sub_high_12 | 0x94   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_13 | 0x98   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_14 | 0x9c   | 4      | The higher 32bit of the start address. |
| axi_rt.start_addr_sub_high_15 | 0xa0   | 4      | The higher 32bit of the start address. |
| axi_rt.end_addr_sub_low_0     | 0xa4   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_1     | 0xa8   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_2     | 0xac   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_3     | 0xb0   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_4     | 0xb4   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_5     | 0xb8   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_6     | 0 xbc  | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_7     | 0xc0   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_8     | 0xc4   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_9     | 0xc8   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_10    | 0xcc   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_11    | 0xd0   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_12    | 0xd4   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_13    | 0xd8   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_14    | 0 xdc  | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_low_15    | 0xe0   | 4      | The lower 32bit of the end address.    |
| axi_rt.end_addr_sub_high_0    | 0xe4   | 4      | The higher 32bit of the end address.   |
| axi_rt.end_addr_sub_high_1    | 0xe8   | 4      | The higher 32bit of the end address.   |
| axi_rt.end_addr_sub_high_2    | 0xec   | 4      | The higher 32bit of the end address.   |

| Name                        | Offset | Length | Description                          |
|-----------------------------|--------|--------|--------------------------------------|
| axi_rt.end_addr_sub_high_3  | 0xf0   | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_4  | 0xf4   | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_5  | 0xf8   | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_6  | 0xfc   | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_7  | 0x100  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_8  | 0x104  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_9  | 0x108  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_10 | 0x10c  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_11 | 0x110  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_12 | 0x114  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_13 | 0x118  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_14 | 0x11c  | 4      | The higher 32bit of the end address. |
| axi_rt.end_addr_sub_high_15 | 0x120  | 4      | The higher 32bit of the end address. |
| axi_rt.write_budget_0       | 0x124  | 4      | The budget for writes.               |
| axi_rt.write_budget_1       | 0x128  | 4      | The budget for writes.               |
| axi_rt.write_budget_2       | 0x12c  | 4      | The budget for writes.               |
| $axi\_rt.write\_budget\_3$  | 0x130  | 4      | The budget for writes.               |
| axi_rt.write_budget_4       | 0x134  | 4      | The budget for writes.               |
| axi_rt.write_budget_5       | 0x138  | 4      | The budget for writes.               |
| $axi\_rt.write\_budget\_6$  | 0x13c  | 4      | The budget for writes.               |
| axi_rt.write_budget_7       | 0x140  | 4      | The budget for writes.               |
| axi_rt.write_budget_8       | 0x144  | 4      | The budget for writes.               |
| axi_rt.write_budget_9       | 0x148  | 4      | The budget for writes.               |
| axi_rt.write_budget_10      | 0x14c  | 4      | The budget for writes.               |
| axi_rt.write_budget_11      | 0x150  | 4      | The budget for writes.               |
| axi_rt.write_budget_12      | 0x154  | 4      | The budget for writes.               |
| axi_rt.write_budget_13      | 0x158  | 4      | The budget for writes.               |
| axi_rt.write_budget_14      | 0x15c  | 4      | The budget for writes.               |
| axi_rt.write_budget_15      | 0x160  | 4      | The budget for writes.               |
| axi_rt.read_budget_0        | 0x164  | 4      | The budget for reads.                |
| axi_rt.read_budget_1        | 0x168  | 4      | The budget for reads.                |
| axi_rt.read_budget_2        | 0x16c  | 4      | The budget for reads.                |
| axi_rt.read_budget_3        | 0x170  | 4      | The budget for reads.                |

| Name                        | Offset | Length | Description                 |
|-----------------------------|--------|--------|-----------------------------|
| axi_rt.read_budget_4        | 0x174  | 4      | The budget for reads.       |
| axi_rt.read_budget_5        | 0x178  | 4      | The budget for reads.       |
| axi_rt.read_budget_6        | 0x17c  | 4      | The budget for reads.       |
| axi_rt.read_budget_7        | 0x180  | 4      | The budget for reads.       |
| axi_rt.read_budget_8        | 0x184  | 4      | The budget for reads.       |
| axi_rt.read_budget_9        | 0x188  | 4      | The budget for reads.       |
| axi_rt.read_budget_10       | 0x18c  | 4      | The budget for reads.       |
| axi_rt.read_budget_11       | 0x190  | 4      | The budget for reads.       |
| axi_rt.read_budget_12       | 0x194  | 4      | The budget for reads.       |
| axi_rt.read_budget_13       | 0x198  | 4      | The budget for reads.       |
| axi_rt.read_budget_14       | 0x19c  | 4      | The budget for reads.       |
| axi_rt.read_budget_15       | 0x1a0  | 4      | The budget for reads.       |
| axi_rt.write_period_0       | 0x1a4  | 4      | The period for writes.      |
| axi_rt.write_period_1       | 0x1a8  | 4      | The period for writes.      |
| axi_rt.write_period_2       | 0x1ac  | 4      | The period for writes.      |
| $axi\_rt.write\_period\_3$  | 0x1b0  | 4      | The period for writes.      |
| axi_rt.write_period_4       | 0x1b4  | 4      | The period for writes.      |
| axi_rt.write_period_5       | 0x1b8  | 4      | The period for writes.      |
| axi_rt.write_period_6       | 0x1bc  | 4      | The period for writes.      |
| axi_rt.write_period_7       | 0x1c0  | 4      | The period for writes.      |
| axi_rt.write_period_8       | 0x1c4  | 4      | The period for writes.      |
| axi_rt.write_period_9       | 0x1c8  | 4      | The period for writes.      |
| $axi\_rt.write\_period\_10$ | 0x1cc  | 4      | The period for writes.      |
| axi_rt.write_period_11      | 0x1d0  | 4      | The period for writes.      |
| axi_rt.write_period_12      | 0x1d4  | 4      | The period for writes.      |
| $axi\_rt.write\_period\_13$ | 0x1d8  | 4      | The period for writes.      |
| axi_rt.write_period_14      | 0x1dc  | 4      | The period for writes.      |
| axi_rt.write_period_15      | 0x1e0  | 4      | The period for writes.      |
| $axi\_rt.read\_period\_0$   | 0x1e4  | 4      | The period for reads.       |
| axi_rt.read_period_1        | 0x1e8  | 4      | The period for reads.       |
| axi_rt.read_period_2        | 0x1ec  | 4      | The period for reads.       |
| axi_rt.read_period_3        | 0x1f0  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_4$   | 0x1f4  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_5$   | 0x1f8  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_6$   | 0x1fc  | 4      | The period for reads.       |
| axi_rt.read_period_7        | 0x200  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_8$   | 0x204  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_9$   | 0x208  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_10$  | 0x20c  | 4      | The period for reads.       |
| $axi\_rt.read\_period\_11$  | 0x210  | 4      | The period for reads.       |
| axi_rt.read_period_12       | 0x214  | 4      | The period for reads.       |
| axi_rt.read_period_13       | 0x218  | 4      | The period for reads.       |
| axi_rt.read_period_14       | 0x21c  | 4      | The period for reads.       |
| axi_rt.read_period_15       | 0x220  | 4      | The period for reads.       |
| axi_rt.write_budget_left_0  | 0x224  | 4      | The budget left for writes. |
| axi_rt.write_budget_left_1  | 0x228  | 4      | The budget left for writes. |

| Name                              | Offset | Length | Description                 |
|-----------------------------------|--------|--------|-----------------------------|
| axi_rt.write_budget_left_2        | 0x22c  | 4      | The budget left for writes. |
| axi_rt.write_budget_left_3        | 0x230  | 4      | The budget left for writes. |
| axi_rt.write_budget_left_4        | 0x234  | 4      | The budget left for writes. |
| axi_rt.write_budget_left_5        | 0x238  | 4      | The budget left for writes. |
| axi_rt.write_budget_left_6        | 0x23c  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_7$  | 0x240  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_8$  | 0x244  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_9$  | 0x248  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_10$ | 0x24c  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_11$ | 0x250  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_12$ | 0x254  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_13$ | 0x258  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_14$ | 0x25c  | 4      | The budget left for writes. |
| $axi\_rt.write\_budget\_left\_15$ | 0x260  | 4      | The budget left for writes. |
| $axi\_rt.read\_budget\_left\_0$   | 0x264  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_1$   | 0x268  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_2$   | 0x26c  | 4      | The budget left for reads.  |
| axi_rt.read_budget_left_3         | 0x270  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_4$   | 0x274  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_5$   | 0x278  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_6$   | 0x27c  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_7$   | 0x280  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_8$   | 0x284  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_9$   | 0x288  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_10$  | 0x28c  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_11$  | 0x290  | 4      | The budget left for reads.  |
| axi_rt.read_budget_left_12        | 0x294  | 4      | The budget left for reads.  |
| axi_rt.read_budget_left_13        | 0x298  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_14$  | 0x29c  | 4      | The budget left for reads.  |
| $axi\_rt.read\_budget\_left\_15$  | 0x2a0  | 4      | The budget left for reads.  |
| $axi\_rt.write\_period\_left\_0$  | 0x2a4  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_1$  | 0x2a8  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_2$  | 0x2ac  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_3$  | 0x2b0  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_4$  | 0x2b4  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_5$  | 0x2b8  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_6$  | 0x2bc  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_7$  | 0x2c0  | 4      | The period left for writes. |
| $axi\_rt.write\_period\_left\_8$  | 0x2c4  | 4      | The period left for writes. |
| axi_rt.write_period_left_9        | 0x2c8  | 4      | The period left for writes. |
| axi_rt.write_period_left_10       | 0x2cc  | 4      | The period left for writes. |
| axi_rt.write_period_left_11       | 0x2d0  | 4      | The period left for writes. |
| axi_rt.write_period_left_12       | 0x2d4  | 4      | The period left for writes. |
| axi_rt.write_period_left_13       | 0x2d8  | 4      | The period left for writes. |
| axi_rt.write_period_left_14       | 0x2dc  | 4      | The period left for writes. |
| axi_rt.write_period_left_15       | 0x2e0  | 4      | The period left for writes. |

| Name                       | Offset | Length | Description                      |
|----------------------------|--------|--------|----------------------------------|
| axi_rt.read_period_left_0  | 0x2e4  | 4      | The period left for reads.       |
| axi_rt.read_period_left_1  | 0x2e8  | 4      | The period left for reads.       |
| axi_rt.read_period_left_2  | 0x2ec  | 4      | The period left for reads.       |
| axi_rt.read_period_left_3  | 0x2f0  | 4      | The period left for reads.       |
| axi_rt.read_period_left_4  | 0x2f4  | 4      | The period left for reads.       |
| axi_rt.read_period_left_5  | 0x2f8  | 4      | The period left for reads.       |
| axi_rt.read_period_left_6  | 0x2fc  | 4      | The period left for reads.       |
| axi_rt.read_period_left_7  | 0x300  | 4      | The period left for reads.       |
| axi_rt.read_period_left_8  | 0x304  | 4      | The period left for reads.       |
| axi_rt.read_period_left_9  | 0x308  | 4      | The period left for reads.       |
| axi_rt.read_period_left_10 | 0x30c  | 4      | The period left for reads.       |
| axi_rt.read_period_left_11 | 0x310  | 4      | The period left for reads.       |
| axi_rt.read_period_left_12 | 0x314  | 4      | The period left for reads.       |
| axi_rt.read_period_left_13 | 0x318  | 4      | The period left for reads.       |
| axi_rt.read_period_left_14 | 0x31c  | 4      | The period left for reads.       |
| axi_rt.read_period_left_15 | 0x320  | 4      | The period left for reads.       |
| axi_rt.isolate             | 0x324  | 4      | Is the interface requested to be |
|                            |        |        | isolated?                        |
| axi_rt.isolated            | 0x328  | 4      | Is the interface isolated?       |
| axi_rt.num_managers        | 0x32c  | 4      | Value of the num_managers        |
|                            |        |        | parameter.                       |
| axi_rt.addr_width          | 0x330  | 4      | Value of the addr_width          |
|                            |        |        | parameter.                       |
| axi_rt.data_width          | 0x334  | 4      | Value of the data_width          |
|                            |        |        | parameter.                       |
| axi_rt.id_width            | 0x338  | 4      | Value of the id_width            |
|                            |        |        | parameter.                       |
| axi_rt.user_width          | 0x33c  | 4      | Value of the user_width          |
|                            |        |        | parameter.                       |
| axi_rt.num_pending         | 0x340  | 4      | Value of the num_pending         |
|                            |        |        | parameter.                       |
| axi_rt.w_buffer_depth      | 0x344  | 4      | Value of the w_buffer_depth      |
| <u>-</u>                   |        |        | parameter.                       |
| axi_rt.num_addr_regions    | 0x348  | 4      | Value of the num_addr_regions    |
| _                          |        |        | parameter.                       |
| axi_rt.period_width        | 0x34c  | 4      | Value of the period_width        |
| -                          |        |        | parameter.                       |
| axi_rt.budget_width        | 0x350  | 4      | Value of the budget_width        |
| -                          |        |        | parameter.                       |
| axi_rt.max_num_managers    | 0x354  | 4      | Value of the                     |
| · ·                        |        |        | may num managorg                 |
|                            |        |        | max_num_managers                 |

# 2.69 major\_version

Value of the major\_version. - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.69.1 Fields

{"reg": [{"name": "major\_version", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lane

| Bits | Type | Reset | Name          | Description                 |
|------|------|-------|---------------|-----------------------------|
| 31:0 | ro   | 0x0   | major_version | Value of the major_version. |

### 2.70 minor\_version

Value of the minor\_version. - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.70.1 Fields

{"reg": [{"name": "minor\_version", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lane

| Bits | Type | Reset | Name          | Description                 |
|------|------|-------|---------------|-----------------------------|
| 31:0 | ro   | 0x0   | minor_version | Value of the minor_version. |

## 2.71 patch\_version

Value of the patch\_version. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.71.1 Fields

{"reg": [{"name": "patch\_version", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lane

| Bits | Type | Reset | Name             | Description                 |
|------|------|-------|------------------|-----------------------------|
| 31:0 | ro   | 0x0   | $patch\_version$ | Value of the patch_version. |

### 2.72 rt\_enable

Enable RT feature on master - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxff

#### 2.72.1 Fields

{"reg": [{"name": "enable\_0", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "enable\_1",

| Bits | Type | Reset | Name              | Description                 |
|------|------|-------|-------------------|-----------------------------|
| 31:8 |      |       |                   | Reserved                    |
| 7    | wo   | 0x0   | $enable\_7$       | Enable RT feature on master |
| 6    | wo   | 0x0   | $enable\_6$       | Enable RT feature on master |
| 5    | wo   | 0x0   | ${\rm enable}\_5$ | Enable RT feature on master |
| 4    | wo   | 0x0   | ${\rm enable}\_4$ | Enable RT feature on master |
| 3    | wo   | 0x0   | $enable\_3$       | Enable RT feature on master |
| 2    | wo   | 0x0   | ${\rm enable}\_2$ | Enable RT feature on master |
| 1    | wo   | 0x0   | ${\rm enable}\_1$ | Enable RT feature on master |
| 0    | WO   | 0x0   | $enable\_0$       | Enable RT feature on master |

# 2.73 rt\_bypassed

Is the RT inactive? - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xff

### 2.73.1 Fields

{"reg": [{"name": "bypassed\_0", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "bypassed\_

| Bits | Type       | Reset        | Name           | Description         |
|------|------------|--------------|----------------|---------------------|
| 31:8 | <i>J</i> 1 |              |                | Reserved            |
| 7    | ro         | X            | bypassed_7     | Is the RT inactive? |
| 6    | ro         | $\mathbf{X}$ | bypassed_6     | Is the RT inactive? |
| 5    | ro         | X            | $bypassed\_5$  | Is the RT inactive? |
| 4    | ro         | X            | $bypassed\_4$  | Is the RT inactive? |
| 3    | ro         | X            | $bypassed_3$   | Is the RT inactive? |
| 2    | $_{ m ro}$ | X            | $by passed\_2$ | Is the RT inactive? |
| 1    | ro         | X            | $bypassed_1$   | Is the RT inactive? |
| 0    | $_{ m ro}$ | X            | $by passed\_0$ | Is the RT inactive? |

# 2.74 len\_limit\_0

Fragmentation of the bursts in beats. - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xfffffffff

### 2.74.1 Fields

{"reg": [{"name": "len\_0", "bits": 8, "attr": ["wo"], "rotate": 0}, {"name": "len\_1", "bits": 3

| Bits  | Type | Reset | Name     | Description                           |
|-------|------|-------|----------|---------------------------------------|
| 31:24 | wo   | 0x0   | $len_3$  | Fragmentation of the bursts in beats. |
| 23:16 | wo   | 0x0   | $len\_2$ | Fragmentation of the bursts in beats. |
| 15:8  | wo   | 0x0   | $len\_1$ | Fragmentation of the bursts in beats. |
| 7:0   | WO   | 0x0   | $len\_0$ | Fragmentation of the bursts in beats. |

# 2.75 len\_limit\_1

Fragmentation of the bursts in beats. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.75.1 Fields

{"reg": [{"name": "len\_4", "bits": 8, "attr": ["wo"], "rotate": 0}, {"name": "len\_5", "bits": 8

| Bits  | Type | Reset | Name     | Description      |
|-------|------|-------|----------|------------------|
| 31:24 | wo   | 0x0   | len_7    | For len_limit1   |
| 23:16 | wo   | 0x0   | $len\_6$ | For len_limit1   |
| 15:8  | wo   | 0x0   | $len\_5$ | For $len_limit1$ |
| 7:0   | wo   | 0x0   | $len\_4$ | For $len_limit1$ |

# 2.76 imtu\_enable

Enables the IMTU. - Offset: Ox1c - Reset default: Ox0 - Reset mask: Oxff

#### 2.76.1 Fields

{"reg": [{"name": "enable\_0", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "enable\_1",

| Bits | Type | Reset | Name              | Description       |
|------|------|-------|-------------------|-------------------|
| 31:8 |      |       |                   | Reserved          |
| 7    | wo   | 0x0   | $enable\_7$       | Enables the IMTU. |
| 6    | wo   | 0x0   | $enable\_6$       | Enables the IMTU. |
| 5    | wo   | 0x0   | $enable\_5$       | Enables the IMTU. |
| 4    | wo   | 0x0   | ${\rm enable}\_4$ | Enables the IMTU. |
| 3    | wo   | 0x0   | $enable\_3$       | Enables the IMTU. |
| 2    | wo   | 0x0   | ${\rm enable}\_2$ | Enables the IMTU. |
| 1    | wo   | 0x0   | ${\rm enable}\_1$ | Enables the IMTU. |
| 0    | wo   | 0x0   | $enable\_0$       | Enables the IMTU. |

### 2.77 imtu\_abort

Resets both the period and the budget. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xff

# 2.77.1 Fields

{"reg": [{"name": "abort\_0", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "abort\_1", "b

| Bits | Type | Reset | Name       | Description                            |
|------|------|-------|------------|----------------------------------------|
| 31:8 |      |       |            | Reserved                               |
| 7    | wo   | 0x0   | $abort\_7$ | Resets both the period and the budget. |
| 6    | WO   | 0x0   | $abort\_6$ | Resets both the period and the budget. |
| 5    | WO   | 0x0   | $abort\_5$ | Resets both the period and the budget. |
| 4    | WO   | 0x0   | $abort\_4$ | Resets both the period and the budget. |
| 3    | WO   | 0x0   | $abort\_3$ | Resets both the period and the budget. |
| 2    | WO   | 0x0   | $abort\_2$ | Resets both the period and the budget. |
| 1    | WO   | 0x0   | $abort\_1$ | Resets both the period and the budget. |
| 0    | WO   | 0x0   | $abort\_0$ | Resets both the period and the budget. |

# 2.78 start\_addr\_sub\_low

The lower 32bit of the start address. - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.78.1 Instances

| Name                        | Offset |
|-----------------------------|--------|
| start_addr_sub_low_0        | 0x24   |
| start_addr_sub_low_1        | 0x28   |
| $start\_addr\_sub\_low\_2$  | 0x2c   |
| $start\_addr\_sub\_low\_3$  | 0x30   |
| $start\_addr\_sub\_low\_4$  | 0x34   |
| $start\_addr\_sub\_low\_5$  | 0x38   |
| $start\_addr\_sub\_low\_6$  | 0x3c   |
| $start\_addr\_sub\_low\_7$  | 0x40   |
| $start\_addr\_sub\_low\_8$  | 0x44   |
| $start\_addr\_sub\_low\_9$  | 0x48   |
| $start\_addr\_sub\_low\_10$ | 0x4c   |
| $start\_addr\_sub\_low\_11$ | 0x50   |
| $start\_addr\_sub\_low\_12$ | 0x54   |
| $start\_addr\_sub\_low\_13$ | 0x58   |
| $start\_addr\_sub\_low\_14$ | 0x5c   |
| $start\_addr\_sub\_low\_15$ | 0x60   |

### 2.78.2 Fields

{"reg": [{"name": "write\_budget", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name            | Description                           |
|------|------|-------|-----------------|---------------------------------------|
| 31:0 | wo   | 0x0   | $write\_budget$ | The lower 32bit of the start address. |

# $2.79 \quad start\_addr\_sub\_high$

The higher 32bit of the start address. - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.79.1 Instances

| Name                   | Offset |
|------------------------|--------|
| start_addr_sub_high_0  | 0x64   |
| start_addr_sub_high_1  | 0x68   |
| start_addr_sub_high_2  | 0x6c   |
| start_addr_sub_high_3  | 0x70   |
| start_addr_sub_high_4  | 0x74   |
| start_addr_sub_high_5  | 0x78   |
| start_addr_sub_high_6  | 0x7c   |
| start_addr_sub_high_7  | 0x80   |
| start_addr_sub_high_8  | 0x84   |
| start_addr_sub_high_9  | 0x88   |
| start_addr_sub_high_10 | 0x8c   |
| start_addr_sub_high_11 | 0x90   |
| start_addr_sub_high_12 | 0x94   |
| start_addr_sub_high_13 | 0x98   |
| start_addr_sub_high_14 | 0x9c   |
| start_addr_sub_high_15 | 0xa0   |

### 2.79.2 Fields

| Bits | Type | Reset | Name            | Description                            |
|------|------|-------|-----------------|----------------------------------------|
| 31:0 | wo   | 0x0   | $write\_budget$ | The higher 32bit of the start address. |

# 2.80 end\_addr\_sub\_low

The lower 32bit of the end address. - Reset default: 0x0 - Reset mask: 0xfffffffff

### 2.80.1 Instances

| Name                     | Offset |
|--------------------------|--------|
| end_addr_sub_low_0       | 0xa4   |
| $end\_addr\_sub\_low\_1$ | 0xa8   |
| $end\_addr\_sub\_low\_2$ | 0xac   |
| end_addr_sub_low_3       | 0xb0   |
| end_addr_sub_low_4       | 0xb4   |
| end_addr_sub_low_5       | 0xb8   |
| $end\_addr\_sub\_low\_6$ | 0xbc   |
| $end\_addr\_sub\_low\_7$ | 0xc0   |
| end_addr_sub_low_8       | 0xc4   |
| end_addr_sub_low_9       | 0xc8   |
| end_addr_sub_low_10      | 0xcc   |
| end_addr_sub_low_11      | 0xd0   |
| end_addr_sub_low_12      | 0xd4   |
| end_addr_sub_low_13      | 0xd8   |
| end_addr_sub_low_14      | 0xdc   |
| end_addr_sub_low_15      | 0xe0   |
|                          |        |

# **2.80.2** Fields

{"reg": [{"name": "write\_budget", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name         | Description                         |
|------|------|-------|--------------|-------------------------------------|
| 31:0 | wo   | 0x0   | write_budget | The lower 32bit of the end address. |

# $2.81 \quad end\_addr\_sub\_high$

The higher 32bit of the end address. - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.81.1 Instances

| Name                      | Offset |
|---------------------------|--------|
| end_addr_sub_high_0       | 0xe4   |
| $end\_addr\_sub\_high\_1$ | 0xe8   |
| end_addr_sub_high_2       | 0 xec  |
| end_addr_sub_high_3       | 0xf0   |
| end_addr_sub_high_4       | 0xf4   |
| end_addr_sub_high_5       | 0xf8   |
| end_addr_sub_high_6       | 0xfc   |
| end_addr_sub_high_7       | 0x100  |
| end_addr_sub_high_8       | 0x104  |
| end_addr_sub_high_9       | 0x108  |

| Nam                       | ne           |                    |         | Offset |
|---------------------------|--------------|--------------------|---------|--------|
| $\overline{\mathrm{end}}$ | addr         | sub                | _high10 | 0x10c  |
| $\mathrm{end}_{\_}$       | _addr_       | _sub_              | _high11 | 0x110  |
| $\mathrm{end}_{\_}$       | $_{ m addr}$ | $\_\mathrm{sub}\_$ | _high12 | 0x114  |
| $\mathrm{end}_{\_}$       | $_{ m addr}$ | $\_\mathrm{sub}\_$ | _high13 | 0x118  |
| $\mathrm{end}_{\_}$       | $_{ m addr}$ | $\_\mathrm{sub}\_$ | _high14 | 0x11c  |
| $\mathrm{end}_{-}$        | _addr_       | _sub_              | _high15 | 0x120  |
|                           |              |                    |         |        |

### 2.81.2 Fields

{"reg": [{"name": "write\_budget", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name            | Description                          |
|------|------|-------|-----------------|--------------------------------------|
| 31:0 | WO   | 0x0   | $write\_budget$ | The higher 32bit of the end address. |

# 2.82 write\_budget

The budget for writes. - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.82.1 Instances

| Name                | Offset           |
|---------------------|------------------|
| write_budget_0      | 0x124            |
| $write\_budget\_1$  | $0\mathrm{x}128$ |
| $write\_budget\_2$  | 0x12c            |
| $write\_budget\_3$  | 0x130            |
| $write\_budget\_4$  | 0x134            |
| write_budget_5      | 0x138            |
| $write\_budget\_6$  | 0x13c            |
| $write\_budget\_7$  | 0x140            |
| $write\_budget\_8$  | 0x144            |
| $write\_budget\_9$  | 0x148            |
| $write\_budget\_10$ | 0x14c            |
| $write\_budget\_11$ | 0x150            |
| write_budget_12     | 0x154            |
| write_budget_13     | 0x158            |
| write_budget_14     | 0x15c            |
| $write\_budget\_15$ | 0x160            |

#### 2.82.2 Fields

{"reg": [{"name": "write\_budget", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name         | Description            |
|------|------|-------|--------------|------------------------|
| 31:0 | wo   | 0x0   | write_budget | The budget for writes. |

# 2.83 read\_budget

The budget for reads. - Reset default:  ${\tt 0x0}$  - Reset mask:  ${\tt 0xffffffff}$ 

### 2.83.1 Instances

| Offset |
|--------|
| 0x164  |
| 0x168  |
| 0x16c  |
| 0x170  |
| 0x174  |
| 0x178  |
| 0x17c  |
| 0x180  |
| 0x184  |
| 0x188  |
| 0x18c  |
| 0x190  |
| 0x194  |
| 0x198  |
| 0x19c  |
| 0x1a0  |
|        |

## **2.83.2** Fields

{"reg": [{"name": "read\_budget", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes"

| Bits | Type | Reset | Name        | Description           |
|------|------|-------|-------------|-----------------------|
| 31:0 | wo   | 0x0   | read_budget | The budget for reads. |

# 2.84 write\_period

The period for writes. - Reset default:  ${\tt 0x0}$  - Reset mask:  ${\tt 0xffffffff}$ 

### 2.84.1 Instances

| Name                | Offset |
|---------------------|--------|
| $write\_period\_0$  | 0x1a4  |
| $write\_period\_1$  | 0x1a8  |
| $write\_period\_2$  | 0x1ac  |
| $write\_period\_3$  | 0x1b0  |
| $write\_period\_4$  | 0x1b4  |
| $write\_period\_5$  | 0x1b8  |
| $write\_period\_6$  | 0x1bc  |
| $write\_period\_7$  | 0x1c0  |
| write_period_8      | 0x1c4  |
| write_period_9      | 0x1c8  |
| $write\_period\_10$ | 0x1cc  |
| write_period_11     | 0x1d0  |
| $write\_period\_12$ | 0x1d4  |
| write_period_13     | 0x1d8  |
| write_period_14     | 0x1dc  |
| write_period_15     | 0x1e0  |

# **2.84.2** Fields

 ${"reg": [{"name": "write_period", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes of the configus of the configuration of the configurat$ 

| Bits | Type | Reset | Name         | Description            |
|------|------|-------|--------------|------------------------|
| 31:0 | wo   | 0x0   | write_period | The period for writes. |

# $2.85 \quad {\rm read\_period}$

The period for reads. - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.85.1 Instances

| Name              | Offset |
|-------------------|--------|
| read_period_0     | 0x1e4  |
| $read\_period\_1$ | 0x1e8  |
| $read\_period\_2$ | 0x1ec  |
| read_period_3     | 0x1f0  |
| read_period_4     | 0x1f4  |
| read_period_5     | 0x1f8  |
| read_period_6     | 0x1fc  |
| read_period_7     | 0x200  |
| read_period_8     | 0x204  |
| read_period_9     | 0x208  |

| Name                     | Offset |
|--------------------------|--------|
| read_period_10           | 0x20c  |
| $read\_period\_11$       | 0x210  |
| $read\_period\_12$       | 0x214  |
| $read\_period\_13$       | 0x218  |
| read_period_14           | 0x21c  |
| ${\rm read\_period\_15}$ | 0x220  |

### 2.85.2 Fields

{"reg": [{"name": "read\_period", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes"

| Bits | Type | Reset | Name        | Description           |
|------|------|-------|-------------|-----------------------|
| 31:0 | wo   | 0x0   | read_period | The period for reads. |

# ${\bf 2.86 \quad write\_budget\_left}$

The budget left for writes. - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.86.1 Instances

| Name                     | Offset |
|--------------------------|--------|
| write_budget_left_0      | 0x224  |
| $write\_budget\_left\_1$ | 0x228  |
| $write\_budget\_left\_2$ | 0x22c  |
| $write\_budget\_left\_3$ | 0x230  |
| $write\_budget\_left\_4$ | 0x234  |
| write_budget_left_5      | 0x238  |
| write_budget_left_6      | 0x23c  |
| write_budget_left_7      | 0x240  |
| write_budget_left_8      | 0x244  |
| write_budget_left_9      | 0x248  |
| write_budget_left_10     | 0x24c  |
| write_budget_left_11     | 0x250  |
| write_budget_left_12     | 0x254  |
| write_budget_left_13     | 0x258  |
| write_budget_left_14     | 0x25c  |
| write_budget_left_15     | 0x260  |

### 2.86.2 Fields

{"reg": [{"name": "write\_budget\_left", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"

| Bits | Type | Reset | Name                  | Description                 |
|------|------|-------|-----------------------|-----------------------------|
| 31:0 | ro   | 0x0   | $write\_budget\_left$ | The budget left for writes. |

# $2.87 \quad read\_budget\_left$

The budget left for reads. - Reset default:  $\tt 0x0$  - Reset mask:  $\tt 0xffffffff$ 

### 2.87.1 Instances

| Name                     | Offset |
|--------------------------|--------|
| read_budget_left_0       | 0x264  |
| read_budget_left_1       | 0x268  |
| read_budget_left_2       | 0x26c  |
| read_budget_left_3       | 0x270  |
| $read\_budget\_left\_4$  | 0x274  |
| $read\_budget\_left\_5$  | 0x278  |
| $read\_budget\_left\_6$  | 0x27c  |
| read_budget_left_7       | 0x280  |
| read_budget_left_8       | 0x284  |
| read_budget_left_9       | 0x288  |
| read_budget_left_10      | 0x28c  |
| read_budget_left_11      | 0x290  |
| read_budget_left_12      | 0x294  |
| read_budget_left_13      | 0x298  |
| read_budget_left_14      | 0x29c  |
| $read\_budget\_left\_15$ | 0x2a0  |

## 2.87.2 Fields

| Bits | Type | Reset | Name                       | Description                |
|------|------|-------|----------------------------|----------------------------|
| 31:0 | ro   | 0x0   | ${\rm read\_budget\_left}$ | The budget left for reads. |

# ${\bf 2.88 \quad write\_period\_left}$

The period left for writes. - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.88.1 Instances

| Name                     | Offset |
|--------------------------|--------|
| write_period_left_0      | 0x2a4  |
| $write\_period\_left\_1$ | 0x2a8  |
| $write\_period\_left\_2$ | 0x2ac  |
| write_period_left_3      | 0x2b0  |
| write_period_left_4      | 0x2b4  |
| write_period_left_5      | 0x2b8  |
| write_period_left_6      | 0x2bc  |
| $write\_period\_left\_7$ | 0x2c0  |
| write_period_left_8      | 0x2c4  |
| write_period_left_9      | 0x2c8  |
| write_period_left_10     | 0x2cc  |
| write_period_left_11     | 0x2d0  |
| write_period_left_12     | 0x2d4  |
| write_period_left_13     | 0x2d8  |
| write_period_left_14     | 0x2dc  |
| write_period_left_15     | 0x2e0  |

# **2.88.2** Fields

{"reg": [{"name": "write\_period\_left", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"

| Bits | Type | Reset | Name              | Description                 |
|------|------|-------|-------------------|-----------------------------|
| 31:0 | ro   | 0x0   | write_period_left | The period left for writes. |

# ${\bf 2.89 \quad read\_period\_left}$

The period left for reads. - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.89.1 Instances

| Name               | Offset |
|--------------------|--------|
| read_period_left_0 | 0x2e4  |
| read_period_left_1 | 0x2e8  |
| read_period_left_2 | 0x2ec  |
| read_period_left_3 | 0x2f0  |
| read_period_left_4 | 0x2f4  |
| read_period_left_5 | 0x2f8  |
| read_period_left_6 | 0x2fc  |
| read_period_left_7 | 0x300  |
| read_period_left_8 | 0x304  |
| read_period_left_9 | 0x308  |

| Name                           | Offset |
|--------------------------------|--------|
| read_period_left_10            | 0x30c  |
| $read\_period\_left\_11$       | 0x310  |
| $read\_period\_left\_12$       | 0x314  |
| read_period_left_13            | 0x318  |
| read_period_left_14            | 0x31c  |
| ${\rm read\_period\_left\_15}$ | 0x320  |

### 2.89.2 Fields

| Bits | Type | Reset | Name                       | Description                |
|------|------|-------|----------------------------|----------------------------|
| 31:0 | ro   | 0x0   | ${\rm read\_period\_left}$ | The period left for reads. |

#### 2.90 isolate

Is the interface requested to be isolated? - Offset: 0x324 - Reset default: 0x0 - Reset mask: 0xff

### **2.90.1** Fields

 ${"reg": [{"name": "isolate_0", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "isolate_1"}}$ 

| Bits | Type       | Reset | Name         | Description                                |
|------|------------|-------|--------------|--------------------------------------------|
| 31:8 |            |       |              | Reserved                                   |
| 7    | ro         | X     | $isolate\_7$ | Is the interface requested to be isolated? |
| 6    | ro         | X     | $isolate\_6$ | Is the interface requested to be isolated? |
| 5    | ro         | X     | $isolate\_5$ | Is the interface requested to be isolated? |
| 4    | ro         | X     | $isolate\_4$ | Is the interface requested to be isolated? |
| 3    | ro         | X     | $isolate\_3$ | Is the interface requested to be isolated? |
| 2    | $_{ m ro}$ | X     | $isolate\_2$ | Is the interface requested to be isolated? |
| 1    | ro         | X     | $isolate\_1$ | Is the interface requested to be isolated? |
| 0    | ro         | X     | $isolate\_0$ | Is the interface requested to be isolated? |

### 2.91 isolated

Is the interface isolated? - Offset: 0x328 - Reset default: 0x0 - Reset mask: 0xff

### 2.91.1 Fields

{"reg": [{"name": "isolated\_0", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "isolated\_

| Bits | Type       | Reset | Name          | Description                |
|------|------------|-------|---------------|----------------------------|
| 31:8 |            |       |               | Reserved                   |
| 7    | $_{ m ro}$ | X     | $isolated\_7$ | Is the interface isolated? |
| 6    | ro         | X     | $isolated\_6$ | Is the interface isolated? |
| 5    | ro         | X     | $isolated\_5$ | Is the interface isolated? |
| 4    | ro         | X     | $isolated\_4$ | Is the interface isolated? |
| 3    | ro         | X     | $isolated\_3$ | Is the interface isolated? |
| 2    | ro         | X     | $isolated\_2$ | Is the interface isolated? |
| 1    | ro         | X     | $isolated\_1$ | Is the interface isolated? |
| 0    | ro         | X     | $isolated\_0$ | Is the interface isolated? |
|      |            |       |               |                            |

## 2.92 num\_managers

Value of the num\_managers parameter. - Offset: 0x32c - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.92.1** Fields

{"reg": [{"name": "num\_managers", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name         | Description                          |
|------|------|-------|--------------|--------------------------------------|
| 31:0 | ro   | X     | num_managers | Value of the num_managers parameter. |

### 2.93 addr\_width

#### 2.93.1 Fields

{"reg": [{"name": "addr\_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name                         | Description                        |
|------|------|-------|------------------------------|------------------------------------|
| 31:0 | ro   | X     | $\operatorname{addr}$ _width | Value of the addr_width parameter. |

### 2.94 data\_width

Value of the data\_width parameter. - Offset: 0x334 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.94.1 Fields

{"reg": [{"name": "data\_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name          | Description                        |
|------|------|-------|---------------|------------------------------------|
| 31:0 | ro   | X     | $data\_width$ | Value of the data_width parameter. |

## 2.95 id\_width

Value of the id\_width parameter. - Offset: 0x338 - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.95.1** Fields

{"reg": [{"name": "id\_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description                      |
|------|------|-------|-------------|----------------------------------|
| 31:0 | ro   | X     | $id\_width$ | Value of the id_width parameter. |

# 2.96 user\_width

Value of the user\_width parameter. - Offset: 0x33c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.96.1 Fields

{"reg": [{"name": "user\_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name          | Description                        |  |
|------|------|-------|---------------|------------------------------------|--|
| 31:0 | ro   | X     | $user\_width$ | Value of the user_width parameter. |  |

### 2.97 num\_pending

Value of the num\_pending parameter. - Offset: 0x340 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.97.1 Fields

{"reg": [{"name": "num\_pending", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes"

| Bits | Type | Reset | Name        | Description                         |  |
|------|------|-------|-------------|-------------------------------------|--|
| 31:0 | ro   | X     | num_pending | Value of the num_pending parameter. |  |

# 2.98 w\_buffer\_depth

Value of the w\_buffer\_depth parameter. - Offset: 0x344 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.98.1 Fields

{"reg": [{"name": "w\_buffer\_depth", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"land

| Bits | Type | Reset | Name               | Description                            |  |
|------|------|-------|--------------------|----------------------------------------|--|
| 31:0 | ro   | X     | $w\_buffer\_depth$ | Value of the w_buffer_depth parameter. |  |

# 2.99 num\_addr\_regions

Value of the num\_addr\_regions parameter. - Offset: 0x348 - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.99.1** Fields

| Bits | Type | Reset | Name             | Description                              |  |
|------|------|-------|------------------|------------------------------------------|--|
| 31:0 | ro   | X     | num_addr_regions | Value of the num_addr_regions parameter. |  |

# 2.100 period\_width

Value of the period\_width parameter. - Offset: 0x34c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.100.1 Fields

{"reg": [{"name": "period\_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name                              | Description                          |  |
|------|------|-------|-----------------------------------|--------------------------------------|--|
| 31:0 | ro   | X     | $\mathrm{period}\_\mathrm{width}$ | Value of the period_width parameter. |  |

# 2.101 budget\_width

Value of the budget\_width parameter. - Offset: 0x350 - Reset default: 0x0 - Reset mask: 0xffffffff

### **2.101.1** Fields

 ${"reg": [{"name": "budget_width", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes of the configus of the configuration of the configurat$ 

| Bits | Type           | Reset | Name            | Description                          |  |
|------|----------------|-------|-----------------|--------------------------------------|--|
| 31:0 | 0 ro x budget_ |       | $budget\_width$ | Value of the budget_width parameter. |  |

# $2.102 max_num_managers$

Value of the  $\max_num_managers$  parameter. - Offset: 0x354 - Reset default: 0x8 - Reset mask: 0xffffffff

#### **2.102.1** Fields

| Bits | Type | Reset | Name                                          | Description |
|------|------|-------|-----------------------------------------------|-------------|
| 31:0 | ro   | 0x8   | max_num_managersValue of the max_num_managers |             |
|      |      |       | parameter.                                    |             |

# 2.103 can\_bus / doc / registers.md

# 2.104 Summary

| Name                        | Offset Lengt | thDescription                                      |
|-----------------------------|--------------|----------------------------------------------------|
| can_bus.ahb_ifc_hsel_valid  | 0x0 4        | Auto-extracted signal hsel_valid from ahb_ifc.vhd  |
| can_bus.ahb_ifc_write_acc_d | 0x4 4        | Auto-extracted signal write_acc_d from ahb_ifc.vhd |
| can_bus.ahb_ifc_write_acc_q | 0x8 4        | Auto-extracted signal write_acc_q from ahb_ifc.vhd |
| can_bus.ahb_ifc_haddr_q     | 0xc 4        | Auto-extracted signal haddr_q from ahb_ifc.vhd     |
| can_bus.ahb_ifc_h_ready_raw | 0x10 4       | Auto-extracted signal h_ready_raw from ahb_ifc.vhd |

| Name                                      | Offset        | Lengt | hDescription                                                      |
|-------------------------------------------|---------------|-------|-------------------------------------------------------------------|
| can_bus.ahb_ifc_sbe_d                     | 0x14          | 4     | Auto-extracted signal sbe_d from ahb_ifc.vhd                      |
| can_bus.ahb_ifc_sbe_q                     | 0x18          | 4     | Auto-extracted signal sbe_q from ahb_ifc.vhd                      |
| can_bus.ahb_ifc_swr_i                     | 0x1c          | 4     | Auto-extracted signal swr_i from ahb_ifc.vhd                      |
| can_bus.ahb_ifc_srd_i                     | 0x20          | 4     | Auto-extracted signal srd_i from ahb_ifc.vhd                      |
| can_bus.bit_destuffing_discard_stuff_bit  | 0x24          | 4     | Auto-extracted signal discard_stuff_bit from bit_destuffing.vhd   |
| can_bus.bit_destuffing_non_fix_to_fix_chn | <b>g</b> 0x28 | 4     | Auto-extracted signal non_fix_to_fix_chng from bit_destuffing.vhd |
| can_bus.bit_destuffing_stuff_lvl_reached  | 0x2c          | 4     | Auto-extracted signal stuff_lvl_reached from bit_destuffing.vhd   |
| can_bus.bit_destuffing_stuff_rule_violate | 0x30          | 4     | Auto-extracted signal stuff_rule_violate from bit_destuffing.vhd  |
| can_bus.bit_destuffing_enable_prev        | 0x34          | 4     | Auto-extracted signal enable_prev from bit_destuffing.vhd         |
| can_bus.bit_destuffing_fixed_prev_q       | 0x38          | 4     | Auto-extracted signal fixed_prev_q from bit_destuffing.vhd        |
| can_bus.bit_destuffing_fixed_prev_d       | 0x3c          | 4     | Auto-extracted signal fixed_prev_d from bit_destuffing.vhd        |
| can_bus.bit_destuffing_same_bits_erase    | 0x40          | 4     | Auto-extracted signal same_bits_erase from bit_destuffing.vhd     |
| can_bus.bit_destuffing_destuffed_q        | 0x44          | 4     | Auto-extracted signal destuffed_q from bit_destuffing.vhd         |
| can_bus.bit_destuffing_destuffed_d        | 0x48          | 4     | Auto-extracted signal destuffed_d from bit_destuffing.vhd         |
| can_bus.bit_destuffing_stuff_err_q        | 0x4c          | 4     | Auto-extracted signal stuff_err_q from bit_destuffing.vhd         |
| can_bus.bit_destuffing_stuff_err_d        | 0x50          | 4     | Auto-extracted signal stuff_err_d from bit_destuffing.vhd         |
| can_bus.bit_destuffing_prev_val_q         | 0x54          | 4     | Auto-extracted signal prev_val_q from bit_destuffing.vhd          |
| can_bus.bit_destuffing_prev_val_d         | 0x58          | 4     | Auto-extracted signal prev_val_d from bit_destuffing.vhd          |
| can_bus.bit_err_detector_bit_err_d        | 0x5c          | 4     | Auto-extracted signal bit_err_d from bit_err_detector.vhd         |

| Name Offset                                                                                        | LengthDescription                                                            |                 |
|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|
| can_bus.bit_err_detector_bit_err_q 0x60                                                            | 4 Auto-extracted signal bit<br>from bit_err_detector.vl                      |                 |
| $can\_bus.bit\_err\_detector\_bit\_err\_ssp\_capt\_{\bf 0}x64$                                     | 4 Auto-extracted signal<br>bit_err_ssp_capt_d from<br>bit_err_detector.vhd   |                 |
| can_bus.bit_err_detector_bit_err_ssp_capt_ $\mathbf{q}$ x68                                        | 4 Auto-extracted signal<br>bit_err_ssp_capt_q from<br>bit_err_detector.vhd   | m               |
| $can\_bus.bit\_err\_detector\_bit\_err\_ssp\_valid0x6c$                                            | 4 Auto-extracted signal bit_err_ssp_valid from bit_err_detector.vhd          |                 |
| ${\tt can\_bus.bit\_err\_detector\_bit\_err\_ssp\_condi} \theta \dot{x} \overline{x} \theta$       | 4 Auto-extracted signal<br>bit_err_ssp_condition for<br>bit_err_detector.vhd | rom             |
| $can\_bus.bit\_err\_detector\_bit\_err\_norm\_vali \pmb{\theta} x 74$                              | 4 Auto-extracted signal<br>bit_err_norm_valid from<br>bit_err_detector.vhd   | n               |
| can_bus.bit_filter_masked_input 0x78                                                               | 4 Auto-extracted signal<br>masked_input from bit_                            | filter.vhd      |
| can_bus.bit_filter_masked_value 0x7c                                                               | 4 Auto-extracted signal masked_value from bit_                               |                 |
| can_bus.bit_segment_meter_sel_tseg1 0x80                                                           | 4 Auto-extracted signal sel<br>from bit_segment_meter                        | $\_{\rm tseg1}$ |
| $can\_bus.bit\_segment\_meter\_exp\_seg\_length\_c\theta x 84$                                     | 4 Auto-extracted signal exp_seg_length_ce from bit_segment_meter.vhd         |                 |
| can_bus.bit_segment_meter_phase_err_mt_sjw0x88                                                     | 4 Auto-extracted signal<br>phase_err_mt_sjw from<br>bit_segment_meter.vhd    |                 |
| $can\_bus. \verb bit_segment_meter_phase_err_eq_sjw 0x8c$                                          | 4 Auto-extracted signal phase_err_eq_sjw from bit segment meter.vhd          |                 |
| can_bus.bit_segment_meter_exit_ph2_immedia $\theta$ x90                                            | 4 Auto-extracted signal<br>exit_ph2_immediate fro<br>bit_segment_meter.vhd   | m               |
| $can\_bus. \verb bit_segment_meter_exit_segm_regula  20 x 9 4$                                     | 4 Auto-extracted signal<br>exit_segm_regular from<br>bit_segment_meter.vhd   |                 |
| $can\_bus.bit\_segment\_meter\_exit\_segm\_regula \theta \underline{x} \theta 8 e$                 | _                                                                            | 1 from          |
| $can\_bus.bit\_segment\_meter\_exit\_segm\_regula \textbf{9}\underline{x} \textbf{9} \textbf{s} e$ | _                                                                            | 2 from          |

| Name                                      | Offset            | Lengt | hDescription                                                               |
|-------------------------------------------|-------------------|-------|----------------------------------------------------------------------------|
| can_bus.bit_segment_meter_sjw_mt_zero     | 0xa0              | 4     | Auto-extracted signal sjw_mt_zero from bit_segment_meter.vhd               |
| can_bus.bit_segment_meter_use_basic_segm_ | 10mg4h            | 4     | Auto-extracted signal use_basic_segm_length from bit_segment_meter.vhd     |
| can_bus.bit_segment_meter_phase_err_sjw_b | oy <u>0</u> ¤n8   | 4     | Auto-extracted signal phase_err_sjw_by_one from bit_segment_meter.vhd      |
| can_bus.bit_segment_meter_shorten_tseg1_a | ıf <b>0≋z</b> cts | eg24  | Auto-extracted signal shorten_tseg1_after_tseg2 from bit_segment_meter.vhd |
| can_bus.bit_stuffing_data_out_i           | 0xb0              | 4     | Auto-extracted signal data_out_i from bit_stuffing.vhd                     |
| can_bus.bit_stuffing_data_halt_q          | 0xb4              | 4     | Auto-extracted signal data_halt_q from bit_stuffing.vhd                    |
| can_bus.bit_stuffing_data_halt_d          | 0xb8              | 4     | Auto-extracted signal data_halt_d from bit_stuffing.vhd                    |
| can_bus.bit_stuffing_fixed_reg_q          | 0xbc              | 4     | Auto-extracted signal<br>fixed_reg_q from<br>bit_stuffing.vhd              |
| can_bus.bit_stuffing_fixed_reg_d          | 0xc0              | 4     | Auto-extracted signal fixed_reg_d from bit_stuffing.vhd                    |
| can_bus.bit_stuffing_enable_prev          | 0xc4              | 4     | Auto-extracted signal enable_prev from bit_stuffing.vhd                    |
| can_bus.bit_stuffing_non_fix_to_fix_chng  | 0xc8              | 4     | Auto-extracted signal<br>non_fix_to_fix_chng from<br>bit_stuffing.vhd      |
| can_bus.bit_stuffing_stuff_lvl_reached    | 0xcc              | 4     | Auto-extracted signal stuff_lvl_reached from bit_stuffing.vhd              |
| can_bus.bit_stuffing_same_bits_rst_trig   | 0xd0              | 4     | Auto-extracted signal same_bits_rst_trig from bit_stuffing.vhd             |
| can_bus.bit_stuffing_same_bits_rst        | 0xd4              | 4     | Auto-extracted signal same_bits_rst from bit_stuffing.vhd                  |
| can_bus.bit_stuffing_insert_stuff_bit     | 0xd8              | 4     | Auto-extracted signal insert_stuff_bit from bit_stuffing.vhd               |

| Name                                                | Offset Length | nDescription                                                    |
|-----------------------------------------------------|---------------|-----------------------------------------------------------------|
| can_bus.bit_stuffing_data_out_d_ena                 | 0xdc 4        | Auto-extracted signal data_out_d_ena from bit_stuffing.vhd      |
| can_bus.bit_stuffing_data_out_d                     | 0xe0 4        | Auto-extracted signal data_out_d from bit_stuffing.vhd          |
| can_bus.bit_stuffing_data_out_ce                    | 0xe4 4        | Auto-extracted signal data_out_ce from bit_stuffing.vhd         |
| can_bus.bit_time_cfg_capture_drv_tq_nbt             | 0xe8 4        | Auto-extracted signal drv_tq_nbt from bit_time_cfg_capture.vhd  |
| can_bus.bit_time_cfg_capture_drv_prs_nbt            | 0xec 4        | Auto-extracted signal drv_prs_nbt from bit_time_cfg_capture.vhd |
| <pre>can_bus.bit_time_cfg_capture_drv_ph1_nbt</pre> | 0xf0 4        | Auto-extracted signal drv_ph1_nbt from bit_time_cfg_capture.vhd |
| <pre>can_bus.bit_time_cfg_capture_drv_ph2_nbt</pre> | 0xf4 4        | Auto-extracted signal drv_ph2_nbt from bit_time_cfg_capture.vhd |
| <pre>can_bus.bit_time_cfg_capture_drv_sjw_nbt</pre> | 0xf8 4        | Auto-extracted signal drv_sjw_nbt from bit_time_cfg_capture.vhd |
| can_bus.bit_time_cfg_capture_drv_tq_dbt             | 0xfc 4        | Auto-extracted signal drv_tq_dbt from bit_time_cfg_capture.vhd  |
| <pre>can_bus.bit_time_cfg_capture_drv_prs_dbt</pre> | 0x100 4       | Auto-extracted signal drv_prs_dbt from bit_time_cfg_capture.vhd |
| <pre>can_bus.bit_time_cfg_capture_drv_ph1_dbt</pre> | 0x104 4       | Auto-extracted signal drv_ph1_dbt from bit_time_cfg_capture.vhd |
| <pre>can_bus.bit_time_cfg_capture_drv_ph2_dbt</pre> | 0x108 4       | Auto-extracted signal drv_ph2_dbt from bit_time_cfg_capture.vhd |
| can_bus.bit_time_cfg_capture_drv_sjw_dbt            | 0x10c 4       | Auto-extracted signal drv_sjw_dbt from bit_time_cfg_capture.vhd |
| can_bus.bit_time_cfg_capture_tseg1_nbt_d            | 0x110 4       | Auto-extracted signal tseg1_nbt_d from bit_time_cfg_capture.vhd |
| can_bus.bit_time_cfg_capture_tseg1_dbt_d            | 0x114 4       | Auto-extracted signal tseg1_dbt_d from bit_time_cfg_capture.vhd |

| Name                                      | Offset         | Lengt | hDescription                                                      |
|-------------------------------------------|----------------|-------|-------------------------------------------------------------------|
| can_bus.bit_time_cfg_capture_drv_ena      | 0x118          | 4     | Auto-extracted signal drv_ena from bit_time_cfg_capture.vhd       |
| can_bus.bit_time_cfg_capture_drv_ena_reg  | 0x11c          | 4     | Auto-extracted signal drv_ena_reg from bit_time_cfg_capture.vhd   |
| can_bus.bit_time_cfg_capture_drv_ena_reg_ | <b>2</b> 0x120 | 4     | Auto-extracted signal drv_ena_reg_2 from bit_time_cfg_capture.vhd |
| can_bus.bit_time_cfg_capture_capture      | 0x124          | 4     | Auto-extracted signal capture from bit_time_cfg_capture.vhd       |
| can_bus.bit_time_counters_tq_counter_d    | 0x128          | 4     | Auto-extracted signal tq_counter_d from bit_time_counters.vhd     |
| can_bus.bit_time_counters_tq_counter_q    | 0x12c          | 4     | Auto-extracted signal tq_counter_q from bit_time_counters.vhd     |
| can_bus.bit_time_counters_tq_counter_ce   | 0x130          | 4     | Auto-extracted signal tq_counter_ce from bit_time_counters.vhd    |
| can_bus.bit_time_counters_tq_counter_allo | w0x134         | 4     | Auto-extracted signal tq_counter_allow from bit_time_counters.vhd |
| can_bus.bit_time_counters_tq_edge_i       | 0x138          | 4     | Auto-extracted signal tq_edge_i from bit_time_counters.vhd        |
| can_bus.bit_time_counters_segm_counter_d  | 0x13c          | 4     | Auto-extracted signal segm_counter_d from bit_time_counters.vhd   |
| can_bus.bit_time_counters_segm_counter_q  | 0x140          | 4     | Auto-extracted signal segm_counter_q from bit_time_counters.vhd   |
| can_bus.bit_time_counters_segm_counter_ce | 0x144          | 4     | Auto-extracted signal segm_counter_ce from bit_time_counters.vhd  |
| can_bus.bit_time_fsm_bt_fsm_ce            | 0x148          | 4     | Auto-extracted signal bt_fsm_ce<br>from bit_time_fsm.vhd          |
| can_bus.bus_sampling_drv_ena              | 0x14c          | 4     | Auto-extracted signal drv_ena from bus sampling.vhd               |
| can_bus.bus_sampling_drv_ssp_offset       | 0x150          | 4     | Auto-extracted signal drv_ssp_offset from bus_sampling.vhd        |
| can_bus.bus_sampling_drv_ssp_delay_select | 0x154          | 4     | Auto-extracted signal drv_ssp_delay_select from bus_sampling.vhd  |
| can_bus.bus_sampling_data_rx_synced       | 0x158          | 4     | Auto-extracted signal data_rx_synced from bus_sampling.vhd        |

| Name                                     | Offset I          | Lengt | hDescription                                                       |
|------------------------------------------|-------------------|-------|--------------------------------------------------------------------|
| can_bus.bus_sampling_prev_Sample         | 0x15c             | 4     | Auto-extracted signal prev_Sample from bus_sampling.vhd            |
| can_bus.bus_sampling_sample_sec_i        | 0x160             | 4     | Auto-extracted signal sample_sec_i from bus_sampling.vhd           |
| can_bus.bus_sampling_data_tx_delayed     | 0x164             | 4     | Auto-extracted signal data_tx_delayed from bus_sampling.vhd        |
| can_bus.bus_sampling_edge_rx_valid       | 0x168             | 4     | Auto-extracted signal edge_rx_valid from bus_sampling.vhd          |
| can_bus.bus_sampling_edge_tx_valid       | 0x16c             | 4     | Auto-extracted signal edge_tx_valid from bus_sampling.vhd          |
| can_bus.bus_sampling_ssp_delay           | 0x170             | 4     | Auto-extracted signal ssp_delay from bus_sampling.vhd              |
| can_bus.bus_sampling_tx_trigger_q        | 0x174             | 4     | Auto-extracted signal tx_trigger_q from bus_sampling.vhd           |
| can_bus.bus_sampling_tx_trigger_ssp      | 0x178             | 4     | Auto-extracted signal tx_trigger_ssp from bus_sampling.vhd         |
| can_bus.bus_sampling_shift_regs_res_d    | 0x17c             | 4     | Auto-extracted signal shift_regs_res_d from bus_sampling.vhd       |
| can_bus.bus_sampling_shift_regs_res_q    | 0x180             | 4     | Auto-extracted signal shift_regs_res_q from bus_sampling.vhd       |
| can_bus.bus_sampling_shift_regs_res_q_sc | an0x184           | 4     | Auto-extracted signal shift_regs_res_q_scan from bus sampling.vhd  |
| can_bus.bus_sampling_ssp_enable          | 0x188             | 4     | Auto-extracted signal ssp_enable from bus_sampling.vhd             |
| can_bus.bus_traffic_counters_tx_ctr_i    | 0x18c             | 4     | Auto-extracted signal tx_ctr_i from bus_traffic_counters.vhd       |
| can_bus.bus_traffic_counters_rx_ctr_i    | 0x190             | 4     | Auto-extracted signal rx_ctr_i from bus_traffic_counters.vhd       |
| can_bus.bus_traffic_counters_tx_ctr_rst_ | n_ <b>0</b> x194  | 4     | Auto-extracted signal tx_ctr_rst_n_d from bus_traffic_counters.vhd |
| can_bus.bus_traffic_counters_tx_ctr_rst_ | _ <b>n_q</b> x198 | 4     | Auto-extracted signal tx_ctr_rst_n_q from bus_traffic_counters.vhd |

| Name                                      | Offset L                            | engt | hDescription                                                            |
|-------------------------------------------|-------------------------------------|------|-------------------------------------------------------------------------|
| can_bus.bus_traffic_counters_tx_ctr_rst_n | n_qx\$9en                           | 4    | Auto-extracted signal tx_ctr_rst_n_q_scan from bus_traffic_counters.vhd |
| can_bus.bus_traffic_counters_rx_ctr_rst_n | <b>n_0</b> x1a0                     | 4    | Auto-extracted signal rx_ctr_rst_n_d from                               |
| can_bus.bus_traffic_counters_rx_ctr_rst_1 | <b>n_q</b> x1a4                     | 4    | bus_traffic_counters.vhd Auto-extracted signal rx_ctr_rst_n_q from      |
| can_bus.bus_traffic_counters_rx_ctr_rst_1 | n_ <b>q</b> x <b>\$&amp;&amp;</b> n | 4    | bus_traffic_counters.vhd Auto-extracted signal rx_ctr_rst_n_q_scan from |
| can_bus.can_apb_tb_s_apb_paddr            | 0x1ac                               | 4    | bus_traffic_counters.vhd Auto-extracted signal s_apb_paddr from         |
| can_bus.can_apb_tb_s_apb_penable          | 0x1b0                               | 4    | can_apb_tb.vhd Auto-extracted signal s_apb_penable from can_apb_tb.vhd  |
| can_bus.can_apb_tb_s_apb_pprot            | 0x1b4                               | 4    | Auto-extracted signal s_apb_pprot from                                  |
| can_bus.can_apb_tb_s_apb_prdata           | 0x1b8                               | 4    | can_apb_tb.vhd Auto-extracted signal s_apb_prdata from                  |
| can_bus.can_apb_tb_s_apb_pready           | 0x1bc                               | 4    | can_apb_tb.vhd Auto-extracted signal s_apb_pready from                  |
| can_bus.can_apb_tb_s_apb_psel             | 0x1c0                               | 4    | can_apb_tb.vhd Auto-extracted signal s_apb_psel from can_apb_tb.vhd     |
| can_bus.can_apb_tb_s_apb_pslverr          | 0x1c4                               | 4    | Auto-extracted signal s_apb_pslverr from can_apb_tb.vhd                 |
| can_bus.can_apb_tb_s_apb_pstrb            | 0x1c8                               | 4    | Auto-extracted signal s_apb_pstrb from can apb tb.vhd                   |
| can_bus.can_apb_tb_s_apb_pwdata           | 0x1cc                               | 4    | Auto-extracted signal s_apb_pwdata from can_apb_tb.vhd                  |
| can_bus.can_apb_tb_s_apb_pwrite           | 0x1d0                               | 4    | Auto-extracted signal s_apb_pwrite from can_apb_tb.vhd                  |
| can_bus.can_core_drv_clr_rx_ctr           | 0x1d4                               | 4    | Auto-extracted signal drv_clr_rx_ctr from can_core.vhd                  |

| Name                                | Offset L | engt | thDescription                                                  |
|-------------------------------------|----------|------|----------------------------------------------------------------|
| can_bus.can_core_drv_clr_tx_ctr     | 0x1d8    | 4    | Auto-extracted signal drv_clr_tx_ctr from can core.vhd         |
| can_bus.can_core_drv_bus_mon_ena    | 0x1dc    | 4    | Auto-extracted signal drv_bus_mon_ena from can_core.vhd        |
| can_bus.can_core_drv_ena            | 0x1e0    | 4    | Auto-extracted signal drv_ena from can_core.vhd                |
| can_bus.can_core_rec_ident_i        | 0x1e4    | 4    | Auto-extracted signal rec_ident_i from can_core.vhd            |
| can_bus.can_core_rec_dlc_i          | 0x1e8    | 4    | Auto-extracted signal rec_dlc_i from can_core.vhd              |
| can_bus.can_core_rec_ident_type_i   | 0x1ec    | 4    | Auto-extracted signal rec_ident_type_i from can_core.vhd       |
| can_bus.can_core_rec_frame_type_i   | 0x1f0    | 4    | Auto-extracted signal<br>rec_frame_type_i from<br>can_core.vhd |
| can_bus.can_core_rec_is_rtr_i       | 0x1f4    | 4    | Auto-extracted signal rec_is_rtr_i from can_core.vhd           |
| can_bus.can_core_rec_brs_i          | 0x1f8    | 4    | Auto-extracted signal rec_brs_i from can_core.vhd              |
| can_bus.can_core_rec_esi_i          | 0x1fc    | 4    | Auto-extracted signal rec_esi_i from can_core.vhd              |
| can_bus.can_core_alc                | 0x200    | 4    | Auto-extracted signal alc from can_core.vhd                    |
| can_bus.can_core_erc_capture        | 0x204    | 4    | Auto-extracted signal erc_capture from can_core.vhd            |
| can_bus.can_core_is_transmitter     | 0x208    | 4    | Auto-extracted signal is transmitter from can core.vhd         |
| can_bus.can_core_is_receiver        | 0x20c    | 4    | Auto-extracted signal is_receiver from can_core.vhd            |
| can_bus.can_core_is_idle            | 0x210    | 4    | Auto-extracted signal is_idle from can_core.vhd                |
| can_bus.can_core_arbitration_lost_i | 0x214    | 4    | Auto-extracted signal arbitration_lost_i from can core.vhd     |
| can_bus.can_core_set_transmitter    | 0x218    | 4    | Auto-extracted signal set_transmitter from can_core.vhd        |
| can_bus.can_core_set_receiver       | 0x21c    | 4    | Auto-extracted signal set_receiver from can_core.vhd           |
| can_bus.can_core_set_idle           | 0x220    | 4    | Auto-extracted signal set_idle<br>from can_core.vhd            |
| can_bus.can_core_is_err_active      | 0x224    | 4    | Auto-extracted signal is_err_active from can_core.vhd          |

| Name                                | Offset L | engt | thDescription                                                    |
|-------------------------------------|----------|------|------------------------------------------------------------------|
| can_bus.can_core_is_err_passive     | 0x228    | 4    | Auto-extracted signal is_err_passive from can_core.vhd           |
| can_bus.can_core_is_bus_off_i       | 0x22c    | 4    | Auto-extracted signal is bus off i from can core.vhd             |
| can_bus.can_core_err_detected_i     | 0x230    | 4    | Auto-extracted signal err_detected_i from can_core.vhd           |
| can_bus.can_core_primary_err        | 0x234    | 4    | Auto-extracted signal primary_err from can_core.vhd              |
| can_bus.can_core_act_err_ovr_flag   | 0x238    | 4    | Auto-extracted signal act_err_ovr_flag from can_core.vhd         |
| can_bus.can_core_err_delim_late     | 0x23c    | 4    | Auto-extracted signal err_delim_late from can_core.vhd           |
| can_bus.can_core_set_err_active     | 0x240    | 4    | Auto-extracted signal set_err_active from can_core.vhd           |
| can_bus.can_core_err_ctrs_unchanged | 0x244    | 4    | Auto-extracted signal<br>err_ctrs_unchanged from<br>can_core.vhd |
| can_bus.can_core_stuff_enable       | 0x248    | 4    | Auto-extracted signal stuff_enable from can_core.vhd             |
| can_bus.can_core_destuff_enable     | 0x24c    | 4    | Auto-extracted signal destuff_enable from can_core.vhd           |
| can_bus.can_core_fixed_stuff        | 0x250    | 4    | Auto-extracted signal fixed_stuff from can_core.vhd              |
| can_bus.can_core_tx_frame_no_sof    | 0x254    | 4    | Auto-extracted signal tx_frame_no_sof from can_core.vhd          |
| can_bus.can_core_stuff_length       | 0x258    | 4    | Auto-extracted signal stuff_length from can_core.vhd             |
| can_bus.can_core_dst_ctr            | 0x25c    | 4    | Auto-extracted signal dst_ctr from can_core.vhd                  |
| can_bus.can_core_bst_ctr            | 0x260    | 4    | Auto-extracted signal bst_ctr from can_core.vhd                  |
| can_bus.can_core_stuff_err          | 0x264    | 4    | Auto-extracted signal stuff_err from can_core.vhd                |
| can_bus.can_core_crc_enable         | 0x268    | 4    | Auto-extracted signal crc_enable from can_core.vhd               |
| can_bus.can_core_crc_spec_enable    | 0x26c    | 4    | Auto-extracted signal crc_spec_enable from can_core.vhd          |

| Name                                 | Offset I | engt | hDescription                                                      |
|--------------------------------------|----------|------|-------------------------------------------------------------------|
| can_bus.can_core_crc_calc_from_rx    | 0x270    | 4    | Auto-extracted signal crc_calc_from_rx from can core.vhd          |
| can_bus.can_core_crc_15              | 0x274    | 4    | Auto-extracted signal crc_15 from can core.vhd                    |
| can_bus.can_core_crc_17              | 0x278    | 4    | Auto-extracted signal crc_17 from can core.vhd                    |
| can_bus.can_core_crc_21              | 0x27c    | 4    | Auto-extracted signal crc_21 from can core.vhd                    |
| can_bus.can_core_sp_control_i        | 0x280    | 4    | Auto-extracted signal sp_control_i from can_core.vhd              |
| can_bus.can_core_sp_control_q        | 0x284    | 4    | Auto-extracted signal sp_control_q from can_core.vhd              |
| can_bus.can_core_sync_control_i      | 0x288    | 4    | Auto-extracted signal sync_control_i from can core.vhd            |
| can_bus.can_core_ssp_reset_i         | 0x28c    | 4    | Auto-extracted signal ssp_reset_i from can_core.vhd               |
| can_bus.can_core_tran_delay_meas_i   | 0x290    | 4    | Auto-extracted signal tran_delay_meas_i from can_core.vhd         |
| can_bus.can_core_tran_valid_i        | 0x294    | 4    | Auto-extracted signal tran_valid_i from can_core.vhd              |
| can_bus.can_core_rec_valid_i         | 0x298    | 4    | Auto-extracted signal rec_valid_i from can_core.vhd               |
| can_bus.can_core_br_shifted_i        | 0x29c    | 4    | Auto-extracted signal br_shifted_i from can_core.vhd              |
| can_bus.can_core_fcs_changed_i       | 0x2a0    | 4    | Auto-extracted signal fcs_changed_i from can_core.vhd             |
| can_bus.can_core_err_warning_limit_i | 0x2a4    | 4    | Auto-extracted signal<br>err_warning_limit_i from<br>can_core.vhd |
| can_bus.can_core_tx_err_ctr          | 0x2a8    | 4    | Auto-extracted signal tx_err_ctr from can_core.vhd                |
| can_bus.can_core_rx_err_ctr          | 0x2ac    | 4    | Auto-extracted signal rx_err_ctr from can_core.vhd                |
| can_bus.can_core_norm_err_ctr        | 0x2b0    | 4    | Auto-extracted signal norm_err_ctr from can_core.vhd              |
| can_bus.can_core_data_err_ctr        | 0x2b4    | 4    | Auto-extracted signal data_err_ctr from can_core.vhd              |
| can_bus.can_core_pc_tx_trigger       | 0x2b8    | 4    | Auto-extracted signal pc_tx_trigger from can_core.vhd             |
| can_bus.can_core_pc_rx_trigger       | 0x2bc    | 4    | Auto-extracted signal pc_rx_trigger from can_core.vhd             |

| Name                             | Offset L | engt | hDescription                                            |
|----------------------------------|----------|------|---------------------------------------------------------|
| can_bus.can_core_pc_tx_data_nbs  | 0x2c0    | 4    | Auto-extracted signal pc_tx_data_nbs from can_core.vhd  |
| can_bus.can_core_pc_rx_data_nbs  | 0x2c4    | 4    | Auto-extracted signal pc_rx_data_nbs from can_core.vhd  |
| can_bus.can_core_crc_data_tx_wbs | 0x2c8    | 4    | Auto-extracted signal crc_data_tx_wbs from can_core.vhd |
| can_bus.can_core_crc_data_tx_nbs | 0x2cc    | 4    | Auto-extracted signal crc_data_tx_nbs from can_core.vhd |
| can_bus.can_core_crc_data_rx_wbs | 0x2d0    | 4    | Auto-extracted signal crc_data_rx_wbs from can_core.vhd |
| can_bus.can_core_crc_data_rx_nbs | 0x2d4    | 4    | Auto-extracted signal crc_data_rx_nbs from can_core.vhd |
| can_bus.can_core_crc_trig_tx_wbs | 0x2d8    | 4    | Auto-extracted signal crc_trig_tx_wbs from can_core.vhd |
| can_bus.can_core_crc_trig_tx_nbs | 0x2dc    | 4    | Auto-extracted signal crc_trig_tx_nbs from can_core.vhd |
| can_bus.can_core_crc_trig_rx_wbs | 0x2e0    | 4    | Auto-extracted signal crc_trig_rx_wbs from can_core.vhd |
| can_bus.can_core_crc_trig_rx_nbs | 0x2e4    | 4    | Auto-extracted signal crc_trig_rx_nbs from can_core.vhd |
| can_bus.can_core_bst_data_in     | 0x2e8    | 4    | Auto-extracted signal bst_data_in from can_core.vhd     |
| can_bus.can_core_bst_data_out    | 0x2ec    | 4    | Auto-extracted signal bst_data_out from can_core.vhd    |
| can_bus.can_core_bst_trigger     | 0x2f0    | 4    | Auto-extracted signal bst_trigger from can_core.vhd     |
| can_bus.can_core_data_halt       | 0x2f4    | 4    | Auto-extracted signal data_halt from can_core.vhd       |
| can_bus.can_core_bds_data_in     | 0x2f8    | 4    | Auto-extracted signal bds_data_in from can_core.vhd     |
| can_bus.can_core_bds_data_out    | 0x2fc    | 4    | Auto-extracted signal bds_data_out from can_core.vhd    |
| can_bus.can_core_bds_trigger     | 0x300    | 4    | Auto-extracted signal bds_trigger from can_core.vhd     |
| can_bus.can_core_destuffed       | 0x304    | 4    | Auto-extracted signal destuffed from can_core.vhd       |

| Name                             | Offset I | Lengt | thDescription                                               |
|----------------------------------|----------|-------|-------------------------------------------------------------|
| can_bus.can_core_tx_ctr          | 0x308    | 4     | Auto-extracted signal tx_ctr from can_core.vhd              |
| can_bus.can_core_rx_ctr          | 0x30c    | 4     | Auto-extracted signal rx_ctr from can_core.vhd              |
| can_bus.can_core_tx_data_wbs_i   | 0x310    | 4     | Auto-extracted signal<br>tx_data_wbs_i from<br>can_core.vhd |
| can_bus.can_core_lpb_dominant    | 0x314    | 4     | Auto-extracted signal lpb_dominant from can_core.vhd        |
| can_bus.can_core_form_err        | 0x318    | 4     | Auto-extracted signal form_err from can_core.vhd            |
| can_bus.can_core_ack_err         | 0x31c    | 4     | Auto-extracted signal ack_err from can_core.vhd             |
| can_bus.can_core_crc_err         | 0x320    | 4     | Auto-extracted signal crc_err from can_core.vhd             |
| can_bus.can_core_is_arbitration  | 0x324    | 4     | Auto-extracted signal is_arbitration from can_core.vhd      |
| can_bus.can_core_is_control      | 0x328    | 4     | Auto-extracted signal is_control from can_core.vhd          |
| can_bus.can_core_is_data         | 0x32c    | 4     | Auto-extracted signal is_data<br>from can_core.vhd          |
| can_bus.can_core_is_stuff_count  | 0x330    | 4     | Auto-extracted signal is_stuff_count from can_core.vhd      |
| can_bus.can_core_is_crc          | 0x334    | 4     | Auto-extracted signal is_crc from can_core.vhd              |
| can_bus.can_core_is_crc_delim    | 0x338    | 4     | Auto-extracted signal is_crc_delim from can_core.vhd        |
| can_bus.can_core_is_ack_field    | 0x33c    | 4     | Auto-extracted signal is_ack_field from can_core.vhd        |
| can_bus.can_core_is_ack_delim    | 0x340    | 4     | Auto-extracted signal is_ack_delim from can_core.vhd        |
| can_bus.can_core_is_eof          | 0x344    | 4     | Auto-extracted signal is_eof from can_core.vhd              |
| can_bus.can_core_is_err_frm      | 0x348    | 4     | Auto-extracted signal is_err_frm<br>from can_core.vhd       |
| can_bus.can_core_is_intermission | 0x34c    | 4     | Auto-extracted signal is_intermission from can core.vhd     |
| can_bus.can_core_is_suspend      | 0x350    | 4     | Auto-extracted signal is_suspend from can core.vhd          |
| can_bus.can_core_is_overload_i   | 0x354    | 4     | Auto-extracted signal is_overload_i from can_core.vhd       |
| can_bus.can_core_is_sof          | 0x358    | 4     | Auto-extracted signal is_sof from can_core.vhd              |

| Name                                   | Offset I | engthDescription                                                      |
|----------------------------------------|----------|-----------------------------------------------------------------------|
| can_bus.can_core_sof_pulse_i           | 0x35c    | 4 Auto-extracted signal sof_pulse_i from can core.vhd                 |
| can_bus.can_core_load_init_vect        | 0x360    | 4 Auto-extracted signal load_init_vect from can core.vhd              |
| can_bus.can_core_retr_ctr_i            | 0x364    | 4 Auto-extracted signal retr_ctr_i<br>from can_core.vhd               |
| can_bus.can_core_decrement_rec         | 0x368    | 4 Auto-extracted signal decrement_rec from can_core.vhd               |
| can_bus.can_core_bit_err_after_ack_err | 0x36c    | 4 Auto-extracted signal<br>bit_err_after_ack_err from<br>can_core.vhd |
| can_bus.can_core_is_pexs               | 0x370    | 4 Auto-extracted signal is_pexs<br>from can_core.vhd                  |
| can_bus.can_crc_drv_fd_type            | 0x374    | 4 Auto-extracted signal drv_fd_type from can_crc.vhd                  |
| can_bus.can_crc_init_vect_15           | 0x378    | 4 Auto-extracted signal<br>init_vect_15 from can_crc.vhd              |
| can_bus.can_crc_init_vect_17           | 0x37c    | 4 Auto-extracted signal<br>init_vect_17 from can_crc.vhd              |
| can_bus.can_crc_init_vect_21           | 0x380    | 4 Auto-extracted signal<br>init_vect_21 from can_crc.vhd              |
| can_bus.can_crc_crc_17_21_data_in      | 0x384    | 4 Auto-extracted signal crc_17_21_data_in from can_crc.vhd            |
| can_bus.can_crc_crc_17_21_trigger      | 0x388    | 4 Auto-extracted signal crc_17_21_trigger from can_crc.vhd            |
| can_bus.can_crc_crc_15_data_in         | 0x38c    | 4 Auto-extracted signal crc_15_data_in from can_crc.vhd               |
| can_bus.can_crc_crc_15_trigger         | 0x390    | 4 Auto-extracted signal crc_15_trigger from can_crc.vhd               |
| can_bus.can_crc_crc_ena_15             | 0x394    | 4 Auto-extracted signal crc_ena_15 from can crc.vhd                   |
| can_bus.can_crc_crc_ena_17_21          | 0x398    | 4 Auto-extracted signal<br>crc_ena_17_21 from<br>can_crc.vhd          |
| can_bus.can_top_ahb_ctu_can_data_in    | 0x39c    | 4 Auto-extracted signal<br>ctu_can_data_in from<br>can_top_ahb.vhd    |
| can_bus.can_top_ahb_ctu_can_data_out   | 0x3a0    | 4 Auto-extracted signal ctu_can_data_out from can_top_ahb.vhd         |

| Name                               | Offset Le | engtl | hDescription                                                        |
|------------------------------------|-----------|-------|---------------------------------------------------------------------|
| can_bus.can_top_ahb_ctu_can_adress | 0x3a4     | 4     | Auto-extracted signal ctu_can_adress from can_top_ahb.vhd           |
| can_bus.can_top_ahb_ctu_can_scs    | 0x3a8     | 4     | Auto-extracted signal ctu_can_scs from                              |
| can_bus.can_top_ahb_ctu_can_srd    | 0x3ac     | 4     | can_top_ahb.vhd Auto-extracted signal ctu_can_srd from              |
| can_bus.can_top_ahb_ctu_can_swr    | 0x3b0     | 4     | can_top_ahb.vhd Auto-extracted signal ctu_can_swr from              |
| can_bus.can_top_ahb_ctu_can_sbe    | 0x3b4     | 4     | can_top_ahb.vhd Auto-extracted signal ctu_can_sbe from              |
| can_bus.can_top_ahb_res_n_out_i    | 0x3b8     | 4     | can_top_ahb.vhd Auto-extracted signal res_n_out_i from              |
| can_bus.can_top_apb_reg_data_in    | 0x3bc     | 4     | can_top_ahb.vhd Auto-extracted signal reg_data_in from              |
| can_bus.can_top_apb_reg_data_out   | 0x3c0     | 4     | can_top_apb.vhd Auto-extracted signal reg_data_out from             |
| can_bus.can_top_apb_reg_addr       | 0x3c4     | 4     | can_top_apb.vhd Auto-extracted signal reg_addr from can_top_apb.vhd |
| can_bus.can_top_apb_reg_be         | 0x3c8     | 4     | Auto-extracted signal reg_be from can_top_apb.vhd                   |
| can_bus.can_top_apb_reg_rden       | 0x3cc     | 4     | Auto-extracted signal reg_rden from can_top_apb.vhd                 |
| can_bus.can_top_apb_reg_wren       | 0x3d0     | 4     | Auto-extracted signal reg_wren from can_top_apb.vhd                 |
| can_bus.can_top_level_drv_bus      | 0x3d4     | 4     | Auto-extracted signal drv_bus from can_top_level.vhd                |
| can_bus.can_top_level_stat_bus     | 0x3d8     | 4     | Auto-extracted signal stat_bus from can_top_level.vhd               |
| can_bus.can_top_level_res_n_sync   | 0x3dc     | 4     | Auto-extracted signal res_n_sync from can_top_level.vhd             |
| can_bus.can_top_level_res_core_n   | 0x3e0     | 4     | Auto-extracted signal res_core_n from can_top_level.vhd             |
| can_bus.can_top_level_res_soft_n   | 0x3e4     | 4     | Auto-extracted signal res_soft_n from can_top_level.vhd             |
| can_bus.can_top_level_sp_control   | 0x3e8     | 4     | Auto-extracted signal sp_control from can_top_level.vhd             |

| Name                                      | Offset | LengthDescription                                                        |
|-------------------------------------------|--------|--------------------------------------------------------------------------|
| can_bus.can_top_level_rx_buf_size         | 0x3ec  | 4 Auto-extracted signal rx_buf_size from can_top_level.vhd               |
| can_bus.can_top_level_rx_full             | 0x3f0  | 4 Auto-extracted signal rx_full<br>from can_top_level.vhd                |
| can_bus.can_top_level_rx_empty            | 0x3f4  | <del>-</del>                                                             |
| can_bus.can_top_level_rx_frame_count      | 0x3f8  | 4 Auto-extracted signal rx_frame_count from can_top_level.vhd            |
| can_bus.can_top_level_rx_mem_free         | 0x3fc  | 4 Auto-extracted signal rx_mem_free from can_top_level.vhd               |
| can_bus.can_top_level_rx_read_pointer     | 0x400  | _                                                                        |
| can_bus.can_top_level_rx_write_pointer    | 0x404  | 4 Auto-extracted signal<br>rx_write_pointer from<br>can_top_level.vhd    |
| can_bus.can_top_level_rx_data_overrun     | 0x408  | -                                                                        |
| can_bus.can_top_level_rx_read_buff        | 0x40c  | _                                                                        |
| can_bus.can_top_level_rx_mof              | 0x410  | <del>-</del>                                                             |
| can_bus.can_top_level_txtb_port_a_data    | 0x414  | <del>-</del>                                                             |
| can_bus.can_top_level_txtb_port_a_address | 0x418  | 4 Auto-extracted signal<br>txtb_port_a_address from<br>can_top_level.vhd |
| can_bus.can_top_level_txtb_port_a_cs      | 0x41c  | -                                                                        |
| can_bus.can_top_level_txtb_port_a_be      | 0x420  | -                                                                        |
| can_bus.can_top_level_txtb_sw_cmd_index   | 0x424  | -                                                                        |
| can_bus.can_top_level_txt_buf_failed_bof  | 0x428  |                                                                          |

| Name                                   | Offset I | ∠engt | hDescription                                                       |
|----------------------------------------|----------|-------|--------------------------------------------------------------------|
| can_bus.can_top_level_int_vector       | 0x42c    | 4     | Auto-extracted signal int_vector from can_top_level.vhd            |
| can_bus.can_top_level_int_ena          | 0x430    | 4     | Auto-extracted signal int_ena from can top level.vhd               |
| can_bus.can_top_level_int_mask         | 0x434    | 4     | Auto-extracted signal int_mask from can_top_level.vhd              |
| can_bus.can_top_level_rec_ident        | 0x438    | 4     | Auto-extracted signal rec_ident from can_top_level.vhd             |
| can_bus.can_top_level_rec_dlc          | 0x43c    | 4     | Auto-extracted signal rec_dlc<br>from can_top_level.vhd            |
| can_bus.can_top_level_rec_ident_type   | 0x440    | 4     | Auto-extracted signal rec_ident_type from can_top_level.vhd        |
| can_bus.can_top_level_rec_frame_type   | 0x444    | 4     | Auto-extracted signal rec_frame_type from can_top_level.vhd        |
| can_bus.can_top_level_rec_is_rtr       | 0x448    | 4     | Auto-extracted signal rec_is_rtr from can_top_level.vhd            |
| can_bus.can_top_level_rec_brs          | 0x44c    | 4     | Auto-extracted signal rec_brs from can_top_level.vhd               |
| can_bus.can_top_level_rec_esi          | 0x450    | 4     | Auto-extracted signal rec_esi from can_top_level.vhd               |
| can_bus.can_top_level_store_data_word  | 0x454    | 4     | Auto-extracted signal<br>store_data_word from<br>can_top_level.vhd |
| can_bus.can_top_level_sof_pulse        | 0x458    | 4     | Auto-extracted signal sof_pulse from can_top_level.vhd             |
| can_bus.can_top_level_store_metadata   | 0x45c    | 4     | Auto-extracted signal<br>store_metadata from<br>can_top_level.vhd  |
| can_bus.can_top_level_store_data       | 0x460    | 4     | Auto-extracted signal store_data from can_top_level.vhd            |
| can_bus.can_top_level_rec_valid        | 0x464    | 4     | Auto-extracted signal rec_valid from can_top_level.vhd             |
| can_bus.can_top_level_rec_abort        | 0x468    | 4     | Auto-extracted signal rec_abort from can_top_level.vhd             |
| can_bus.can_top_level_store_metadata_f | 0x46c    | 4     | Auto-extracted signal store_metadata_f from can_top_level.vhd      |
| can_bus.can_top_level_store_data_f     | 0x470    | 4     | Auto-extracted signal store_data_f from can_top_level.vhd          |
| can_bus.can_top_level_rec_valid_f      | 0x474    | 4     | Auto-extracted signal rec_valid_f from can_top_level.vhd           |

| Name                                     | Offset L | engt | chDescription                                                   |
|------------------------------------------|----------|------|-----------------------------------------------------------------|
| can_bus.can_top_level_rec_abort_f        | 0x478    | 4    | Auto-extracted signal rec_abort_f from can_top_level.vhd        |
| can_bus.can_top_level_txtb_hw_cmd_int    | 0x47c    | 4    | Auto-extracted signal txtb_hw_cmd_int from can_top_level.vhd    |
| can_bus.can_top_level_is_bus_off         | 0x480    | 4    | Auto-extracted signal is_bus_off from can_top_level.vhd         |
| can_bus.can_top_level_txtb_available     | 0x484    | 4    | Auto-extracted signal txtb_available from can_top_level.vhd     |
| can_bus.can_top_level_txtb_port_b_clk_en | 0x488    | 4    | Auto-extracted signal txtb_port_b_clk_en from can_top_level.vhd |
| can_bus.can_top_level_tran_dlc           | 0x48c    | 4    | Auto-extracted signal tran_dlc from can_top_level.vhd           |
| can_bus.can_top_level_tran_is_rtr        | 0x490    | 4    | Auto-extracted signal tran_is_rtr from can_top_level.vhd        |
| can_bus.can_top_level_tran_ident_type    | 0x494    | 4    | Auto-extracted signal tran_ident_type from can_top_level.vhd    |
| can_bus.can_top_level_tran_frame_type    | 0x498    | 4    | Auto-extracted signal tran_frame_type from can_top_level.vhd    |
| can_bus.can_top_level_tran_brs           | 0x49c    | 4    | Auto-extracted signal tran_brs<br>from can_top_level.vhd        |
| can_bus.can_top_level_tran_identifier    | 0x4a0    | 4    | Auto-extracted signal tran_identifier from can_top_level.vhd    |
| can_bus.can_top_level_tran_word          | 0x4a4    | 4    | Auto-extracted signal tran_word from can_top_level.vhd          |
| can_bus.can_top_level_tran_frame_valid   | 0x4a8    | 4    | Auto-extracted signal tran_frame_valid from can_top_level.vhd   |
| can_bus.can_top_level_txtb_changed       | 0x4ac    | 4    | Auto-extracted signal txtb_changed from can_top_level.vhd       |
| can_bus.can_top_level_txtb_clk_en        | 0x4b0    | 4    | Auto-extracted signal txtb_clk_en from can_top_level.vhd        |
| can_bus.can_top_level_err_detected       | 0x4b4    | 4    | Auto-extracted signal err_detected from can_top_level.vhd       |
| can_bus.can_top_level_fcs_changed        | 0x4b8    | 4    | Auto-extracted signal fcs_changed from can_top_level.vhd        |

| Name                                    | Offset LengthDescription |                                                                      |  |
|-----------------------------------------|--------------------------|----------------------------------------------------------------------|--|
| can_bus.can_top_level_err_warning_limit | 0x4bc                    | 4 Auto-extracted signal err_warning_limit from can top level.vhd     |  |
| can_bus.can_top_level_arbitration_lost  | 0x4c0                    | 4 Auto-extracted signal arbitration_lost from can_top_level.vhd      |  |
| can_bus.can_top_level_tran_valid        | 0x4c4                    | 4 Auto-extracted signal tran_valid<br>from can top level.vhd         |  |
| can_bus.can_top_level_br_shifted        | 0x4c8                    | 4 Auto-extracted signal br_shifted<br>from can_top_level.vhd         |  |
| can_bus.can_top_level_is_overload       | 0x4cc                    | 4 Auto-extracted signal is_overload from can_top_level.vhd           |  |
| can_bus.can_top_level_rx_triggers       | 0x4d0                    | 4 Auto-extracted signal rx_triggers<br>from can_top_level.vhd        |  |
| can_bus.can_top_level_tx_trigger        | 0x4d4                    | 4 Auto-extracted signal tx_trigger<br>from can_top_level.vhd         |  |
| can_bus.can_top_level_sync_control      | 0x4d8                    | 4 Auto-extracted signal sync_control from can_top_level.vhd          |  |
| can_bus.can_top_level_no_pos_resync     | 0x4dc                    | 4 Auto-extracted signal no_pos_resync from can_top_level.vhd         |  |
| can_bus.can_top_level_nbt_ctrs_en       | 0x4e0                    | 4 Auto-extracted signal<br>nbt_ctrs_en from<br>can_top_level.vhd     |  |
| can_bus.can_top_level_dbt_ctrs_en       | 0x4e4                    | 4 Auto-extracted signal dbt_ctrs_en from can top level.vhd           |  |
| can_bus.can_top_level_trv_delay         | 0x4e8                    | 4 Auto-extracted signal trv_delay from can_top_level.vhd             |  |
| can_bus.can_top_level_rx_data_wbs       | 0x4ec                    | 4 Auto-extracted signal rx_data_wbs from can_top_level.vhd           |  |
| can_bus.can_top_level_tx_data_wbs       | 0x4f0                    | 4 Auto-extracted signal tx_data_wbs from can_top_level.vhd           |  |
| can_bus.can_top_level_ssp_reset         | 0x4f4                    | 4 Auto-extracted signal ssp_reset from can_top_level.vhd             |  |
| can_bus.can_top_level_tran_delay_meas   | 0x4f8                    | 4 Auto-extracted signal<br>tran_delay_meas from<br>can_top_level.vhd |  |
| can_bus.can_top_level_bit_err           | 0x4fc                    | 4 Auto-extracted signal bit_err<br>from can_top_level.vhd            |  |
| can_bus.can_top_level_sample_sec        | 0x500                    | 4 Auto-extracted signal sample_sec<br>from can_top_level.vhd         |  |

| Name                                      | Offset Lei                   | ngthDescription                                                                 |
|-------------------------------------------|------------------------------|---------------------------------------------------------------------------------|
| can_bus.can_top_level_btmc_reset          | 0x504                        | 4 Auto-extracted signal btmc_reset<br>from can_top_level.vhd                    |
| can_bus.can_top_level_dbt_measure_start   | 0x508                        | 4 Auto-extracted signal dbt_measure_start from                                  |
| can_bus.can_top_level_gen_first_ssp       | 0x50c                        | can_top_level.vhd  4 Auto-extracted signal gen_first_ssp from can_top_level.vhd |
| can_bus.can_top_level_sync_edge           | 0x510                        | 4 Auto-extracted signal sync_edge<br>from can_top_level.vhd                     |
| can_bus.can_top_level_tq_edge             | 0x514                        | 4 Auto-extracted signal tq_edge<br>from can_top_level.vhd                       |
| can_bus.can_top_level_tst_rdata_rx_buf    | 0x518                        | 4 Auto-extracted signal<br>tst_rdata_rx_buf from<br>can_top_level.vhd           |
| can_bus.clk_gate_clk_en_q                 | 0x51c                        | 4 Auto-extracted signal clk_en_q<br>from clk_gate.vhd                           |
| can_bus.control_counter_ctrl_ctr_ce       | 0x520                        | 4 Auto-extracted signal ctrl_ctr_cc<br>from control counter.vhd                 |
| can_bus.control_counter_compl_ctr_ce      | 0x524                        | 4 Auto-extracted signal compl_ctr_ce from control counter.vhd                   |
| can_bus.control_registers_reg_map_reg_sel | 0x528                        | 4 Auto-extracted signal reg_sel from                                            |
| can_bus.control_registers_reg_map_read_da | nt⊖ <u>xḿU</u> æ_in          | read_data_mux_in from                                                           |
| can_bus.control_registers_reg_map_read_da | nt <b>0</b> x <b>530</b> k_n | control_registers_reg_map.vhd 4 Auto-extracted signal read_data_mask_n from     |
| can_bus.control_registers_reg_map_read_mu | ıx <u>0</u> ≋ <b>53</b> 4    | control_registers_reg_map.vhd  4 Auto-extracted signal read_mux_ena from        |
| can_bus.crc_calc_crc_q                    | 0x538                        | control_registers_reg_map.vhd 4 Auto-extracted signal crc_q from crc_calc.vhd   |
| can_bus.crc_calc_crc_nxt                  | 0x53c                        | 4 Auto-extracted signal crc_nxt from crc_calc.vhd                               |
| can_bus.crc_calc_crc_shift                | 0x540                        | 4 Auto-extracted signal crc_shift<br>from crc_calc.vhd                          |
| can_bus.crc_calc_crc_shift_n_xor          | 0x544                        | 4 Auto-extracted signal crc_shift_n_xor from                                    |
| can_bus.crc_calc_crc_d                    | 0x548                        | crc_calc.vhd  4 Auto-extracted signal crc_d from crc_calc.vhd                   |

| Name                                               | Offset I        | Lengt | hDescription                                   |
|----------------------------------------------------|-----------------|-------|------------------------------------------------|
| can_bus.crc_calc_crc_ce                            | 0x54c           | 4     | Auto-extracted signal crc_ce from crc_calc.vhd |
| can_bus.data_edge_detector_rx_data_prev            | 0x550           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $rx\_data\_prev from$                          |
|                                                    |                 |       | $data\_edge\_detector.vhd$                     |
| can_bus.data_edge_detector_tx_data_prev            | 0x554           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $tx\_data\_prev from$                          |
|                                                    |                 |       | $data\_edge\_detector.vhd$                     |
| can_bus.data_edge_detector_rx_data_sync_           | <b>pr0x</b> 558 | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $rx\_data\_sync\_prev from$                    |
|                                                    |                 |       | $data\_edge\_detector.vhd$                     |
| ${ m can\_bus.data\_edge\_detector\_rx\_edge\_i}$  | 0x55c           | 4     | Auto-extracted signal rx_edge_i                |
|                                                    |                 |       | $from \ data\_edge\_detector.vhd$              |
| can_bus.data_edge_detector_tx_edge_i               | 0x560           | 4     | Auto-extracted signal tx_edge_i                |
|                                                    |                 |       | $from \ data\_edge\_detector.vhd$              |
| can_bus.data_mux_sel_data                          | 0x564           | 4     | Auto-extracted signal sel_data                 |
|                                                    |                 |       | from data_mux.vhd                              |
| can_bus.data_mux_saturated_data                    | 0x568           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | saturated_data from                            |
|                                                    |                 |       | data_mux.vhd                                   |
| can_bus.data_mux_masked_data                       | 0x56c           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $masked\_data from$                            |
|                                                    |                 |       | data_mux.vhd                                   |
| can_bus.dlc_decoder_data_len_8_to_64               | 0x570           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $data_len_8_to_64 from$                        |
|                                                    |                 |       | $dlc\_decoder.vhd$                             |
| can_bus.dlc_decoder_data_len_can_2_0               | 0x574           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $data\_len\_can\_2\_0$ from                    |
|                                                    |                 |       | $dlc\_decoder.vhd$                             |
| ${ m can\_bus.dlc\_decoder\_data\_len\_can\_fd}$   | 0x578           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $data\_len\_can\_fd$ from                      |
|                                                    |                 |       | $dlc\_decoder.vhd$                             |
| $\operatorname{can\_bus.endian\_swapper\_swapped}$ | 0x57c           | 4     | Auto-extracted signal swapped                  |
|                                                    |                 |       | from endian_swapper.vhd                        |
| can_bus.err_counters_tx_err_ctr_ce                 | 0x580           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $tx\_err\_ctr\_ce$ from                        |
|                                                    |                 |       | err_counters.vhd                               |
| can_bus.err_counters_rx_err_ctr_ce                 | 0x584           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | $rx\_err\_ctr\_ce$ from                        |
|                                                    |                 |       | $\operatorname{err}$ _counters.vhd             |
| can_bus.err_counters_modif_tx_ctr                  | 0x588           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | modif_tx_ctr from                              |
|                                                    |                 |       | err_counters.vhd                               |
| can_bus.err_counters_modif_rx_ctr                  | 0x58c           | 4     | Auto-extracted signal                          |
|                                                    |                 |       | modif_rx_ctr from                              |
|                                                    |                 |       | err_counters.vhd                               |
|                                                    |                 |       |                                                |

| Name                                     | Offset LengthDescription                                                      |
|------------------------------------------|-------------------------------------------------------------------------------|
| can_bus.err_counters_nom_err_ctr_ce      | 0x590 4 Auto-extracted signal<br>nom_err_ctr_ce from<br>err_counters.vhd      |
| can_bus.err_counters_data_err_ctr_ce     | 0x594 4 Auto-extracted signal<br>data_err_ctr_ce from<br>err_counters.vhd     |
| can_bus.err_counters_res_err_ctrs_d      | 0x598 4 Auto-extracted signal<br>res_err_ctrs_d from<br>err counters.vhd      |
| can_bus.err_counters_res_err_ctrs_q      | 0x59c 4 Auto-extracted signal<br>res_err_ctrs_q from<br>err_counters.vhd      |
| can_bus.err_counters_res_err_ctrs_q_scan | 0x5a0 4 Auto-extracted signal<br>res_err_ctrs_q_scan from<br>err_counters.vhd |
| can_bus.err_detector_err_frm_req_i       | 0x5a4 4 Auto-extracted signal<br>err_frm_req_i from<br>err_detector.vhd       |
| can_bus.err_detector_err_type_d          | 0x5a8 4 Auto-extracted signal err_type<br>from err_detector.vhd               |
| can_bus.err_detector_err_type_q          | 0x5ac 4 Auto-extracted signal err_type<br>from err_detector.vhd               |
| can_bus.err_detector_err_pos_q           | 0x5b0 4 Auto-extracted signal err_pos_<br>from err_detector.vhd               |
| can_bus.err_detector_form_err_i          | 0x5b4 4 Auto-extracted signal form_err<br>from err detector.vhd               |
| can_bus.err_detector_crc_match_c         | 0x5b8 4 Auto-extracted signal<br>crc_match_c from<br>err_detector.vhd         |
| can_bus.err_detector_crc_match_d         | 0x5bc 4 Auto-extracted signal<br>crc_match_d from<br>err_detector.vhd         |
| can_bus.err_detector_crc_match_q         | 0x5c0 4 Auto-extracted signal<br>crc_match_q from<br>err_detector.vhd         |
| can_bus.err_detector_dst_ctr_grey        | 0x5c4 4 Auto-extracted signal<br>dst_ctr_grey from<br>err_detector.vhd        |
| can_bus.err_detector_dst_parity          | 0x5c8 4 Auto-extracted signal dst_parit<br>from err_detector.vhd              |
| can_bus.err_detector_stuff_count_check   | 0x5cc 4 Auto-extracted signal stuff_count_check from err_detector.vhd         |
| can_bus.err_detector_crc_15_ok           | 0x5d0 4 Auto-extracted signal crc_15_c<br>from err_detector.vhd               |

| Name                                     | Offset I                  | Lengt | thDescription                                                          |
|------------------------------------------|---------------------------|-------|------------------------------------------------------------------------|
| can_bus.err_detector_crc_17_ok           | 0x5d4                     | 4     | Auto-extracted signal crc_17_ok<br>from err_detector.vhd               |
| can_bus.err_detector_crc_21_ok           | 0x5d8                     | 4     | Auto-extracted signal crc_21_ok from err_detector.vhd                  |
| can_bus.err_detector_stuff_count_ok      | 0x5dc                     | 4     | Auto-extracted signal stuff_count_ok from err_detector.vhd             |
| can_bus.err_detector_rx_crc_15           | 0x5e0                     | 4     | Auto-extracted signal rx_crc_15 from err_detector.vhd                  |
| can_bus.err_detector_rx_crc_17           | 0x5e4                     | 4     | Auto-extracted signal rx_crc_17 from err_detector.vhd                  |
| can_bus.err_detector_rx_crc_21           | 0x5e8                     | 4     | Auto-extracted signal rx_crc_21 from err_detector.vhd                  |
| can_bus.fault_confinement_drv_ewl        | 0x5ec                     | 4     | Auto-extracted signal drv_ewl from fault_confinement.vhd               |
| can_bus.fault_confinement_drv_erp        | 0x5f0                     | 4     | Auto-extracted signal drv_erp from fault confinement.vhd               |
| can_bus.fault_confinement_drv_ctr_val    | 0x5f4                     | 4     | Auto-extracted signal drv_ctr_val from fault confinement.vhd           |
| can_bus.fault_confinement_drv_ctr_sel    | 0x5f8                     | 4     | Auto-extracted signal drv_ctr_sel from fault_confinement.vhd           |
| can_bus.fault_confinement_drv_ena        | 0x5fc                     | 4     | Auto-extracted signal drv_ena from fault confinement.vhd               |
| can_bus.fault_confinement_tx_err_ctr_i   | 0x600                     | 4     | Auto-extracted signal tx_err_ctr_i from fault_confinement.vhd          |
| can_bus.fault_confinement_rx_err_ctr_i   | 0x604                     | 4     | Auto-extracted signal rx_err_ctr_i from fault confinement.vhd          |
| can_bus.fault_confinement_inc_one        | 0x608                     | 4     | Auto-extracted signal inc_one from fault_confinement.vhd               |
| can_bus.fault_confinement_inc_eight      | 0x60c                     | 4     | Auto-extracted signal inc_eight from fault_confinement.vhd             |
| can_bus.fault_confinement_dec_one        | 0x610                     | 4     | Auto-extracted signal dec_one from fault_confinement.vhd               |
| can_bus.fault_confinement_drv_rom_ena    | 0x614                     | 4     | Auto-extracted signal drv_rom_ena from fault_confinement.vhd           |
| can_bus.fault_confinement_fsm_tx_err_ctr | _m0 <u>x</u> 6 <b>1</b> 8 | 4     | Auto-extracted signal tx_err_ctr_mt_erp from fault_confinement_fsm.vhd |
| can_bus.fault_confinement_fsm_rx_err_ctr | _m0 <u>x</u> 6 <b>1</b> p | 4     | Auto-extracted signal rx_err_ctr_mt_erp from fault_confinement_fsm.vhd |

| Name Offset L                                                                      | engt | hDescription                                                                                                            |
|------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| $can\_bus.fault\_confinement\_fsm\_tx\_err\_ctr\_m\theta\underline{x}620$          | 4    | Auto-extracted signal                                                                                                   |
| $can\_bus.fault\_confinement\_fsm\_rx\_err\_ctr\_m\theta\underline{x}624$          | 4    | tx_err_ctr_mt_ewl from fault_confinement_fsm.vhd Auto-extracted signal rx_err_ctr_mt_ewl from fault_confinement_fsm.vhd |
| $can\_bus.fault\_confinement\_fsm\_tx\_err\_ctr\_m\theta\underline{x}\textbf{028}$ | 4    | Auto-extracted signal tx_err_ctr_mt_255 from fault_confinement_fsm.vhd                                                  |
| $can\_bus. {\tt fault\_confinement\_fsm\_err\_warning\_Dix 62t\_d}$                | 4    | Auto-extracted signal err_warning_limit_d from fault_confinement_fsm.vhd                                                |
| ${\tt can\_bus.fault\_confinement\_fsm\_err\_warning\_Dix630\_q}$                  | 4    | Auto-extracted signal err_warning_limit_q from fault_confinement_fsm.vhd                                                |
| $can\_bus. {\tt fault\_confinement\_fsm\_fc\_fsm\_res\_d0x634}$                    | 4    | Auto-extracted signal fc_fsm_res_d from fault confinement fsm.vhd                                                       |
| $can\_bus. {\tt fault\_confinement\_fsm\_fc\_fsm\_res\_q0x638}$                    | 4    | Auto-extracted signal fc_fsm_res_q from fault_confinement_fsm.vhd                                                       |
| can_bus.fault_confinement_rules_inc_one_i 0x63c                                    | 4    | Auto-extracted signal inc_one_i from fault_confinement_rules.vhd                                                        |
| can_bus.fault_confinement_rules_inc_eight_0x640                                    | 4    | Auto-extracted signal inc_eight_i from fault_confinement_rules.vhd                                                      |
| can_bus.frame_filters_drv_filter_A_mask 0x644                                      | 4    | Auto-extracted signal drv_filter_A_mask from frame filters.vhd                                                          |
| can_bus.frame_filters_drv_filter_A_ctrl 0x648                                      | 4    | Auto-extracted signal drv_filter_A_ctrl from frame filters.vhd                                                          |
| can_bus.frame_filters_drv_filter_A_bits $0x64c$                                    | 4    | Auto-extracted signal drv_filter_A_bits from frame filters.vhd                                                          |
| $can\_bus.frame\_filters\_int\_filter\_A\_valid  0x650$                            | 4    | Auto-extracted signal int_filter_A_valid from frame filters.vhd                                                         |
| $can\_bus. {\tt frame\_filters\_drv\_filter\_B\_mask} \qquad 0x654$                | 4    | Auto-extracted signal drv_filter_B_mask from frame filters.vhd                                                          |
| $can\_bus.frame\_filters\_drv\_filter\_B\_ctrl \\ 0x658$                           | 4    | Auto-extracted signal drv_filter_B_ctrl from frame_filters.vhd                                                          |

| Name                                       | Offset         | LengthDescription                                                       |
|--------------------------------------------|----------------|-------------------------------------------------------------------------|
| can_bus.frame_filters_drv_filter_B_bits    | 0x65c          | 4 Auto-extracted signal drv_filter_B_bits from frame_filters.vhd        |
| can_bus.frame_filters_int_filter_B_valid   | 0x660          | 4 Auto-extracted signal<br>int_filter_B_valid from<br>frame_filters.vhd |
| can_bus.frame_filters_drv_filter_C_mask    | 0x664          | 4 Auto-extracted signal<br>drv_filter_C_mask from<br>frame_filters.vhd  |
| can_bus.frame_filters_drv_filter_C_ctrl    | 0x668          |                                                                         |
| can_bus.frame_filters_drv_filter_C_bits    | 0x66c          | 4 Auto-extracted signal drv_filter_C_bits from frame_filters.vhd        |
| can_bus.frame_filters_int_filter_C_valid   | 0x670          | <del>_</del>                                                            |
| can_bus.frame_filters_drv_filter_ran_ctrl  | 0x674          | 4 Auto-extracted signal drv_filter_ran_ctrl from frame_filters.vhd      |
| can_bus.frame_filters_drv_filter_ran_lo_tl | h0x678         |                                                                         |
| can_bus.frame_filters_drv_filter_ran_hi_tl | <b>h</b> 0x67c | 4 Auto-extracted signal drv_filter_ran_hi_th from frame_filters.vhd     |
| can_bus.frame_filters_int_filter_ran_valid | d0x680         |                                                                         |
| can_bus.frame_filters_drv_filters_ena      | 0x684          | <del>_</del>                                                            |
| can_bus.frame_filters_int_data_type        | 0x688          | <del></del>                                                             |
| can_bus.frame_filters_int_data_ctrl        | 0x68c          | 4 Auto-extracted signal<br>int_data_ctrl from<br>frame_filters.vhd      |
| can_bus.frame_filters_filter_A_enable      | 0x690          |                                                                         |
| can_bus.frame_filters_filter_B_enable      | 0x694          |                                                                         |

| Name                                             | Offset | Lengtl | hDescription                                                        |
|--------------------------------------------------|--------|--------|---------------------------------------------------------------------|
| can_bus.frame_filters_filter_C_enable            | 0x698  | 4      | Auto-extracted signal filter_C_enable from frame_filters.vhd        |
| $can\_bus.frame\_filters\_filter\_range\_enable$ | 0x69c  | 4      | Auto-extracted signal filter_range_enable from frame_filters.vhd    |
| can_bus.frame_filters_filter_result              | 0x6a0  | 4      | Auto-extracted signal filter_result from frame_filters.vhd          |
| can_bus.frame_filters_ident_valid_d              | 0x6a4  | 4      | Auto-extracted signal ident_valid_d from frame_filters.vhd          |
| can_bus.frame_filters_ident_valid_q              | 0x6a8  | 4      | Auto-extracted signal ident_valid_q from frame_filters.vhd          |
| can_bus.frame_filters_drv_drop_remote_fra        |        | 4      | Auto-extracted signal drv_drop_remote_frames from frame_filters.vhd |
| can_bus.frame_filters_drop_rtr_frame             | 0x6b0  | 4      | Auto-extracted signal drop_rtr_frame from frame_filters.vhd         |
| can_bus.inf_ram_wrapper_int_read_data            | 0x6b4  | 4      | Auto-extracted signal int_read_data from inf_ram_wrapper.vhd        |
| can_bus.inf_ram_wrapper_byte_we                  | 0x6b8  | 4      | Auto-extracted signal byte_we from inf_ram_wrapper.vhd              |
| can_bus.int_manager_drv_int_vect_clr             | 0x6bc  | 4      | Auto-extracted signal drv_int_vect_clr from int_manager.vhd         |
| can_bus.int_manager_drv_int_ena_set              | 0x6c0  | 4      | Auto-extracted signal drv_int_ena_set from int_manager.vhd          |
| can_bus.int_manager_drv_int_ena_clr              | 0x6c4  | 4      | Auto-extracted signal drv_int_ena_clr from int_manager.vhd          |
| can_bus.int_manager_drv_int_mask_set             | 0x6c8  | 4      | Auto-extracted signal drv_int_mask_set from int_manager.vhd         |
| can_bus.int_manager_drv_int_mask_clr             | 0x6cc  | 4      | Auto-extracted signal drv_int_mask_clr from int_manager.vhd         |
| can_bus.int_manager_int_ena_i                    | 0x6d0  | 4      | Auto-extracted signal int_ena_i from int_manager.vhd                |
| can_bus.int_manager_int_mask_i                   | 0x6d4  | 4      | $Auto-extracted \ signal \ int\_mask\_i \\ from \ int\_manager.vhd$ |
| can_bus.int_manager_int_vect_i                   | 0x6d8  | 4      | Auto-extracted signal int_vect_i from int_manager.vhd               |

| Name                                       | Offset L                    | engt | hDescription                                                                |
|--------------------------------------------|-----------------------------|------|-----------------------------------------------------------------------------|
| can_bus.int_manager_int_input_active       | 0x6dc                       | 4    | Auto-extracted signal int_input_active from int_manager.vhd                 |
| can_bus.int_manager_int_i                  | 0x6e0                       | 4    | Auto-extracted signal int_i from int_manager.vhd                            |
| can_bus.int_module_int_mask_i              | 0x6e4                       | 4    | Auto-extracted signal int_mask_i from int_module.vhd                        |
| can_bus.int_module_int_ena_i               | 0x6e8                       | 4    | Auto-extracted signal int_ena_i from int_module.vhd                         |
| can_bus.int_module_int_mask_load           | 0x6ec                       | 4    | Auto-extracted signal int_mask_load from int_module.vhd                     |
| can_bus.int_module_int_mask_next           | 0x6f0                       | 4    | Auto-extracted signal int_mask_next from int_module.vhd                     |
| can_bus.memory_reg_reg_value_r             | 0x6f4                       | 4    | Auto-extracted signal reg_value_r from memory_reg.vhd                       |
| can_bus.memory_reg_wr_select               | 0x6f8                       | 4    | Auto-extracted signal wr_select from memory_reg.vhd                         |
| can_bus.memory_reg_wr_select_expanded      | 0x6fc                       | 4    | Auto-extracted signal<br>wr_select_expanded from<br>memory_reg.vhd          |
| can_bus.memory_registers_status_comb       | 0x700                       | 4    | Auto-extracted signal status_comb from memory_registers.vhd                 |
| can_bus.memory_registers_can_core_cs       | 0x704                       | 4    | Auto-extracted signal can_core_cs from memory_registers.vhd                 |
| can_bus.memory_registers_control_registers | ers <u>0</u> ¤\$08          | 4    | Auto-extracted signal control_registers_cs from memory_registers.vhd        |
| can_bus.memory_registers_control_registers | ers <u>0</u> ¤\$0@eg        | 4    | Auto-extracted signal control_registers_cs_reg from memory_registers.vhd    |
| can_bus.memory_registers_test_registers    | _cs0x710                    | 4    | Auto-extracted signal<br>test_registers_cs from<br>memory_registers.vhd     |
| can_bus.memory_registers_test_registers    | _cs <u>0</u> x@ <b>t</b> 4  | 4    | Auto-extracted signal<br>test_registers_cs_reg from<br>memory_registers.vhd |
| can_bus.memory_registers_control_registers | ers <u>0</u> x <b>då8</b> a | 4    | Auto-extracted signal control_registers_rdata from memory_registers.vhd     |

| Name                                                      | Offset 1         | Lengt | thDescription                                                                      |
|-----------------------------------------------------------|------------------|-------|------------------------------------------------------------------------------------|
| can_bus.memory_registers_test_registers_1                 | r <b>d@x3</b> 1c | 4     | Auto-extracted signal<br>test_registers_rdata from<br>memory_registers.vhd         |
| $can\_bus.{\tt memory\_registers\_is\_err\_active}$       | 0x720            | 4     | Auto-extracted signal is_err_active from memory_registers.vhd                      |
| $can\_bus.{\tt memory\_registers\_is\_err\_passive}$      | 0x724            | 4     | Auto-extracted signal is_err_passive from memory_registers.vhd                     |
| can_bus.memory_registers_is_bus_off                       | 0x728            | 4     | Auto-extracted signal is_bus_off from memory_registers.vhd                         |
| ${\tt can\_bus.memory\_registers\_is\_transmitter}$       | 0x72c            | 4     | Auto-extracted signal is_transmitter from memory_registers.vhd                     |
| can_bus.memory_registers_is_receiver                      | 0x730            | 4     | Auto-extracted signal is_receiver from memory_registers.vhd                        |
| can_bus.memory_registers_is_idle                          | 0x734            | 4     | Auto-extracted signal is_idle from memory_registers.vhd                            |
| can_bus.memory_registers_reg_lock_1_activ                 | <b>v</b> e0x738  | 4     | Auto-extracted signal reg_lock_1_active from memory_registers.vhd                  |
| $can\_bus. {\tt memory\_registers\_reg\_lock\_2\_active}$ | <b>ve</b> 0x73c  | 4     | Auto-extracted signal reg_lock_2_active from memory_registers.vhd                  |
| can_bus.memory_registers_soft_res_q_n                     | 0x740            | 4     | Auto-extracted signal soft_res_q_n from memory_registers.vhd                       |
| can_bus.memory_registers_ewl_padded                       | 0x744            | 4     | Auto-extracted signal ewl_padded from memory_registers.vhd                         |
| can_bus.memory_registers_control_regs_cll                 | <b>x_0x</b> 748  | 4     | Auto-extracted signal control_regs_clk_en from                                     |
| can_bus.memory_registers_test_regs_clk_er                 | n 0x74c          | 4     | memory_registers.vhd Auto-extracted signal test_regs_clk_en from                   |
| can_bus.memory_registers_clk_control_regs                 | s 0x750          | 4     | memory_registers.vhd Auto-extracted signal clk_control_regs from                   |
| can_bus.memory_registers_clk_test_regs                    | 0x754            | 4     | memory_registers.vhd Auto-extracted signal clk_test_regs from memory_registers.vhd |
| can_bus.memory_registers_rx_buf_mode                      | 0x758            | 4     | memory_registers.vhd Auto-extracted signal rx_buf_mode from memory_registers.vhd   |

| Name                                    | Offset L | engt | hDescription                                                   |
|-----------------------------------------|----------|------|----------------------------------------------------------------|
| can_bus.memory_registers_rx_move_cmd    | 0x75c    | 4    | Auto-extracted signal rx_move_cmd from memory_registers.vhd    |
| can_bus.memory_registers_ctr_pres_sel_q | 0x760    | 4    | Auto-extracted signal ctr_pres_sel_q from memory registers.vhd |
| can_bus.operation_control_drv_ena       | 0x764    | 4    | Auto-extracted signal drv_ena from operation_control.vhd       |
| can_bus.operation_control_go_to_off     | 0x768    | 4    | Auto-extracted signal go_to_off from operation_control.vhd     |
| can_bus.prescaler_drv_ena               | 0x76c    | 4    | Auto-extracted signal drv_ena from prescaler.vhd               |
| can_bus.prescaler_tseg1_nbt             | 0x770    | 4    | Auto-extracted signal tseg1_nbt from prescaler.vhd             |
| can_bus.prescaler_tseg2_nbt             | 0x774    | 4    | Auto-extracted signal tseg2_nbt from prescaler.vhd             |
| can_bus.prescaler_brp_nbt               | 0x778    | 4    | Auto-extracted signal brp_nbt from prescaler.vhd               |
| can_bus.prescaler_sjw_nbt               | 0x77c    | 4    | Auto-extracted signal sjw_nbt from prescaler.vhd               |
| can_bus.prescaler_tseg1_dbt             | 0x780    | 4    | Auto-extracted signal tseg1_dbt from prescaler.vhd             |
| can_bus.prescaler_tseg2_dbt             | 0x784    | 4    | Auto-extracted signal tseg2_dbt from prescaler.vhd             |
| can_bus.prescaler_brp_dbt               | 0x788    | 4    | Auto-extracted signal brp_dbt from prescaler.vhd               |
| can_bus.prescaler_sjw_dbt               | 0x78c    | 4    | Auto-extracted signal sjw_dbt from prescaler.vhd               |
| can_bus.prescaler_segment_end           | 0x790    | 4    | Auto-extracted signal segment_end from prescaler.vhd           |
| can_bus.prescaler_h_sync_valid          | 0x794    | 4    | Auto-extracted signal h sync valid from prescaler.vhd          |
| can_bus.prescaler_is_tseg1              | 0x798    | 4    | Auto-extracted signal is_tseg1 from prescaler.vhd              |
| can_bus.prescaler_is_tseg2              | 0x79c    | 4    | Auto-extracted signal is_tseg2 from prescaler.vhd              |
| can_bus.prescaler_resync_edge_valid     | 0x7a0    | 4    | Auto-extracted signal resync_edge_valid from prescaler.vhd     |
| can_bus.prescaler_h_sync_edge_valid     | 0x7a4    | 4    | Auto-extracted signal h_sync_edge_valid from prescaler.vhd     |
| can_bus.prescaler_segm_counter_nbt      | 0x7a8    | 4    | Auto-extracted signal segm_counter_nbt from prescaler.vhd      |

| Name                                      |       | Offset LengthDescription |                                                                  |  |
|-------------------------------------------|-------|--------------------------|------------------------------------------------------------------|--|
| can_bus.prescaler_segm_counter_dbt        | 0x7ac | 4                        | Auto-extracted signal segm_counter_dbt from prescaler.vhd        |  |
| can_bus.prescaler_exit_segm_req_nbt       | 0x7b0 | 4                        | Auto-extracted signal exit_segm_req_nbt from prescaler.vhd       |  |
| can_bus.prescaler_exit_segm_req_dbt       | 0x7b4 | 4                        | Auto-extracted signal exit_segm_req_dbt from prescaler.vhd       |  |
| can_bus.prescaler_tq_edge_nbt             | 0x7b8 | 4                        | Auto-extracted signal tq_edge_nbt from prescaler.vhd             |  |
| can_bus.prescaler_tq_edge_dbt             | 0x7bc | 4                        | Auto-extracted signal tq_edge_dbt from prescaler.vhd             |  |
| can_bus.prescaler_rx_trig_req             | 0x7c0 | 4                        | Auto-extracted signal rx_trig_req from prescaler.vhd             |  |
| can_bus.prescaler_tx_trig_req             | 0x7c4 | 4                        | Auto-extracted signal tx_trig_req from prescaler.vhd             |  |
| can_bus.prescaler_start_edge              | 0x7c8 | 4                        | Auto-extracted signal start_edge from prescaler.vhd              |  |
| can_bus.prescaler_bt_ctr_clear            | 0x7cc | 4                        | Auto-extracted signal bt_ctr_clear from prescaler.vhd            |  |
| can_bus.priority_decoder_10_valid         | 0x7d0 | 4                        | Auto-extracted signal l0_valid from priority_decoder.vhd         |  |
| can_bus.priority_decoder_l1_valid         | 0x7d4 | 4                        | Auto-extracted signal l1_valid from priority_decoder.vhd         |  |
| can_bus.priority_decoder_l1_winner        | 0x7d8 | 4                        | Auto-extracted signal l1_winner from priority_decoder.vhd        |  |
| can_bus.priority_decoder_12_valid         | 0x7dc | 4                        | Auto-extracted signal l2_valid from priority_decoder.vhd         |  |
| can_bus.priority_decoder_12_winner        | 0x7e0 | 4                        | Auto-extracted signal l2_winner from priority_decoder.vhd        |  |
| can_bus.priority_decoder_13_valid         | 0x7e4 | 4                        | Auto-extracted signal l3_valid from priority_decoder.vhd         |  |
| can_bus.priority_decoder_13_winner        | 0x7e8 | 4                        | Auto-extracted signal l3_winner from priority_decoder.vhd        |  |
| can_bus.protocol_control_drv_can_fd_ena   | 0x7ec | 4                        | Auto-extracted signal drv_can_fd_ena from protocol_control.vhd   |  |
| can_bus.protocol_control_drv_bus_mon_ena  | 0x7f0 | 4                        | Auto-extracted signal drv_bus_mon_ena from protocol_control.vhd  |  |
| can_bus.protocol_control_drv_retr_lim_ena | 0x7f4 | 4                        | Auto-extracted signal drv_retr_lim_ena from protocol_control.vhd |  |

| Name                                             | Offset L       | engthDescription                                                                   |
|--------------------------------------------------|----------------|------------------------------------------------------------------------------------|
| can_bus.protocol_control_drv_retr_th             | 0x7f8          | 4 Auto-extracted signal drv_retr_th from protocol_control.vhd                      |
| can_bus.protocol_control_drv_self_test_en        | <b>a</b> 0x7fc | 4 Auto-extracted signal drv_self_test_ena from protocol control.vhd                |
| can_bus.protocol_control_drv_ack_forb            | 0x800          | 4 Auto-extracted signal<br>drv_ack_forb from<br>protocol_control.vhd               |
| can_bus.protocol_control_drv_ena                 | 0x804          | 4 Auto-extracted signal drv_ena<br>from protocol_control.vhd                       |
| can_bus.protocol_control_drv_fd_type             | 0x808          | 4 Auto-extracted signal drv_fd_type from protocol_control.vhd                      |
| $can\_bus.protocol\_control\_drv\_int\_loopback$ | <b>_0x8</b> 0c | 4 Auto-extracted signal<br>drv_int_loopback_ena from<br>protocol_control.vhd       |
| can_bus.protocol_control_drv_bus_off_rese        | t0x810         | 4 Auto-extracted signal<br>drv_bus_off_reset from<br>protocol_control.vhd          |
| can_bus.protocol_control_drv_ssp_delay_se        | 10∞814         | 4 Auto-extracted signal<br>drv_ssp_delay_select from<br>protocol_control.vhd       |
| can_bus.protocol_control_drv_pex                 | 0x818          | 4 Auto-extracted signal drv_pex<br>from protocol_control.vhd                       |
| can_bus.protocol_control_drv_cpexs               | 0x81c          | 4 Auto-extracted signal drv_cpexs<br>from protocol_control.vhd                     |
| can_bus.protocol_control_tran_word_swappe        | <b>d</b> 0x820 | 4 Auto-extracted signal<br>tran_word_swapped from<br>protocol_control.vhd          |
| can_bus.protocol_control_err_frm_req             | 0x824          | 4 Auto-extracted signal<br>err_frm_req from<br>protocol_control.vhd                |
| can_bus.protocol_control_tx_load_base_id         | 0x828          | 4 Auto-extracted signal tx_load_base_id from protocol_control.vhd                  |
| can_bus.protocol_control_tx_load_ext_id          | 0x82c          | 4 Auto-extracted signal tx_load_ext_id from                                        |
| can_bus.protocol_control_tx_load_dlc             | 0x830          | protocol_control.vhd 4 Auto-extracted signal tx_load_dlc from protocol_control.vhd |
| can_bus.protocol_control_tx_load_data_wor        | <b>d</b> 0x834 | 4 Auto-extracted signal<br>tx_load_data_word from<br>protocol_control.vhd          |

| Name                                       | Offset               | t LengthDescription                                                           |
|--------------------------------------------|----------------------|-------------------------------------------------------------------------------|
| can_bus.protocol_control_tx_load_stuff_con | ußk838               | 3 4 Auto-extracted signal<br>tx_load_stuff_count from<br>protocol_control.vhd |
| can_bus.protocol_control_tx_load_crc       | 0x83c                | -                                                                             |
| can_bus.protocol_control_tx_shift_ena      | 0x840                | -                                                                             |
| can_bus.protocol_control_tx_dominant       | 0x844                | -                                                                             |
| can_bus.protocol_control_rx_clear          | 0x848                | -                                                                             |
| can_bus.protocol_control_rx_store_base_id  | 0x84c                | <del>-</del>                                                                  |
| can_bus.protocol_control_rx_store_ext_id   | 0x850                | Auto-extracted signal rx_store_ext_id from protocol_control.vhd               |
| can_bus.protocol_control_rx_store_ide      | 0x854                | 4 Auto-extracted signal rx_store_ide from protocol_control.vhd                |
| can_bus.protocol_control_rx_store_rtr      | 0x858                | _                                                                             |
| can_bus.protocol_control_rx_store_edl      | 0x85c                | -                                                                             |
| can_bus.protocol_control_rx_store_dlc      | 0x860                | -                                                                             |
| can_bus.protocol_control_rx_store_esi      | 0x864                | -                                                                             |
| can_bus.protocol_control_rx_store_brs      | 0x868                | <u> </u>                                                                      |
| can_bus.protocol_control_rx_store_stuff_co | <b>○①<b>n8</b>6c</b> | _                                                                             |
| can_bus.protocol_control_rx_shift_ena      | 0x870                | -                                                                             |

| Name                                      | Offset I                 | engthI | Description                                                              |
|-------------------------------------------|--------------------------|--------|--------------------------------------------------------------------------|
| can_bus.protocol_control_rx_shift_in_sel  | 0x874                    | r      | Auto-extracted signal ex_shift_in_sel from protocol control.vhd          |
| can_bus.protocol_control_rec_is_rtr_i     | 0x878                    | 4 A    | Auto-extracted signal rec_is_rtr_i from rotocol_control.vhd              |
| can_bus.protocol_control_rec_dlc_d        | 0x87c                    |        | Auto-extracted signal rec_dlc_d rom protocol_control.vhd                 |
| can_bus.protocol_control_rec_dlc_q        | 0x880                    |        | Auto-extracted signal rec_dlc_q rom protocol_control.vhd                 |
| can_bus.protocol_control_rec_frame_type_i | 0x884                    | 4 A    | Auto-extracted signal rec_frame_type_i from protocol_control.vhd         |
| can_bus.protocol_control_ctrl_ctr_pload   | 0x888                    | 4 A    | Auto-extracted signal<br>ctrl_ctr_pload from<br>protocol_control.vhd     |
| can_bus.protocol_control_ctrl_ctr_pload_v | aDx88c                   | 4 A    | Auto-extracted signal<br>ctrl_ctr_pload_val from<br>protocol_control.vhd |
| can_bus.protocol_control_ctrl_ctr_ena     | 0x890                    | 4 A    | Auto-extracted signal ctrl_ctr_ena from corocol_control.vhd              |
| can_bus.protocol_control_ctrl_ctr_zero    | 0x894                    | 4 A    | Auto-extracted signal etrl_ctr_zero from protocol_control.vhd            |
| can_bus.protocol_control_ctrl_ctr_one     | 0x898                    | 4 A    | Auto-extracted signal etrl_ctr_one from protocol_control.vhd             |
| can_bus.protocol_control_ctrl_counted_byt | <b>e</b> 0x89c           | 4 A    | Auto-extracted signal etrl_counted_byte from protocol_control.vhd        |
| can_bus.protocol_control_ctrl_counted_byt | e <u>0</u> <b>x8d0</b> x | 4 A    | Auto-extracted signal etrl_counted_byte_index from protocol_control.vhd  |
| can_bus.protocol_control_ctrl_ctr_mem_ind | e®x8a4                   | 4 A    | Auto-extracted signal etrl_ctr_mem_index from protocol_control.vhd       |
| can_bus.protocol_control_compl_ctr_ena    | 0x8a8                    | 4 A    | Auto-extracted signal compl_ctr_ena from protocol_control.vhd            |
| can_bus.protocol_control_reinteg_ctr_clr  | 0x8ac                    | 4 A    | Auto-extracted signal reinteg_ctr_clr from protocol_control.vhd          |
| can_bus.protocol_control_reinteg_ctr_enab | ol <b>0</b> x8b0         | 4 A    | Auto-extracted signal reinteg_ctr_enable from protocol_control.vhd       |

| Name                                                     | Offset          | Lengt | hDescription                                                         |
|----------------------------------------------------------|-----------------|-------|----------------------------------------------------------------------|
| can_bus.protocol_control_reinteg_ctr_expi                | <b>r0</b> \$8b4 | 4     | Auto-extracted signal reinteg_ctr_expired from protocol_control.vhd  |
| can_bus.protocol_control_retr_ctr_clear                  | 0x8b8           | 4     | Auto-extracted signal retr_ctr_clear from protocol_control.vhd       |
| can_bus.protocol_control_retr_ctr_add                    | 0x8bc           | 4     | Auto-extracted signal retr_ctr_add from protocol_control.vhd         |
| $can\_bus. {\tt protocol\_control\_retr\_limit\_reach}$  | <b>e∂</b> x8c0  | 4     | Auto-extracted signal retr_limit_reached from protocol_control.vhd   |
| can_bus.protocol_control_form_err_i                      | 0x8c4           | 4     | Auto-extracted signal form_err_i from protocol_control.vhd           |
| can_bus.protocol_control_ack_err_i                       | 0x8c8           | 4     | Auto-extracted signal ack_err_i from protocol_control.vhd            |
| can_bus.protocol_control_crc_check                       | 0x8cc           | 4     | Auto-extracted signal crc_check from protocol_control.vhd            |
| can_bus.protocol_control_bit_err_arb                     | 0x8d0           | 4     | Auto-extracted signal bit_err_arb from protocol_control.vhd          |
| can_bus.protocol_control_crc_match                       | 0x8d4           | 4     | Auto-extracted signal crc_match from protocol_control.vhd            |
| can_bus.protocol_control_crc_err_i                       | 0x8d8           | 4     | Auto-extracted signal crc_err_i from protocol_control.vhd            |
| $can\_bus. {\tt protocol\_control\_crc\_clear\_match\_}$ | f Dagdc         | 4     | Auto-extracted signal crc_clear_match_flag from protocol_control.vhd |
| can_bus.protocol_control_crc_src                         | 0x8e0           | 4     | Auto-extracted signal crc_src<br>from protocol_control.vhd           |
| can_bus.protocol_control_err_pos                         | 0x8e4           | 4     | Auto-extracted signal err_pos<br>from protocol_control.vhd           |
| $can\_bus.protocol\_control\_is\_arbitration\_i$         | 0x8e8           | 4     | Auto-extracted signal is_arbitration_i from protocol_control.vhd     |
| can_bus.protocol_control_bit_err_enable                  | 0x8ec           | 4     | Auto-extracted signal bit_err_enable from protocol_control.vhd       |
| can_bus.protocol_control_tx_data_nbs_i                   | 0x8f0           | 4     | Auto-extracted signal tx_data_nbs_i from protocol_control.vhd        |
| can_bus.protocol_control_rx_crc                          | 0x8f4           | 4     | Auto-extracted signal rx_crc from protocol_control.vhd               |
| can_bus.protocol_control_rx_stuff_count                  | 0x8f8           | 4     | Auto-extracted signal rx_stuff_count from protocol_control.vhd       |

| Name                                               | Offset Le              | engt | hDescription                                                                                         |
|----------------------------------------------------|------------------------|------|------------------------------------------------------------------------------------------------------|
| can_bus.protocol_control_fixed_stuff_i             | 0x8fc                  | 4    | Auto-extracted signal<br>fixed_stuff_i from<br>protocol_control.vhd                                  |
| $can\_bus.protocol\_control\_arbitration\_lost\_$  | _ <b>0</b> x900        | 4    | Auto-extracted signal arbitration_lost_i from protocol_control.vhd                                   |
| $can\_bus.protocol\_control\_alc\_id\_field$       | 0x904                  | 4    | Auto-extracted signal alc_id_field from protocol_control.vhd                                         |
| can_bus.protocol_control_drv_rom_ena               | 0x908                  | 4    | Auto-extracted signal drv_rom_ena from protocol_control.vhd                                          |
| can_bus.protocol_control_fsm_state_reg_ce          | 0x90c                  | 4    | Auto-extracted signal state_reg_ce from protocol_control_fsm.vhd                                     |
| $can\_bus.protocol\_control\_fsm\_no\_data\_trans$ | sØx910r                | 4    | Auto-extracted signal no_data_transmitter from protocol_control_fsm.vhd                              |
| can_bus.protocol_control_fsm_no_data_rece          | i <b>0≋9</b> 14        | 4    | Auto-extracted signal no_data_receiver from protocol_control_fsm.vhd                                 |
| can_bus.protocol_control_fsm_no_data_field         | <b>d</b> 0x918         | 4    | Auto-extracted signal no_data_field from                                                             |
| can_bus.protocol_control_fsm_ctrl_ctr_ploa         | <b>a∂</b> <u>x</u> 91c | 4    | protocol_control_fsm.vhd Auto-extracted signal ctrl_ctr_pload_i from                                 |
| can_bus.protocol_control_fsm_ctrl_ctr_ploa         | a <b>0</b> x920lig     | geld | protocol_control_fsm.vhd Auto-extracted signal ctrl_ctr_pload_unaliged from protocol_control_fsm.vhd |
| can_bus.protocol_control_fsm_crc_use_21            | 0x924                  | 4    | Auto-extracted signal crc_use_21 from protocol_control_fsm.vhd                                       |
| can_bus.protocol_control_fsm_crc_use_17            | 0x928                  | 4    | Auto-extracted signal crc_use_17 from protocol_control_fsm.vhd                                       |
| can_bus.protocol_control_fsm_crc_src_i             | 0x92c                  | 4    | Auto-extracted signal crc_src_i from protocol_control_fsm.vhd                                        |
| can_bus.protocol_control_fsm_crc_length_i          | 0x930                  | 4    | Auto-extracted signal crc_length_i from protocol_control_fsm.vhd                                     |
| can_bus.protocol_control_fsm_tran_data_len         | <b>n@k№</b> 34         | 4    | Auto-extracted signal tran_data_length from protocol_control_fsm.vhd                                 |
| can_bus.protocol_control_fsm_rec_data_leng         | g <b>0</b> k938        | 4    | Auto-extracted signal rec_data_length from protocol_control_fsm.vhd                                  |

| Name Offs                                                                                 | et LengthDescription                                                             |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| $can\_bus.protocol\_control\_fsm\_rec\_data\_leng 0 k 9$                                  | 3c 4 Auto-extracted signal<br>rec_data_length_c from<br>protocol_control_fsm.vhd |
| $can\_bus.protocol\_control\_fsm\_data\_length\_c0x9$                                     | _                                                                                |
| $can\_bus.protocol\_control\_fsm\_data\_length\_s \textbf{n} \dot{\textbf{x}} \textbf{9}$ |                                                                                  |
| $can\_bus.protocol\_control\_fsm\_data\_length\_b \textbf{0} \textbf{x} \textbf{9}$       | _                                                                                |
| $can\_bus. {\tt protocol\_control\_fsm\_is\_fd\_frame}  0x9$                              | -                                                                                |
| can_bus.protocol_control_fsm_frame_start 0x9                                              |                                                                                  |
| $can\_bus.protocol\_control\_fsm\_tx\_frame\_read \textbf{\textit{g}} x 9 $               | -                                                                                |
| $can\_bus.protocol\_control\_fsm\_ide\_is\_arbitr 2                                   $   | -                                                                                |
| $can\_bus.protocol\_control\_fsm\_arbitration\_l0x9$                                      | <del>-</del>                                                                     |
| $can\_bus.protocol\_control\_fsm\_arbitration\_l \textbf{0x} \textbf{9}$                  | _                                                                                |
| can_bus.protocol_control_fsm_tx_failed 0x9                                                | -                                                                                |
| $can\_bus.protocol\_control\_fsm\_store\_metadat \textbf{0}\underline{x} \textbf{0}$      | <del>-</del>                                                                     |
| $can\_bus.protocol\_control\_fsm\_store\_data\_d~0x9$                                     | -                                                                                |
| $can\_bus.protocol\_control\_fsm\_rec\_valid\_d - 0x9$                                    |                                                                                  |
| $can\_bus. {\tt protocol\_control\_fsm\_rec\_abort\_d}  0x9$                              |                                                                                  |
| $can\_bus. \verb protocol_control_fsm_go_to_suspend  0x9$                                 |                                                                                  |

| Name Offset 1                                                                                                                                         | LengthDescription                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| can_bus.protocol_control_fsm_go_to_stuff_c0n97c                                                                                                       | 4 Auto-extracted signal<br>go_to_stuff_count from<br>protocol_control_fsm.vhd                    |
| $can\_bus.protocol\_control\_fsm\_rx\_store\_base\underline{0} \dot{\textbf{x}} \underline{\textbf{9}} \underline{\textbf{8}} \underline{\textbf{0}}$ | 4 Auto-extracted signal rx_store_base_id_i from protocol_control_fsm.vhd                         |
| can_bus.protocol_control_fsm_rx_store_ext_0x9&4                                                                                                       | 4 Auto-extracted signal rx_store_ext_id_i from protocol_control_fsm.vhd                          |
| can_bus.protocol_control_fsm_rx_store_ide_0x988                                                                                                       | 4 Auto-extracted signal rx_store_ide_i from protocol_control_fsm.vhd                             |
| can_bus.protocol_control_fsm_rx_store_rtr_0x98c                                                                                                       | 4 Auto-extracted signal rx_store_rtr_i from                                                      |
| can_bus.protocol_control_fsm_rx_store_edl_0x990                                                                                                       | protocol_control_fsm.vhd  4 Auto-extracted signal  rx_store_edl_i from                           |
| can_bus.protocol_control_fsm_rx_store_dlc_@x994                                                                                                       | protocol_control_fsm.vhd 4 Auto-extracted signal rx_store_dlc_i from                             |
| can_bus.protocol_control_fsm_rx_store_esi_0x998                                                                                                       | protocol_control_fsm.vhd 4 Auto-extracted signal rx_store_esi_i from                             |
| can_bus.protocol_control_fsm_rx_store_brs_0x99c                                                                                                       | protocol_control_fsm.vhd  4 Auto-extracted signal  rx_store_brs_i from  protocol_control_fsm.vhd |
| $can\_bus.protocol\_control\_fsm\_rx\_store\_stuf \pmb{\theta}\underline{x}\pmb{\theta} \pmb{a} \pmb{0} n$                                            | _                                                                                                |
| can_bus.protocol_control_fsm_rx_clear_i 0x9a4                                                                                                         | 4 Auto-extracted signal rx_clear_i<br>from protocol_control_fsm.vhd                              |
| can_bus.protocol_control_fsm_tx_load_base_0d9i8                                                                                                       | 4 Auto-extracted signal<br>tx_load_base_id_i from<br>protocol_control_fsm.vhd                    |
| $can\_bus.protocol\_control\_fsm\_tx\_load\_ext\_i @ \underline{ x} ac$                                                                               | 4 Auto-extracted signal<br>tx_load_ext_id_i from<br>protocol_control_fsm.vhd                     |
| $can\_bus.protocol\_control\_fsm\_tx\_load\_dlc\_i0x9b0$                                                                                              | _                                                                                                |
| $can\_bus.protocol\_control\_fsm\_tx\_load\_data\_0x9b\_4i$                                                                                           | -                                                                                                |

| Name Offset I                                                      | Lengt  | hDescription                                                                             |
|--------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------|
| can_bus.protocol_control_fsm_tx_load_stuff@x\theta\theta\text{8}t_ | _i 4   | Auto-extracted signal tx_load_stuff_count_i from protocol_control_fsm.vhd                |
| can_bus.protocol_control_fsm_tx_load_crc_i0x9bc                    | 4      | Auto-extracted signal tx_load_crc_i from protocol_control_fsm.vhd                        |
| can_bus.protocol_control_fsm_tx_shift_ena_0x9c0                    | 4      | Auto-extracted signal tx_shift_ena_i from protocol control fsm.vhd                       |
| can_bus.protocol_control_fsm_form_err_i 0x9c4                      | 4      | Auto-extracted signal form_err_i from protocol_control_fsm.vhd                           |
| can_bus.protocol_control_fsm_ack_err_i 0x9c8                       | 4      | Auto-extracted signal ack_err_i from protocol_control_fsm.vhd                            |
| can_bus.protocol_control_fsm_ack_err_flag 0x9cc                    | 4      | Auto-extracted signal ack_err_flag from protocol_control_fsm.vhd                         |
| can_bus.protocol_control_fsm_ack_err_flag_ $0$ k $9$ d $0$         | 4      | Auto-extracted signal ack_err_flag_clr from protocol_control_fsm.vhd                     |
| can_bus.protocol_control_fsm_crc_err_i 0x9d4                       | 4      | Auto-extracted signal crc_err_i from protocol_control_fsm.vhd                            |
| can_bus.protocol_control_fsm_bit_err_arb_i0x9d8                    | 4      | Auto-extracted signal<br>bit_err_arb_i from<br>protocol_control_fsm.vhd                  |
| can_bus.protocol_control_fsm_sp_control_sw0x0dcda                  | ata[   | Auto-extracted signal sp_control_switch_data from protocol_control_fsm.vhd               |
| can_bus.protocol_control_fsm_sp_control_sw@k@h@no                  | omi4na | alAuto-extracted signal sp_control_switch_nominal from protocol_control_fsm.vhd          |
| can_bus.protocol_control_fsm_switch_to_ssp0x9e4                    | 4      | Auto-extracted signal<br>switch_to_ssp from<br>protocol_control_fsm.vhd                  |
| can_bus.protocol_control_fsm_sp_control_ce0x9e8                    | 4      | Auto-extracted signal sp_control_ce from protocol_control_fsm.vhd                        |
| can_bus.protocol_control_fsm_sp_control_d 0x9ec                    | 4      | Auto-extracted signal sp_control_d from protocol control fsm.vhd                         |
| can_bus.protocol_control_fsm_sp_control_q_0x9f0                    | 4      | Auto-extracted signal sp_control_q_i from                                                |
| can_bus.protocol_control_fsm_ssp_reset_i 0x9f4                     | 4      | protocol_control_fsm.vhd Auto-extracted signal ssp_reset_i from protocol_control_fsm.vhd |

| Name Offset LengthDescription                                                                             |                                                                                                           |  |  |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| can_bus.protocol_control_fsm_sync_control_@tx9f                                                           | 8 4 Auto-extracted signal sync_control_d from protocol_control_fsm.vhd                                    |  |  |
| can_bus.protocol_control_fsm_sync_control_qx9f                                                            | _                                                                                                         |  |  |
| can_bus.protocol_control_fsm_perform_hsync0xa0                                                            | _                                                                                                         |  |  |
| can_bus.protocol_control_fsm_primary_err_i0xa0                                                            | -                                                                                                         |  |  |
| can_bus.protocol_control_fsm_err_delim_lat@xai0                                                           | 08 4 Auto-extracted signal<br>err_delim_late_i from                                                       |  |  |
| $can\_bus.protocol\_control\_fsm\_set\_err\_activ \textbf{0}\underline{\textbf{x}} \textbf{a} \textbf{0}$ | set_err_active_i from                                                                                     |  |  |
| $can\_bus.protocol\_control\_fsm\_set\_transmitt\theta x \underline{a} \\ 1$                              | set_transmitter_i from                                                                                    |  |  |
| can_bus.protocol_control_fsm_set_receiver_@xa1                                                            | set_receiver_i from                                                                                       |  |  |
| can_bus.protocol_control_fsm_set_idle_i 0xa1                                                              | protocol_control_fsm.vhd  4 Auto-extracted signal set_idle from protocol_control_fsm.v.                   |  |  |
| $can\_bus.protocol\_control\_fsm\_first\_err\_del \texttt{Dma} \underline{d}$                             |                                                                                                           |  |  |
| can_bus.protocol_control_fsm_first_err_delf0ma2                                                           | _                                                                                                         |  |  |
| can_bus.protocol_control_fsm_stuff_enable_9x12                                                            | 24 4 Auto-extracted signal stuff_enable_set from                                                          |  |  |
| $can\_bus.protocol\_control\_fsm\_stuff\_enable\_\theta \& 2$                                             | $stuff\_enable\_clear\ from$                                                                              |  |  |
| $can\_bus.protocol\_control\_fsm\_destuff\_enabl\theta\underline{x}a\underline{x}$                        | $destuff\_enable\_set\ from$                                                                              |  |  |
| $can\_bus.protocol\_control\_fsm\_destuff\_enabl\theta\underline{x}\textbf{a3}$                           | protocol_control_fsm.vhd  8@ar 4 Auto-extracted signal destuff_enable_clear from protocol_control_fsm.vhd |  |  |
|                                                                                                           | protocor_contror_ism.viid                                                                                 |  |  |

| Name Offset L                                                          | LengthDescription                                                               |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| can_bus.protocol_control_fsm_bit_err_disabDea34                        | 4 Auto-extracted signal<br>bit_err_disable from<br>protocol_control_fsm.vhd     |
| can_bus.protocol_control_fsm_bit_err_disabDxa38ce                      | •                                                                               |
| can_bus.protocol_control_fsm_sof_pulse_i 0xa3c                         | 4 Auto-extracted signal sof_pulse<br>from protocol_control_fsm.vhd              |
| $can\_bus.protocol\_control\_fsm\_compl\_ctr\_ena@\dot{\mathbf{x}}a40$ | 4 Auto-extracted signal compl_ctr_ena_i from protocol_control_fsm.vhd           |
| can_bus.protocol_control_fsm_tick_state_re@xa44                        | 4 Auto-extracted signal<br>tick_state_reg from<br>protocol_control_fsm.vhd      |
| can_bus.protocol_control_fsm_br_shifted_i 0xa48                        | 4 Auto-extracted signal<br>br_shifted_i from<br>protocol_control_fsm.vhd        |
| can_bus.protocol_control_fsm_is_arbitratio $n_{\dot{x}}$ a4c           | 4 Auto-extracted signal is_arbitration_i from protocol_control_fsm.vhd          |
| can_bus.protocol_control_fsm_crc_spec_enabDxa50                        | 4 Auto-extracted signal crc_spec_enable_i from protocol_control_fsm.vhd         |
| can_bus.protocol_control_fsm_load_init_vec $\theta$ xå $54$            | 4 Auto-extracted signal load_init_vect_i from protocol_control_fsm.vhd          |
| can_bus.protocol_control_fsm_drv_bus_off_r $\theta$ xe $\delta$ 8q     | 4 Auto-extracted signal<br>drv_bus_off_reset_q from<br>protocol_control_fsm.vhd |
| can_bus.protocol_control_fsm_retr_ctr_clea $\theta$ xå $5c$            | 4 Auto-extracted signal<br>retr_ctr_clear_i from<br>protocol_control_fsm.vhd    |
| can_bus.protocol_control_fsm_retr_ctr_add_@xa60                        | 4 Auto-extracted signal<br>retr_ctr_add_i from<br>protocol_control_fsm.vhd      |
| $can\_bus.protocol\_control\_fsm\_decrement\_rec@\hat{\mathbf{x}}a64$  | 4 Auto-extracted signal decrement_rec_i from protocol_control_fsm.vhd           |
| can_bus.protocol_control_fsm_retr_ctr_add_0%a6%                        | 4 Auto-extracted signal<br>retr_ctr_add_block from<br>protocol_control_fsm.vhd  |
| can_bus.protocol_control_fsm_retr_ctr_add_0%a6k_c                      | -                                                                               |

| Name Offset 1                                                                                                             | Offset LengthDescription                                                                            |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| can_bus.protocol_control_fsm_block_txtb_unDxak0                                                                           | 4 Auto-extracted signal block_txtb_unlock from protocol control fsm.vhd                             |  |  |  |
| can_bus.protocol_control_fsm_tx_frame_no_s0fa4                                                                            | 4 Auto-extracted signal tx_frame_no_sof_d from                                                      |  |  |  |
| $can\_bus.protocol\_control\_fsm\_tx\_frame\_no\_s \\ \textbf{0} \\ \textbf{£} \\ \textbf{a} \\ \textbf{4} \\ \textbf{8}$ | protocol_control_fsm.vhd  4 Auto-extracted signal  tx_frame_no_sof_q from  protocol_control_fsm.vhd |  |  |  |
| can_bus.protocol_control_fsm_ctrl_signal_upata7c                                                                          | 4 Auto-extracted signal ctrl_signal_upd from                                                        |  |  |  |
| can_bus.protocol_control_fsm_clr_bus_off_r0xa80g                                                                          | clr_bus_off_rst_flg from                                                                            |  |  |  |
| can_bus.protocol_control_fsm_pex_on_fdf_en@x184                                                                           | protocol_control_fsm.vhd  4 Auto-extracted signal pex_on_fdf_enable from                            |  |  |  |
| can_bus.protocol_control_fsm_pex_on_res_en@kale8                                                                          | protocol_control_fsm.vhd  4 Auto-extracted signal pex_on_res_enable from                            |  |  |  |
| can_bus.protocol_control_fsm_rx_data_nbs_p@ww8c                                                                           | protocol_control_fsm.vhd 4 Auto-extracted signal rx_data_nbs_prev from                              |  |  |  |
| can_bus.protocol_control_fsm_pexs_set 0xa90                                                                               | protocol_control_fsm.vhd  4 Auto-extracted signal pexs_set from protocol_control_fsm.vhd            |  |  |  |
| can_bus.protocol_control_fsm_tran_frame_tyθεa94                                                                           | 4 Auto-extracted signal<br>tran_frame_type_i from<br>protocol_control_fsm.vhd                       |  |  |  |
| can_bus.protocol_control_fsm_txtb_clk_en_d0xa98                                                                           | 4 Auto-extracted signal txtb_clk_en_d from protocol_control_fsm.vhd                                 |  |  |  |
| can_bus.protocol_control_fsm_txtb_clk_en_q0xa9c                                                                           | 4 Auto-extracted signal txtb_clk_en_q from                                                          |  |  |  |
| can_bus.reintegration_counter_reinteg_ctr_ $\theta$ maa0                                                                  | protocol_control_fsm.vhd  4 Auto-extracted signal reinteg_ctr_ce from                               |  |  |  |
| can_bus.retransmitt_counter_retr_ctr_ce 0xaa4                                                                             | reintegration_counter.vhd 4 Auto-extracted signal retr_ctr_ce from retransmitt counter.vhd          |  |  |  |
| can_bus.rst_sync_rff 0xaa8                                                                                                | 4 Auto-extracted signal rff from rst_sync.vhd                                                       |  |  |  |
| can_bus.rx_buffer_drv_erase_rx                                                                                            | 4 Auto-extracted signal drv_erase_rx from rx_buffer.vhd                                             |  |  |  |

| Name                                   | Offset LengthDescription |   |                                                               |
|----------------------------------------|--------------------------|---|---------------------------------------------------------------|
| can_bus.rx_buffer_drv_read_start       | 0xab0                    | 4 | Auto-extracted signal drv_read_start from rx buffer.vhd       |
| can_bus.rx_buffer_drv_clr_ovr          | 0xab4                    | 4 | Auto-extracted signal drv_clr_ovr from rx_buffer.vhd          |
| can_bus.rx_buffer_drv_rtsopt           | 0xab8                    | 4 | Auto-extracted signal drv_rtsopt from rx buffer.vhd           |
| can_bus.rx_buffer_read_pointer         | 0xabc                    | 4 | Auto-extracted signal read_pointer from rx_buffer.vhd         |
| can_bus.rx_buffer_read_pointer_inc_1   | 0xac0                    | 4 | Auto-extracted signal read_pointer_inc_1 from rx_buffer.vhd   |
| can_bus.rx_buffer_write_pointer        | 0xac4                    | 4 | Auto-extracted signal write_pointer from rx_buffer.vhd        |
| can_bus.rx_buffer_write_pointer_raw    | 0xac8                    | 4 | Auto-extracted signal write_pointer_raw from rx_buffer.vhd    |
| can_bus.rx_buffer_write_pointer_ts     | 0xacc                    | 4 | Auto-extracted signal write_pointer_ts from rx_buffer.vhd     |
| can_bus.rx_buffer_rx_mem_free_i        | 0xad0                    | 4 | Auto-extracted signal rx_mem_free_i from rx buffer.vhd        |
| can_bus.rx_buffer_memory_write_data    | 0xad4                    | 4 | Auto-extracted signal memory_write_data from rx buffer.vhd    |
| can_bus.rx_buffer_data_overrun_flg     | 0xad8                    | 4 | Auto-extracted signal data_overrun_flg from rx buffer.vhd     |
| can_bus.rx_buffer_data_overrun_i       | 0xadc                    | 4 | Auto-extracted signal data_overrun_i from rx_buffer.vhd       |
| can_bus.rx_buffer_overrun_condition    | 0xae0                    | 4 | Auto-extracted signal overrun_condition from rx_buffer.vhd    |
| can_bus.rx_buffer_rx_empty_i           | 0xae4                    | 4 | Auto-extracted signal rx_empty_i from rx_buffer.vhd           |
| can_bus.rx_buffer_is_free_word         | 0xae8                    | 4 | Auto-extracted signal is_free_word from rx_buffer.vhd         |
| can_bus.rx_buffer_commit_rx_frame      | 0xaec                    | 4 | Auto-extracted signal commit_rx_frame from rx_buffer.vhd      |
| can_bus.rx_buffer_commit_overrun_abort | 0xaf0                    | 4 | Auto-extracted signal commit_overrun_abort from rx_buffer.vhd |

| Name                                   | Offset L | LengthDescription                                                     |
|----------------------------------------|----------|-----------------------------------------------------------------------|
| can_bus.rx_buffer_read_increment       | 0xaf4    | 4 Auto-extracted signal read_increment from rx_buffer.vhd             |
| can_bus.rx_buffer_write_raw_OK         | 0xaf8    | 4 Auto-extracted signal<br>write_raw_OK from<br>rx_buffer.vhd         |
| can_bus.rx_buffer_write_raw_intent     | 0xafc    | 4 Auto-extracted signal write_raw_intent from rx_buffer.vhd           |
| can_bus.rx_buffer_write_ts             | 0xb00    | 4 Auto-extracted signal write_ts<br>from rx_buffer.vhd                |
| can_bus.rx_buffer_stored_ts            | 0xb04    | 4 Auto-extracted signal stored_ts<br>from rx_buffer.vhd               |
| can_bus.rx_buffer_data_selector        | 0xb08    | 4 Auto-extracted signal data_selector from rx_buffer.vho              |
| can_bus.rx_buffer_store_ts_wr_ptr      | 0xb0c    | 4 Auto-extracted signal<br>store_ts_wr_ptr from<br>rx_buffer.vhd      |
| can_bus.rx_buffer_inc_ts_wr_ptr        | 0xb10    | 4 Auto-extracted signal<br>inc_ts_wr_ptr from<br>rx_buffer.vhd        |
| can_bus.rx_buffer_reset_overrun_flag   | 0xb14    | 4 Auto-extracted signal<br>reset_overrun_flag from<br>rx_buffer.vhd   |
| can_bus.rx_buffer_frame_form_w         | 0xb18    | 4 Auto-extracted signal<br>frame_form_w from<br>rx_buffer.vhd         |
| can_bus.rx_buffer_timestamp_capture    | 0xb1c    | 4 Auto-extracted signal<br>timestamp_capture from<br>rx buffer.vhd    |
| can_bus.rx_buffer_timestamp_capture_ce | 0xb20    | 4 Auto-extracted signal<br>timestamp_capture_ce from<br>rx buffer.vhd |
| can_bus.rx_buffer_RAM_write            | 0xb24    | 4 Auto-extracted signal<br>RAM_write from rx_buffer.vhd               |
| can_bus.rx_buffer_RAM_data_out         | 0xb28    | 4 Auto-extracted signal RAM_data_out from rx_buffer.vhd               |
| can_bus.rx_buffer_RAM_write_address    | 0xb2c    | 4 Auto-extracted signal<br>RAM_write_address from<br>rx_buffer.vhd    |
| can_bus.rx_buffer_RAM_read_address     | 0xb30    | 4 Auto-extracted signal<br>RAM_read_address from<br>rx_buffer.vhd     |

| Name                                     | Offset LengthDescription                  |   |                                                                              |  |
|------------------------------------------|-------------------------------------------|---|------------------------------------------------------------------------------|--|
| can_bus.rx_buffer_rx_buf_res_n_d         | 0xb34                                     | 4 | Auto-extracted signal rx_buf_res_n_d from rx_buffer.vhd                      |  |
| can_bus.rx_buffer_rx_buf_res_n_q         | 0xb38                                     | 4 | Auto-extracted signal rx_buf_res_n_q from rx_buffer.vhd                      |  |
| can_bus.rx_buffer_rx_buf_res_n_q_scan    | 0xb3c                                     | 4 | Auto-extracted signal rx_buf_res_n_q_scan from rx_buffer.vhd                 |  |
| can_bus.rx_buffer_rx_buf_ram_clk_en      | 0xb40                                     | 4 | Auto-extracted signal rx_buf_ram_clk_en from rx_buffer.vhd                   |  |
| can_bus.rx_buffer_clk_ram                | 0xb44                                     | 4 | Auto-extracted signal clk_ram from rx_buffer.vhd                             |  |
| can_bus.rx_buffer_fsm_rx_fsm_ce          | 0xb48                                     | 4 | Auto-extracted signal rx_fsm_ce from rx_buffer_fsm.vhd                       |  |
| can_bus.rx_buffer_fsm_cmd_join           | 0xb4c                                     | 4 | Auto-extracted signal cmd_join from rx_buffer_fsm.vhd                        |  |
| can_bus.rx_buffer_pointers_write_pointer | _ <b>r@w</b> b <b>50</b>                  | 4 | Auto-extracted signal<br>write_pointer_raw_ce from<br>rx_buffer_pointers.vhd |  |
| can_bus.rx_buffer_pointers_write_pointer | _ <b>t</b> \(\theta\) <u>x</u> \(\theta\) | 4 | Auto-extracted signal<br>write_pointer_ts_ce from<br>rx_buffer_pointers.vhd  |  |
| can_bus.rx_buffer_ram_port_a_address_i   | 0xb58                                     | 4 | Auto-extracted signal<br>port_a_address_i from<br>rx_buffer_ram.vhd          |  |
| can_bus.rx_buffer_ram_port_a_write_i     | 0xb5c                                     | 4 | Auto-extracted signal<br>port_a_write_i from<br>rx_buffer_ram.vhd            |  |
| can_bus.rx_buffer_ram_port_a_data_in_i   | 0xb60                                     | 4 | Auto-extracted signal port_a_data_in_i from rx buffer ram.vhd                |  |
| can_bus.rx_buffer_ram_port_b_address_i   | 0xb64                                     | 4 | Auto-extracted signal port_b_address_i from rx_buffer_ram.vhd                |  |
| can_bus.rx_buffer_ram_port_b_data_out_i  | 0xb68                                     | 4 | Auto-extracted signal port_b_data_out_i from rx_buffer_ram.vhd               |  |
| can_bus.rx_buffer_ram_tst_ena            | 0xb6c                                     | 4 | Auto-extracted signal tst_ena from rx_buffer_ram.vhd                         |  |
| can_bus.rx_buffer_ram_tst_addr           | 0xb70                                     | 4 | Auto-extracted signal tst_addr<br>from rx_buffer_ram.vhd                     |  |
| can_bus.rx_shift_reg_res_n_i_d           | 0xb74                                     | 4 | Auto-extracted signal res_n_i_d from rx_shift_reg.vhd                        |  |

| Name                                     | Offset L                    | engt       | ngthDescription                                                           |  |  |
|------------------------------------------|-----------------------------|------------|---------------------------------------------------------------------------|--|--|
| can_bus.rx_shift_reg_res_n_i_q           | 0xb78                       | 4          | Auto-extracted signal res_n_i_q from rx_shift_reg.vhd                     |  |  |
| can_bus.rx_shift_reg_res_n_i_q_scan      | 0 xb7c                      | 4          | Auto-extracted signal res_n_i_q_scan from rx_shift_reg.vhd                |  |  |
| can_bus.rx_shift_reg_rx_shift_reg_q      | 0xb80                       | 4          | Auto-extracted signal<br>rx_shift_reg_q from<br>rx_shift_reg.vhd          |  |  |
| can_bus.rx_shift_reg_rx_shift_cmd        | 0xb84                       | 4          | Auto-extracted signal rx_shift_cmd from rx_shift_reg.vhd                  |  |  |
| can_bus.rx_shift_reg_rx_shift_in_sel_dem | ux <b>0</b> xtb88           | 4          | Auto-extracted signal<br>rx_shift_in_sel_demuxed from<br>rx_shift_reg.vhd |  |  |
| can_bus.rx_shift_reg_rec_is_rtr_i        | 0xb8c                       | 4          | Auto-extracted signal<br>rec_is_rtr_i from<br>rx_shift_reg.vhd            |  |  |
| can_bus.rx_shift_reg_rec_frame_type_i    | 0xb90                       | 4          | Auto-extracted signal<br>rec_frame_type_i from<br>rx_shift_reg.vhd        |  |  |
| can_bus.sample_mux_sample                | 0xb94                       | 4          | Auto-extracted signal sample from sample_mux.vhd                          |  |  |
| can_bus.sample_mux_prev_sample_d         | 0xb98                       | 4          | Auto-extracted signal prev_sample_d from sample_mux.vhd                   |  |  |
| can_bus.sample_mux_prev_sample_q         | 0xb9c                       | 4          | Auto-extracted signal prev_sample_q from sample_mux.vhd                   |  |  |
| can_bus.segment_end_detector_req_input   | 0xba0                       | 4          | Auto-extracted signal req_input from segment_end_detector.vhd             |  |  |
| can_bus.segment_end_detector_segm_end_re | q_ <b>0xp</b> a4d           | 4          | Auto-extracted signal segm_end_req_capt_d from segment_end_detector.vhd   |  |  |
| can_bus.segment_end_detector_segm_end_re | q_ <b>θxþ</b> t <u>8</u> q  | 4          | Auto-extracted signal segm_end_req_capt_q from segment_end_detector.vhd   |  |  |
| can_bus.segment_end_detector_segm_end_re | q_ <b>0xþ</b> a <u>c</u> ce | 4          | Auto-extracted signal segm_end_req_capt_ce from segment_end_detector.vhd  |  |  |
| can_bus.segment_end_detector_segm_end_re | q_ <b>0xþ</b> b <u>0</u> c1 | <b>r</b> 4 | Auto-extracted signal segm_end_req_capt_clr from segment_end_detector.vhd |  |  |
| can_bus.segment_end_detector_segm_end_re | q_ <b>0xb</b> b <u>4</u> dq | 4          | Auto-extracted signal segm_end_req_capt_dq from segment_end_detector.vhd  |  |  |

| Name (                                      | ne Offset LengthDescription                                                  |        |  |  |
|---------------------------------------------|------------------------------------------------------------------------------|--------|--|--|
| can_bus.segment_end_detector_segm_end_nbt_@ | Abbs 4 Auto-extracted signal segm_end_nbt_valid from segment_end_detector.vb |        |  |  |
| can_bus.segment_end_detector_segm_end_dbt_0 | _                                                                            | m      |  |  |
| can_bus.segment_end_detector_segm_end_nbt_6 | _                                                                            | d from |  |  |
| can_bus.segment_end_detector_tseg1_end_req( | 9                                                                            | n      |  |  |
| can_bus.segment_end_detector_tseg2_end_req( | _                                                                            | n      |  |  |
| can_bus.segment_end_detector_h_sync_valid_f | 9                                                                            |        |  |  |
| can_bus.segment_end_detector_segment_end_i( | 9                                                                            |        |  |  |
| can_bus.segment_end_detector_nbt_tq_active( | _                                                                            |        |  |  |
| can_bus.segment_end_detector_dbt_tq_active( | _                                                                            |        |  |  |
| can_bus.segment_end_detector_bt_ctr_clear_f | _                                                                            |        |  |  |
| can_bus.shift_reg_shift_regs                | $\frac{1}{2}$ xbe0 4 Auto-extracted signal shift from shift_reg.vhd          |        |  |  |
| can_bus.shift_reg_next_shift_reg_val (      | xbe4 4 Auto-extracted signal<br>next_shift_reg_val from<br>shift_reg.vhd     |        |  |  |
| can_bus.shift_reg_byte_shift_reg_in (       | xbe8 4 Auto-extracted signal shift_reg_in from shift_reg_byte.vhd            |        |  |  |
| can_bus.shift_reg_preload_shift_regs        | xbec 4 Auto-extracted signal shif<br>from shift_reg_preload.vl               |        |  |  |
| can_bus.shift_reg_preload_next_shift_reg_v& |                                                                              |        |  |  |
| can_bus.sig_sync_rff (                      | xbf4 4 Auto-extracted signal rff f                                           | from   |  |  |

| Name                                      | Offset LengthDescription |                                                                            |  |
|-------------------------------------------|--------------------------|----------------------------------------------------------------------------|--|
| can_bus.ssp_generator_btmc_d              | 0xbf8                    | Auto-extracted signal btmc_d from ssp_generator.vhd                        |  |
| can_bus.ssp_generator_btmc_q              | 0xbfc                    |                                                                            |  |
| can_bus.ssp_generator_btmc_add            | 0xc00                    |                                                                            |  |
| can_bus.ssp_generator_btmc_ce             | 0xc04                    | 4 Auto-extracted signal btmc_ce from ssp_generator.vhd                     |  |
| can_bus.ssp_generator_btmc_meas_running_d | 0xc08                    | 8 4 Auto-extracted signal<br>btmc_meas_running_d from<br>ssp_generator.vhd |  |
| can_bus.ssp_generator_btmc_meas_running_q | 0xc0c                    | btmc_meas_running_q from ssp_generator.vhd                                 |  |
| can_bus.ssp_generator_sspc_d              | 0xc10                    | 4 Auto-extracted signal sspc_d from ssp_generator.vhd                      |  |
| can_bus.ssp_generator_sspc_q              | 0xc14                    | 4 Auto-extracted signal sspc_q<br>from ssp_generator.vhd                   |  |
| can_bus.ssp_generator_sspc_ce             | 0xc18                    | 8 4 Auto-extracted signal sspc_ce from ssp_generator.vhd                   |  |
| can_bus.ssp_generator_sspc_expired        | 0xc1c                    | sp_generator.vhd                                                           |  |
| can_bus.ssp_generator_sspc_threshold      | 0xc20                    | Auto-extracted signal sspc_threshold from ssp_generator.vhd                |  |
| can_bus.ssp_generator_sspc_add            | 0xc24                    | 4 Auto-extracted signal sspc_add from ssp_generator.vhd                    |  |
| can_bus.ssp_generator_first_ssp_d         | 0xc28                    | 8 4 Auto-extracted signal first_ssp_c<br>from ssp_generator.vhd            |  |
| can_bus.ssp_generator_first_ssp_q         | 0xc2c                    | 4 Auto-extracted signal first_ssp_c<br>from ssp_generator.vhd              |  |
| can_bus.ssp_generator_sspc_ena_d          | 0xc30                    |                                                                            |  |
| can_bus.ssp_generator_sspc_ena_q          | 0xc34                    | • 0                                                                        |  |
| can_bus.ssp_generator_ssp_delay_padded    | 0xc38                    |                                                                            |  |
| can_bus.synchronisation_checker_resync_ed | <b>g⊕</b> xc3c           |                                                                            |  |

| Name Offset Le                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | engthDescription                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| can_bus.synchronisation_checker_h_sync_edg@xc40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 Auto-extracted signal h_sync_edge from synchronisation_checker.vhd                             |
| $can\_bus.synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_checker\_h\_or\_re\_synchronisation\_chec$ |                                                                                                  |
| can_bus.synchronisation_checker_sync_flag 0xc48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 Auto-extracted signal sync_flag<br>from synchronisation_checker.vh                             |
| $can\_bus. {\tt synchronisation\_checker\_sync\_flag\_\theta x} e4c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4 Auto-extracted signal sync_flag_ce from synchronisation_checker.vhd                            |
| can_bus.synchronisation_checker_sync_flag_flxt50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4 Auto-extracted signal sync_flag_nxt from synchronisation_checker.vhd                           |
| can_bus.test_registers_reg_map_reg_sel 0xc54                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4 Auto-extracted signal reg_sel<br>from test_registers_reg_map.vh                                |
| $can\_bus. {\tt test\_registers\_reg\_map\_read\_data\_m@xc58a}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4 Auto-extracted signal<br>read_data_mux_in from<br>test_registers_reg_map.vhd                   |
| can_bus.test_registers_reg_map_read_data_m@xk5_m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4 Auto-extracted signal read_data_mask_n from                                                    |
| can_bus.test_registers_reg_map_read_mux_en@xc60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | test_registers_reg_map.vhd  4 Auto-extracted signal read_mux_ena from test_registers_reg_map.vhd |
| can_bus.trigger_generator_rx_trig_req_q 0xc64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4 Auto-extracted signal rx_trig_req_q from trigger_generator.vhd                                 |
| $can\_bus.trigger\_generator\_tx\_trig\_req\_flag@ \verb+dc68+$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 Auto-extracted signal<br>tx_trig_req_flag_d from<br>trigger_generator.vhd                      |
| can_bus.trigger_generator_tx_trig_req_flag $\underline{0}$ qc6c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 Auto-extracted signal<br>tx_trig_req_flag_q from<br>trigger_generator.vhd                      |
| can_bus.trigger_generator_tx_trig_req_flag@dq70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 Auto-extracted signal<br>tx_trig_req_flag_dq from<br>trigger_generator.vhd                     |
| can_bus.trigger_mux_tx_trigger_q 0xc74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4 Auto-extracted signal tx_trigger_q from trigger_mux.vhd                                        |
| $can\_bus. \verb trv_delay_meas_trv_meas_progress_d0  xc78$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4 Auto-extracted signal<br>trv_meas_progress_d from<br>trv_delay_meas.vhd                        |
| $can\_bus. \verb trv_delay_meas_trv_meas_progress_q  0xc7c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4 Auto-extracted signal<br>trv_meas_progress_q from<br>trv_delay_meas.vhd                        |

| Name                                         | Offset          | LengthDescription                        |
|----------------------------------------------|-----------------|------------------------------------------|
| can_bus.trv_delay_meas_trv_meas_progress_c   | 1 <b>0</b> 1c80 | <del>-</del>                             |
|                                              |                 | trv_meas_progress_del from               |
|                                              |                 | $trv\_delay\_meas.vhd$                   |
| can_bus.trv_delay_meas_trv_delay_ctr_q       | 0xc84           | 4 Auto-extracted signal                  |
|                                              |                 | $trv\_delay\_ctr\_q from$                |
|                                              |                 | $trv\_delay\_meas.vhd$                   |
| can_bus.trv_delay_meas_trv_delay_ctr_d       | 0xc88           |                                          |
|                                              |                 | $trv\_delay\_ctr\_d$ from                |
|                                              |                 | ${ m trv\_delay\_meas.vhd}$              |
| can_bus.trv_delay_meas_trv_delay_ctr_add     | 0xc8c           | 4 Auto-extracted signal                  |
|                                              |                 | $trv\_delay\_ctr\_add\ from$             |
|                                              |                 | $trv\_delay\_meas.vhd$                   |
| can_bus.trv_delay_meas_trv_delay_ctr_q_page_ | d <b>0≅d</b> 90 | 4 Auto-extracted signal                  |
|                                              |                 | trv_delay_ctr_q_padded from              |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_trv_delay_ctr_rst_o   | <b>d</b> 0xc94  | 4 Auto-extracted signal                  |
| ·                                            |                 | trv_delay_ctr_rst_d from                 |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_trv_delay_ctr_rst_o   | 0xc98           | _ 5 _                                    |
|                                              | •               | trv_delay_ctr_rst_q from                 |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_trv_delay_ctr_rst_o   | a0 <b>zcan</b>  | _ 5 _                                    |
|                                              | 1-              | trv_delay_ctr_rst_q_scan from            |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_ssp_shadow_ce         | 0xca0           |                                          |
|                                              |                 | ssp_shadow_ce from                       |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_ssp_delay_raw         | 0xca4           |                                          |
|                                              | 0               | ssp_delay_raw from                       |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_ssp_delay_saturated   | d0xca8          | 4 Auto-extracted signal                  |
|                                              |                 | ssp_delay_saturated from                 |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.trv_delay_meas_trv_delay_sum         | 0xcac           | 4 Auto-extracted signal                  |
| oan_sas.orao_ay_moas_orao_ay_cam             | 012000          | trv_delay_sum from                       |
|                                              |                 | trv_delay_meas.vhd                       |
| can_bus.tx_arbitrator_select_buf_avail       | 0xcb0           |                                          |
| ouii_sub.oii_urbroruooi_boroos_bur_uvuri     | 011000          | select buf avail from                    |
|                                              |                 | tx arbitrator.vhd                        |
| can_bus.tx_arbitrator_txtb_selected_input    | 0xcb4           | <del>_</del>                             |
|                                              | OACDI           | txtb_selected_input from                 |
|                                              |                 | tx arbitrator.vhd                        |
| can_bus.tx_arbitrator_txtb_timestamp         | 0xcb8           | <del>_</del>                             |
| can_bas.cx_arbroracor_cxcb_crmescamp         | OACDO           | txtb_timestamp from                      |
|                                              |                 | txtb_timestamp from<br>tx_arbitrator.vhd |
|                                              |                 | tx_arbitrator.viid                       |

| Name                                              | Offset          | engthDescripti          | on                                                 |
|---------------------------------------------------|-----------------|-------------------------|----------------------------------------------------|
| can_bus.tx_arbitrator_timestamp_valid             | 0xcbc           | timestan                | racted signal np_valid from rator.vhd              |
| $can\_bus.tx\_arbitrator\_select\_index\_change$  | ed0xcc0         | 4 Auto-ext<br>select_in | racted signal<br>dex_changed from<br>rator.vhd     |
| $can\_bus.tx\_arbitrator\_validated\_buffer$      | 0xcc4           | validated               | racted signal<br>l_buffer from<br>rator.vhd        |
| can_bus.tx_arbitrator_ts_low_internal             | 0xcc8           | 4 Auto-ext<br>ts_low_   | racted signal<br>internal from<br>rator.vhd        |
| can_bus.tx_arbitrator_tran_dlc_dbl_buf            | 0xccc           | 4 Auto-ext<br>tran_dlc  | racted signal<br>_dbl_buf from<br>rator.vhd        |
| can_bus.tx_arbitrator_tran_is_rtr_dbl_buf         | 0xcd0           | 4 Auto-ext              | racted signal<br>rtr_dbl_buf from<br>rator.vhd     |
| $can\_bus.tx\_arbitrator\_tran\_ident\_type\_dbl$ | <b>_0n£</b> d4  | 4 Auto-ext<br>tran_ide  | racted signal<br>nt_type_dbl_buf from<br>rator.vhd |
| $can\_bus.tx\_arbitrator\_tran\_frame\_type\_dbl$ | _ <b>0n£</b> d8 | 4 Auto-ext<br>tran_fra  | racted signal me_type_dbl_buf from rator.vhd       |
| can_bus.tx_arbitrator_tran_brs_dbl_buf            | 0xcdc           | 4 Auto-ext<br>tran_brs  | racted signal s_dbl_buf from rator.vhd             |
| can_bus.tx_arbitrator_tran_dlc_com                | 0xce0           | 4 Auto-ext<br>tran_dlc  | racted signalcom from rator.vhd                    |
| can_bus.tx_arbitrator_tran_is_rtr_com             | 0xce4           | 4 Auto-ext<br>tran_is_  | racted signal _rtrcom from rator.vhd               |
| $can\_bus.tx\_arbitrator\_tran\_ident\_type\_com$ | 0xce8           | 4 Auto-ext<br>tran_ide  | racted signal nt_type_com from rator.vhd           |
| can_bus.tx_arbitrator_tran_frame_type_com         | 0xcec           | 4 Auto-ext<br>tran_fra  | racted signal me_type_com from rator.vhd           |
| can_bus.tx_arbitrator_tran_brs_com                | 0xcf0           | 4 Auto-ext<br>tran_brs  | racted signal s_com from rator.vhd                 |
| can_bus.tx_arbitrator_tran_frame_valid_co         | om0xcf4         | 4 Auto-ext<br>tran_fra  | racted signal me_valid_com from rator.vhd          |

| Name                                              | Offset          | LengthDescription                                                          |
|---------------------------------------------------|-----------------|----------------------------------------------------------------------------|
| can_bus.tx_arbitrator_tran_identifier_com         | 0xcf8           | 4 Auto-extracted signal<br>tran_identifier_com from<br>tx_arbitrator.vhd   |
| can_bus.tx_arbitrator_load_ts_lw_addr             | 0xcfc           | 4 Auto-extracted signal load_ts_lw_addr from tx_arbitrator.vhd             |
| can_bus.tx_arbitrator_load_ts_uw_addr             | 0xd00           | 4 Auto-extracted signal load_ts_uw_addr from tx_arbitrator.vhd             |
| can_bus.tx_arbitrator_load_ffmt_w_addr            | 0xd04           |                                                                            |
| can_bus.tx_arbitrator_load_ident_w_addr           | 0xd08           | 4 Auto-extracted signal load_ident_w_addr from tx_arbitrator.vhd           |
| can_bus.tx_arbitrator_store_ts_1_w                | 0xd0c           | 4 Auto-extracted signal store_ts_l_w from tx_arbitrator.vhd                |
| can_bus.tx_arbitrator_store_md_w                  | 0xd10           | 4 Auto-extracted signal<br>store_md_w from<br>tx arbitrator.vhd            |
| can_bus.tx_arbitrator_store_ident_w               | 0xd14           | <del>_</del>                                                               |
| can_bus.tx_arbitrator_buffer_md_w                 | 0xd18           | 4 Auto-extracted signal<br>buffer_md_w from<br>tx_arbitrator.vhd           |
| can_bus.tx_arbitrator_store_last_txtb_inde        | e <b>Ø</b> xd1c | 4 Auto-extracted signal<br>store_last_txtb_index from<br>tx_arbitrator.vhd |
| $can\_bus.tx\_arbitrator\_frame\_valid\_com\_set$ | 0xd20           | 4 Auto-extracted signal<br>frame_valid_com_set from<br>tx_arbitrator.vhd   |
| can_bus.tx_arbitrator_frame_valid_com_cle         | a <b>∂</b> xd24 | <del>_</del>                                                               |
| can_bus.tx_arbitrator_tx_arb_locked               | 0xd28           | <del>_</del>                                                               |
| can_bus.tx_arbitrator_txtb_meta_clk_en            | 0xd2c           | 4 Auto-extracted signal<br>txtb_meta_clk_en from<br>tx_arbitrator.vhd      |
| can_bus.tx_arbitrator_drv_tttm_ena                | 0xd30           | 4 Auto-extracted signal drv_tttm_ena from tx_arbitrator.vhd                |

| Name                                     | Offset           | Lengt | hDescription                                                                            |
|------------------------------------------|------------------|-------|-----------------------------------------------------------------------------------------|
| can_bus.tx_arbitrator_fsm_tx_arb_fsm_ce  | 0xd34            | 4     | Auto-extracted signal tx_arb_fsm_ce from                                                |
| can_bus.tx_arbitrator_fsm_fsm_wait_state | _ <b>d</b> 0xd38 | 4     | tx_arbitrator_fsm.vhd Auto-extracted signal fsm_wait_state_d from tx_arbitrator_fsm.vhd |
| can_bus.tx_arbitrator_fsm_fsm_wait_state | _ <b>q</b> 0xd3c | 4     | Auto-extracted signal fsm_wait_state_q from tx_arbitrator_fsm.vhd                       |
| can_bus.tx_data_cache_tx_cache_mem       | 0xd40            | 4     | Auto-extracted signal tx_cache_mem from tx_data_cache.vhd                               |
| can_bus.tx_shift_reg_tx_sr_output        | 0xd44            | 4     | Auto-extracted signal tx_sr_output from tx_shift_reg.vhd                                |
| can_bus.tx_shift_reg_tx_sr_ce            | 0xd48            | 4     | Auto-extracted signal tx_sr_ce from tx_shift_reg.vhd                                    |
| can_bus.tx_shift_reg_tx_sr_pload         | 0xd4c            | 4     | Auto-extracted signal tx_sr_pload from tx_shift_reg.vhd                                 |
| can_bus.tx_shift_reg_tx_sr_pload_val     | 0xd50            | 4     | Auto-extracted signal tx_sr_pload_val from tx_shift_reg.vhd                             |
| can_bus.tx_shift_reg_tx_base_id          | 0xd54            | 4     | Auto-extracted signal tx_base_id from tx_shift_reg.vhd                                  |
| can_bus.tx_shift_reg_tx_ext_id           | 0xd58            | 4     | Auto-extracted signal tx_ext_id from tx_shift_reg.vhd                                   |
| can_bus.tx_shift_reg_tx_crc              | 0xd5c            | 4     | Auto-extracted signal tx_crc from tx_shift_reg.vhd                                      |
| can_bus.tx_shift_reg_bst_ctr_grey        | 0xd60            | 4     | Auto-extracted signal<br>bst_ctr_grey from<br>tx_shift_reg.vhd                          |
| can_bus.tx_shift_reg_bst_parity          | 0xd64            | 4     | Auto-extracted signal bst_parity from tx_shift_reg.vhd                                  |
| can_bus.tx_shift_reg_stuff_count         | 0xd68            | 4     | Auto-extracted signal stuff_count from tx_shift_reg.vhd                                 |
| can_bus.txt_buffer_txtb_user_accessible  | 0 xd 6 c         | 4     | Auto-extracted signal txtb_user_accessible from txt_buffer.vhd                          |
| can_bus.txt_buffer_hw_cbs                | 0xd70            | 4     | Auto-extracted signal hw_cbs from txt_buffer.vhd                                        |
| can_bus.txt_buffer_sw_cbs                | 0xd74            | 4     | Auto-extracted signal sw_cbs from txt_buffer.vhd                                        |
| can_bus.txt_buffer_txtb_unmask_data_ram  | 0xd78            | 4     | Auto-extracted signal txtb_unmask_data_ram from txt_buffer.vhd                          |

| Name                                                | Offset I | LengthDescription                                                      |
|-----------------------------------------------------|----------|------------------------------------------------------------------------|
| can_bus.txt_buffer_txtb_port_b_data_i               | 0xd7c    | 4 Auto-extracted signal txtb_port_b_data_i from txt_buffer.vhd         |
| can_bus.txt_buffer_ram_write                        | 0xd80    | 4 Auto-extracted signal ram_write from txt_buffer.vhd                  |
| can_bus.txt_buffer_ram_read_address                 | 0xd84    | 4 Auto-extracted signal<br>ram_read_address from<br>txt_buffer.vhd     |
| can_bus.txt_buffer_txtb_ram_clk_en                  | 0xd88    | 4 Auto-extracted signal txtb_ram_clk_en from txt_buffer.vhd            |
| can_bus.txt_buffer_clk_ram                          | 0xd8c    | 4 Auto-extracted signal clk_ram from txt_buffer.vhd                    |
| can_bus.txt_buffer_fsm_abort_applied                | 0xd90    | 4 Auto-extracted signal abort_applied from txt_buffer_fsm.vhd          |
| can_bus.txt_buffer_fsm_txt_fsm_ce                   | 0xd94    | 4 Auto-extracted signal txt_fsm_c<br>from txt_buffer_fsm.vhd           |
| can_bus.txt_buffer_fsm_go_to_failed                 | 0xd98    | 4 Auto-extracted signal<br>go_to_failed from<br>txt_buffer_fsm.vhd     |
| can_bus.txt_buffer_fsm_transient_state              | 0xd9c    | 4 Auto-extracted signal transient_state from txt_buffer_fsm.vhd        |
| can_bus.txt_buffer_ram_port_a_address_i             | 0xda0    | 4 Auto-extracted signal<br>port_a_address_i from<br>txt_buffer_ram.vhd |
| can_bus.txt_buffer_ram_port_a_write_i               | 0xda4    | 4 Auto-extracted signal port_a_write_i from txt_buffer_ram.vhd         |
| can_bus.txt_buffer_ram_port_a_data_in_i             | 0xda8    | 4 Auto-extracted signal<br>port_a_data_in_i from<br>txt buffer ram.vhd |
| <pre>can_bus.txt_buffer_ram_port_b_address_i</pre>  | 0xdac    | 4 Auto-extracted signal port_b_address_i from txt_buffer_ram.vhd       |
| <pre>can_bus.txt_buffer_ram_port_b_data_out_i</pre> | 0xdb0    | 4 Auto-extracted signal port_b_data_out_i from txt_buffer_ram.vhd      |
| can_bus.txt_buffer_ram_tst_ena                      | 0xdb4    | 4 Auto-extracted signal tst_ena<br>from txt_buffer_ram.vhd             |
| can_bus.txt_buffer_ram_tst_addr                     | 0xdb8    | 4 Auto-extracted signal tst_addr<br>from txt_buffer_ram.vhd            |
| can_bus.access_signaler_be_active                   | 0xdbc    | 4 Auto-extracted signal be_active from access_signaler.vhd             |

| Name                                       | Offset Lei | ngt | hDescription                                                                         |
|--------------------------------------------|------------|-----|--------------------------------------------------------------------------------------|
| can_bus.access_signaler_access_in          | 0xdc0      | 4   | Auto-extracted signal access_in                                                      |
| can_bus.access_signaler_access_active      | 0xdc4      | 4   | from access_signaler.vhd Auto-extracted signal access_active from                    |
| can_bus.access_signaler_access_active_reg  | 0xdc8      | 4   | access_signaler.vhd Auto-extracted signal access_active_reg from access_signaler.vhd |
| can_bus.address_decoder_addr_dec_i         | 0xdcc      | 4   | Auto-extracted signal addr_dec_i from address decoder.vhd                            |
| can_bus.address_decoder_addr_dec_enabled_i | i0xdd0     | 4   | Auto-extracted signal addr_dec_enabled_i from address_decoder.vhd                    |

# 2.105 ahb\_ifc\_hsel\_valid

Auto-extracted signal hsel\_valid from ahb\_ifc.vhd - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.105.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.106 ahb\_ifc\_write\_acc\_d

Auto-extracted signal write\_acc\_d from ahb\_ifc.vhd - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.106.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.107 ahb\_ifc\_write\_acc\_q

Auto-extracted signal write\_acc\_q from ahb\_ifc.vhd - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.107.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.108 ahb\_ifc\_haddr\_q

Auto-extracted signal haddr\_q from ahb\_ifc.vhd - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.108.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.109 ahb\_ifc\_h\_ready\_raw

Auto-extracted signal h\_ready\_raw from ahb\_ifc.vhd - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.109.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.110 ahb\_ifc\_sbe\_d

Auto-extracted signal sbe\_d from ahb\_ifc.vhd - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.110.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.111 ahb\_ifc\_sbe\_q

Auto-extracted signal sbe\_q from ahb\_ifc.vhd - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.111.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.112 ahb\_ifc\_swr\_i

Auto-extracted signal swr\_i from ahb\_ifc.vhd - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.112.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.113 ahb\_ifc\_srd\_i

Auto-extracted signal srd\_i from ahb\_ifc.vhd - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.113.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.114 bit\_destuffing\_discard\_stuff\_bit

Auto-extracted signal discard\_stuff\_bit from bit\_destuffing.vhd - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.114.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.115 bit\_destuffing\_non\_fix\_to\_fix\_chng

Auto-extracted signal non\_fix\_to\_fix\_chng from bit\_destuffing.vhd - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.115.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.116 \quad bit\_destuffing\_stuff\_lvl\_reached}$

Auto-extracted signal stuff\_lvl\_reached from bit\_destuffing.vhd - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.116.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.117 bit\_destuffing\_stuff\_rule\_violate

Auto-extracted signal stuff\_rule\_violate from bit\_destuffing.vhd - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.117.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.118 bit\_destuffing\_enable\_prev

Auto-extracted signal enable\_prev from bit\_destuffing.vhd - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.118.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.119 bit\_destuffing\_fixed\_prev\_q

Auto-extracted signal fixed\_prev\_q from bit\_destuffing.vhd - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.119.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.120 bit\_destuffing\_fixed\_prev\_d

Auto-extracted signal fixed\_prev\_d from bit\_destuffing.vhd - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.120.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.121 bit\_destuffing\_same\_bits\_erase

Auto-extracted signal same\_bits\_erase from bit\_destuffing.vhd - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.121.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.122 bit\_destuffing\_destuffed\_q

Auto-extracted signal destuffed\_q from bit\_destuffing.vhd - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.122.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.123 bit\_destuffing\_destuffed\_d

Auto-extracted signal destuffed\_d from bit\_destuffing.vhd - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.123.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.124 bit\_destuffing\_stuff\_err\_q

Auto-extracted signal stuff\_err\_q from bit\_destuffing.vhd - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.124.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.125 \quad bit\_destuffing\_stuff\_err\_d$

Auto-extracted signal stuff\_err\_d from bit\_destuffing.vhd - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.125.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.126 bit\_destuffing\_prev\_val\_q

Auto-extracted signal prev\_val\_q from bit\_destuffing.vhd - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.126.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.127 bit\_destuffing\_prev\_val\_d

Auto-extracted signal prev\_val\_d from bit\_destuffing.vhd - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.127.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.128 bit\_err\_detector\_bit\_err\_d

Auto-extracted signal bit\_err\_d from bit\_err\_detector.vhd - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.128.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.129 bit\_err\_detector\_bit\_err\_q

Auto-extracted signal bit\_err\_q from bit\_err\_detector.vhd - Offset: 0x60 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.129.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.130 bit\_err\_detector\_bit\_err\_ssp\_capt\_d

Auto-extracted signal bit\_err\_ssp\_capt\_d from bit\_err\_detector.vhd - Offset: 0x64 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.130.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.131 bit\_err\_detector\_bit\_err\_ssp\_capt\_q

Auto-extracted signal bit\_err\_ssp\_capt\_q from bit\_err\_detector.vhd - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.131.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.132 bit\_err\_detector\_bit\_err\_ssp\_valid

Auto-extracted signal bit\_err\_ssp\_valid from bit\_err\_detector.vhd - Offset: 0x6c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.132.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.133 bit\_err\_detector\_bit\_err\_ssp\_condition

Auto-extracted signal bit\_err\_ssp\_condition from bit\_err\_detector.vhd - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.133.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.134 bit err detector bit err norm valid

Auto-extracted signal bit\_err\_norm\_valid from bit\_err\_detector.vhd - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.134.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.135 bit\_filter\_masked\_input

Auto-extracted signal masked\_input from bit\_filter.vhd - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.135.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.136 bit\_filter\_masked\_value

Auto-extracted signal masked\_value from bit\_filter.vhd - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.136.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.137 bit\_segment\_meter\_sel\_tseg1

Auto-extracted signal sel\_tseg1 from bit\_segment\_meter.vhd - Offset: 0x80 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.137.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.138 bit\_segment\_meter\_exp\_seg\_length\_ce

Auto-extracted signal  $\exp_{\text{seg}} = \text{length\_ce}$  from  $\text{bit\_segment\_meter.vhd}$  - Offset: 0x84 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.138.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.139 bit\_segment\_meter\_phase\_err\_mt\_sjw

Auto-extracted signal phase\_err\_mt\_sjw from bit\_segment\_meter.vhd - Offset: 0x88 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.139.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.140 bit\_segment\_meter\_phase\_err\_eq\_sjw

Auto-extracted signal phase\_err\_eq\_sjw from bit\_segment\_meter.vhd - Offset: 0x8c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.140.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.141 bit\_segment\_meter\_exit\_ph2\_immediate

Auto-extracted signal exit\_ph2\_immediate from bit\_segment\_meter.vhd - Offset: 0x90 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.141.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.142 bit\_segment\_meter\_exit\_segm\_regular

Auto-extracted signal exit\_segm\_regular from bit\_segment\_meter.vhd - Offset: 0x94 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.142.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.143 bit segment meter exit segm regular tseg1

Auto-extracted signal exit\_segm\_regular\_tseg1 from bit\_segment\_meter.vhd - Offset: 0x98 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.143.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.144 bit\_segment\_meter\_exit\_segm\_regular\_tseg2

Auto-extracted signal exit\_segm\_regular\_tseg2 from bit\_segment\_meter.vhd - Offset: 0x9c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.144.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.145 bit\_segment\_meter\_sjw\_mt\_zero

Auto-extracted signal sjw $_mt_z$ ero from bit $_s$ egment $_m$ eter.vhd - Offset: 0xa0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.145.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.146 bit\_segment\_meter\_use\_basic\_segm\_length

Auto-extracted signal use\_basic\_segm\_length from bit\_segment\_meter.vhd - Offset: 0xa4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.146.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.147 bit\_segment\_meter\_phase\_err\_sjw\_by\_one

Auto-extracted signal phase\_err\_sjw\_by\_one from bit\_segment\_meter.vhd - Offset: 0xa8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.147.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.148 bit\_segment\_meter\_shorten\_tseg1\_after\_tseg2

Auto-extracted signal shorten\_tseg1\_after\_tseg2 from bit\_segment\_meter.vhd - Offset: 0xac - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.148.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.149 bit\_stuffing\_data\_out\_i

Auto-extracted signal data\_out\_i from bit\_stuffing.vhd - Offset: 0xb0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.149.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.150 bit\_stuffing\_data\_halt\_q

Auto-extracted signal data\_halt\_q from bit\_stuffing.vhd - Offset: 0xb4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.150.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.151 bit\_stuffing\_data\_halt\_d

Auto-extracted signal data\_halt\_d from bit\_stuffing.vhd - Offset: 0xb8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.151.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.152 bit\_stuffing\_fixed\_reg\_q

Auto-extracted signal fixed\_reg\_q from bit\_stuffing.vhd - Offset: 0xbc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.152.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.153 bit\_stuffing\_fixed\_reg\_d

Auto-extracted signal fixed\_reg\_d from bit\_stuffing.vhd - Offset: 0xc0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.153.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.154 bit\_stuffing\_enable\_prev

Auto-extracted signal enable\_prev from bit\_stuffing.vhd - Offset: 0xc4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.154.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.155 bit\_stuffing\_non\_fix\_to\_fix\_chng

Auto-extracted signal non\_fix\_to\_fix\_chng from bit\_stuffing.vhd - Offset: 0xc8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.155.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.156 bit\_stuffing\_stuff\_lvl\_reached

Auto-extracted signal stuff\_lvl\_reached from bit\_stuffing.vhd - Offset: 0xcc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.156.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.157 bit\_stuffing\_same\_bits\_rst\_trig

Auto-extracted signal same\_bits\_rst\_trig from bit\_stuffing.vhd - Offset: 0xd0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.157.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.158 \quad bit\_stuffing\_same\_bits\_rst}$

Auto-extracted signal same\_bits\_rst from bit\_stuffing.vhd - Offset: 0xd4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.158.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.159 bit\_stuffing\_insert\_stuff\_bit

 $Auto-extracted\ signal\ insert\_stuff\_bit\ from\ bit\_stuffing.vhd\ -\ Offset:\ {\tt 0xd8}\ -\ Reset\ default:\ {\tt 0x0}\ -\ Reset\ mask:\ {\tt 0xffffffff}$ 

#### 2.159.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.160 bit\_stuffing\_data\_out\_d\_ena

Auto-extracted signal data\_out\_d\_ena from bit\_stuffing.vhd - Offset: 0xdc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.160.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.161 bit\_stuffing\_data\_out\_d

Auto-extracted signal data\_out\_d from bit\_stuffing.vhd - Offset: 0xe0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.161.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.162 bit\_stuffing\_data\_out\_ce

Auto-extracted signal data\_out\_ce from bit\_stuffing.vhd - Offset: 0xe4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.162.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.163 bit\_time\_cfg\_capture\_drv\_tq\_nbt

Auto-extracted signal drv\_tq\_nbt from bit\_time\_cfg\_capture.vhd - Offset: 0xe8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.163.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.164 bit\_time\_cfg\_capture\_drv\_prs\_nbt

Auto-extracted signal drv\_prs\_nbt from bit\_time\_cfg\_capture.vhd - Offset: 0xec - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.164.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.165 bit\_time\_cfg\_capture\_drv\_ph1\_nbt

Auto-extracted signal drv\_ph1\_nbt from bit\_time\_cfg\_capture.vhd - Offset: 0xf0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.165.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.166 bit\_time\_cfg\_capture\_drv\_ph2\_nbt

Auto-extracted signal drv\_ph2\_nbt from bit\_time\_cfg\_capture.vhd - Offset: 0xf4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.166.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.167 bit\_time\_cfg\_capture\_drv\_sjw\_nbt

Auto-extracted signal drv\_sjw\_nbt from bit\_time\_cfg\_capture.vhd - Offset: 0xf8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.167.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.168 bit\_time\_cfg\_capture\_drv\_tq\_dbt

Auto-extracted signal drv\_tq\_dbt from bit\_time\_cfg\_capture.vhd - Offset: 0xfc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.168.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.169 bit\_time\_cfg\_capture\_drv\_prs\_dbt

Auto-extracted signal drv\_prs\_dbt from bit\_time\_cfg\_capture.vhd - Offset: 0x100 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.169.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.170 bit\_time\_cfg\_capture\_drv\_ph1\_dbt

Auto-extracted signal drv\_ph1\_dbt from bit\_time\_cfg\_capture.vhd - Offset: 0x104 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.170.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.171 bit\_time\_cfg\_capture\_drv\_ph2\_dbt

Auto-extracted signal drv\_ph2\_dbt from bit\_time\_cfg\_capture.vhd - Offset: 0x108 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.171.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.172 bit\_time\_cfg\_capture\_drv\_sjw\_dbt

Auto-extracted signal drv\_sjw\_dbt from bit\_time\_cfg\_capture.vhd - Offset: 0x10c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.172.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.173 bit\_time\_cfg\_capture\_tseg1\_nbt\_d

Auto-extracted signal tseg1\_nbt\_d from bit\_time\_cfg\_capture.vhd - Offset: 0x110 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.173.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.174 bit\_time\_cfg\_capture\_tseg1\_dbt\_d

Auto-extracted signal tseg1\_dbt\_d from bit\_time\_cfg\_capture.vhd - Offset: 0x114 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.174.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.175 bit\_time\_cfg\_capture\_drv\_ena

Auto-extracted signal drv\_ena from bit\_time\_cfg\_capture.vhd - Offset: 0x118 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.175.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.176 bit\_time\_cfg\_capture\_drv\_ena\_reg

Auto-extracted signal drv\_ena\_reg from bit\_time\_cfg\_capture.vhd - Offset: 0x11c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.176.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.177 bit\_time\_cfg\_capture\_drv\_ena\_reg\_2

Auto-extracted signal drv\_ena\_reg\_2 from bit\_time\_cfg\_capture.vhd - Offset: 0x120 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.177.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.178 bit\_time\_cfg\_capture\_capture

Auto-extracted signal capture from bit\_time\_cfg\_capture.vhd - Offset: 0x124 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.178.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.179 bit\_time\_counters\_tq\_counter\_d

Auto-extracted signal tq\_counter\_d from bit\_time\_counters.vhd - Offset: 0x128 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.179.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.180 bit\_time\_counters\_tq\_counter\_q

Auto-extracted signal tq\_counter\_q from bit\_time\_counters.vhd - Offset: 0x12c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.180.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.181 bit\_time\_counters\_tq\_counter\_ce

Auto-extracted signal tq\_counter\_ce from bit\_time\_counters.vhd - Offset: 0x130 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.181.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.182 bit\_time\_counters\_tq\_counter\_allow

Auto-extracted signal tq\_counter\_allow from bit\_time\_counters.vhd - Offset: 0x134 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.182.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.183 bit\_time\_counters\_tq\_edge\_i

Auto-extracted signal tq\_edge\_i from bit\_time\_counters.vhd - Offset: 0x138 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.183.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.184 bit\_time\_counters\_segm\_counter\_d

Auto-extracted signal segm\_counter\_d from bit\_time\_counters.vhd - Offset: 0x13c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.184.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.185 bit\_time\_counters\_segm\_counter\_q

Auto-extracted signal segm\_counter\_q from bit\_time\_counters.vhd - Offset: 0x140 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.185.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.186 bit\_time\_counters\_segm\_counter\_ce

Auto-extracted signal segm\_counter\_ce from bit\_time\_counters.vhd - Offset: 0x144 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.186.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.187 bit\_time\_fsm\_bt\_fsm\_ce

Auto-extracted signal bt\_fsm\_ce from bit\_time\_fsm.vhd - Offset: 0x148 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.187.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.188 bus\_sampling\_drv\_ena

Auto-extracted signal drv\_ena from bus\_sampling.vhd - Offset: 0x14c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.188.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.189 bus\_sampling\_drv\_ssp\_offset

Auto-extracted signal drv\_ssp\_offset from bus\_sampling.vhd - Offset: 0x150 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.189.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.190 bus\_sampling\_drv\_ssp\_delay\_select

Auto-extracted signal drv\_ssp\_delay\_select from bus\_sampling.vhd - Offset: 0x154 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.190.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.191 bus\_sampling\_data\_rx\_synced

Auto-extracted signal data\_rx\_synced from bus\_sampling.vhd - Offset: 0x158 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.191.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.192 bus\_sampling\_prev\_Sample

Auto-extracted signal prev\_Sample from bus\_sampling.vhd - Offset: 0x15c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.192.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.193 bus\_sampling\_sample\_sec\_i

Auto-extracted signal sample\_sec\_i from bus\_sampling.vhd - Offset: 0x160 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.193.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.194 bus\_sampling\_data\_tx\_delayed

Auto-extracted signal data\_tx\_delayed from bus\_sampling.vhd - Offset: 0x164 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.194.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.195 bus\_sampling\_edge\_rx\_valid

Auto-extracted signal edge\_rx\_valid from bus\_sampling.vhd - Offset: 0x168 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.195.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.196 bus\_sampling\_edge\_tx\_valid

Auto-extracted signal edge\_tx\_valid from bus\_sampling.vhd - Offset: 0x16c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.196.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.197}\quad {\bf bus\_sampling\_ssp\_delay}$

Auto-extracted signal ssp\_delay from bus\_sampling.vhd - Offset: 0x170 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.197.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.198 bus\_sampling\_tx\_trigger\_q

Auto-extracted signal tx\_trigger\_q from bus\_sampling.vhd - Offset: 0x174 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.198.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.199 bus\_sampling\_tx\_trigger\_ssp

Auto-extracted signal tx\_trigger\_ssp from bus\_sampling.vhd - Offset: 0x178 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.199.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.200 \quad bus\_sampling\_shift\_regs\_res\_d}$

Auto-extracted signal shift\_regs\_res\_d from bus\_sampling.vhd - Offset: 0x17c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.200.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.201 bus\_sampling\_shift\_regs\_res\_q

Auto-extracted signal shift\_regs\_res\_q from bus\_sampling.vhd - Offset: 0x180 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.201.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.202 bus\_sampling\_shift\_regs\_res\_q\_scan

Auto-extracted signal shift\_regs\_res\_q\_scan from bus\_sampling.vhd - Offset: 0x184 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.202.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.203 bus\_sampling\_ssp\_enable

Auto-extracted signal ssp\_enable from bus\_sampling.vhd - Offset: 0x188 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.203.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.204 bus\_traffic\_counters\_tx\_ctr\_i

Auto-extracted signal tx\_ctr\_i from bus\_traffic\_counters.vhd - Offset: 0x18c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.204.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.205 bus\_traffic\_counters\_rx\_ctr\_i

Auto-extracted signal rx\_ctr\_i from bus\_traffic\_counters.vhd - Offset: 0x190 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.205.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.206 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_d

Auto-extracted signal  $tx\_ctr\_rst\_n\_d$  from bus\\_traffic\\_counters.vhd - Offset: 0x194 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.206.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.207 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_q

Auto-extracted signal  $tx\_ctr\_rst\_n\_q$  from bus\\_traffic\\_counters.vhd - Offset: 0x198 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.207.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.208 bus\_traffic\_counters\_tx\_ctr\_rst\_n\_q\_scan

Auto-extracted signal  $tx\_ctr\_rst\_n\_q\_scan$  from bus\\_traffic\\_counters.vhd - Offset: 0x19c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.208.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.209 bus traffic counters rx ctr rst n d

Auto-extracted signal rx\_ctr\_rst\_n\_d from bus\_traffic\_counters.vhd - Offset: 0x1a0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.209.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.210 bus\_traffic\_counters\_rx\_ctr\_rst\_n\_q

Auto-extracted signal rx\_ctr\_rst\_n\_q from bus\_traffic\_counters.vhd - Offset: 0x1a4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.210.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.211 bus\_traffic\_counters\_rx\_ctr\_rst\_n\_q\_scan

Auto-extracted signal rx\_ctr\_rst\_n\_q\_scan from bus\_traffic\_counters.vhd - Offset: 0x1a8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.211.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.212 can\_apb\_tb\_s\_apb\_paddr

Auto-extracted signal s\_apb\_paddr from can\_apb\_tb.vhd - Offset: 0x1ac - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.212.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.213 can\_apb\_tb\_s\_apb\_penable

Auto-extracted signal s\_apb\_penable from can\_apb\_tb.vhd - Offset: 0x1b0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.213.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.214 can\_apb\_tb\_s\_apb\_pprot

Auto-extracted signal s\_apb\_pprot from can\_apb\_tb.vhd - Offset: 0x1b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.214.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.215 can\_apb\_tb\_s\_apb\_prdata

Auto-extracted signal s\_apb\_prdata from can\_apb\_tb.vhd - Offset: 0x1b8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.215.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.216 can\_apb\_tb\_s\_apb\_pready

Auto-extracted signal s\_apb\_pready from can\_apb\_tb.vhd - Offset: 0x1bc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.216.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.217 can\_apb\_tb\_s\_apb\_psel

Auto-extracted signal s\_apb\_psel from can\_apb\_tb.vhd - Offset: 0x1c0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.217.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.218 can\_apb\_tb\_s\_apb\_pslverr

Auto-extracted signal s\_apb\_pslverr from can\_apb\_tb.vhd - Offset: 0x1c4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.218.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.219 can\_apb\_tb\_s\_apb\_pstrb

Auto-extracted signal s\_apb\_pstrb from can\_apb\_tb.vhd - Offset: 0x1c8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.219.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.220 can\_apb\_tb\_s\_apb\_pwdata

Auto-extracted signal s\_apb\_pwdata from can\_apb\_tb.vhd - Offset: 0x1cc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.220.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.221 can\_apb\_tb\_s\_apb\_pwrite

Auto-extracted signal s\_apb\_pwrite from can\_apb\_tb.vhd - Offset: 0x1d0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.221.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.222 can\_core\_drv\_clr\_rx\_ctr

Auto-extracted signal drv\_clr\_rx\_ctr from can\_core.vhd - Offset: 0x1d4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.222.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.223 \quad can\_core\_drv\_clr\_tx\_ctr$

Auto-extracted signal drv\_clr\_tx\_ctr from can\_core.vhd - Offset: 0x1d8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.223.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.224 can\_core\_drv\_bus\_mon\_ena

Auto-extracted signal drv\_bus\_mon\_ena from can\_core.vhd - Offset: 0x1dc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.224.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.225 can\_core\_drv\_ena

Auto-extracted signal drv\_ena from can\_core.vhd - Offset: 0x1e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.225.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.226 can\_core\_rec\_ident\_i

Auto-extracted signal rec\_ident\_i from can\_core.vhd - Offset: 0x1e4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.226.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.227 can\_core\_rec\_dlc\_i

Auto-extracted signal rec\_dlc\_i from can\_core.vhd - Offset: 0x1e8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.227.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.228 can\_core\_rec\_ident\_type\_i

Auto-extracted signal rec\_ident\_type\_i from can\_core.vhd - Offset: 0x1ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.228.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.229 can\_core\_rec\_frame\_type\_i

Auto-extracted signal rec\_frame\_type\_i from can\_core.vhd - Offset: 0x1f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.229.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.230 \quad can\_core\_rec\_is\_rtr\_i$

Auto-extracted signal rec\_is\_rtr\_i from can\_core.vhd - Offset: 0x1f4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.230.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.231 can\_core\_rec\_brs\_i

Auto-extracted signal rec\_brs\_i from can\_core.vhd - Offset: 0x1f8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.231.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.232 can\_core\_rec\_esi\_i

Auto-extracted signal rec\_esi\_i from can\_core.vhd - Offset: 0x1fc - Reset default: 0x0 - Reset mask: 0xffffffff

## **2.232.1** Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.233 can\_core\_alc

Auto-extracted signal alc from can\_core.vhd - Offset: 0x200 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.233.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.234 can\_core\_erc\_capture

Auto-extracted signal erc\_capture from can\_core.vhd - Offset: 0x204 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.234.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.235 \quad can\_core\_is\_transmitter$

Auto-extracted signal is\_transmitter from can\_core.vhd - Offset: 0x208 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.235.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.236 can\_core\_is\_receiver

Auto-extracted signal is\_receiver from can\_core.vhd - Offset: 0x20c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.236.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.237 can\_core\_is\_idle

Auto-extracted signal is\_idle from can\_core.vhd - Offset: 0x210 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.237.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.238 can\_core\_arbitration\_lost\_i

Auto-extracted signal arbitration\_lost\_i from can\_core.vhd - Offset: 0x214 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.238.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.239 can core set transmitter

Auto-extracted signal set\_transmitter from can\_core.vhd - Offset: 0x218 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.239.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.240 can\_core\_set\_receiver

Auto-extracted signal set\_receiver from can\_core.vhd - Offset: 0x21c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.240.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.241 can\_core\_set\_idle

Auto-extracted signal set\_idle from can\_core.vhd - Offset: 0x220 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.241.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.242 can\_core\_is\_err\_active

Auto-extracted signal is  $\_$ err $\_$ active from can $\_$ core.vhd - Offset: 0x224 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.242.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.243 can\_core\_is\_err\_passive

Auto-extracted signal is  $err_passive$  from can\_core.vhd - Offset: 0x228 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.243.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.244 can\_core\_is\_bus\_off\_i

Auto-extracted signal is bus off i from can core.vhd - Offset: 0x22c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.244.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.245 can\_core\_err\_detected\_i

Auto-extracted signal err\_detected\_i from can\_core.vhd - Offset: 0x230 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.245.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.246 can\_core\_primary\_err

Auto-extracted signal primary\_err from can\_core.vhd - Offset: 0x234 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.246.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.247 can\_core\_act\_err\_ovr\_flag

Auto-extracted signal act\_err\_ovr\_flag from can\_core.vhd - Offset: 0x238 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.247.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.248 \quad can\_core\_err\_delim\_late}$

Auto-extracted signal err\_delim\_late from can\_core.vhd - Offset: 0x23c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.248.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.249 can\_core\_set\_err\_active

Auto-extracted signal set\_err\_active from can\_core.vhd - Offset: 0x240 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.249.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.250 can\_core\_err\_ctrs\_unchanged

Auto-extracted signal err\_ctrs\_unchanged from can\_core.vhd - Offset: 0x244 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.250.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.251 can\_core\_stuff\_enable

Auto-extracted signal stuff\_enable from can\_core.vhd - Offset: 0x248 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.251.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.252 can\_core\_destuff\_enable

Auto-extracted signal destuff\_enable from can\_core.vhd - Offset: 0x24c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.252.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.253 can\_core\_fixed\_stuff

Auto-extracted signal fixed\_stuff from can\_core.vhd - Offset: 0x250 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.253.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.254 \quad can\_core\_tx\_frame\_no\_sof$

Auto-extracted signal  $tx_frame_no_sof$  from  $can_core.vhd$  - Offset: 0x254 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.254.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.255 can\_core\_stuff\_length

Auto-extracted signal stuff\_length from can\_core.vhd - Offset: 0x258 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.255.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.256 can\_core\_dst\_ctr

Auto-extracted signal dst\_ctr from can\_core.vhd - Offset: 0x25c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.256.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.257 can\_core\_bst\_ctr

Auto-extracted signal bst\_ctr from can\_core.vhd - Offset: 0x260 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.257.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.258 can\_core\_stuff\_err

Auto-extracted signal stuff\_err from can\_core.vhd - Offset: 0x264 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.258.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.259 can\_core\_crc\_enable

Auto-extracted signal crc\_enable from can\_core.vhd - Offset: 0x268 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.259.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.260 can\_core\_crc\_spec\_enable

Auto-extracted signal crc\_spec\_enable from can\_core.vhd - Offset: 0x26c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.260.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.261 can\_core\_crc\_calc\_from\_rx

Auto-extracted signal crc\_calc\_from\_rx from can\_core.vhd - Offset: 0x270 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.261.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.262 \quad can\_core\_crc\_15$

Auto-extracted signal crc\_15 from can\_core.vhd - Offset: 0x274 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.262.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.263 can\_core\_crc\_17

Auto-extracted signal crc\_17 from can\_core.vhd - Offset: 0x278 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.263.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.264 can\_core\_crc\_21

Auto-extracted signal crc\_21 from can\_core.vhd - Offset: 0x27c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.264.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.265 can\_core\_sp\_control\_i

Auto-extracted signal sp\_control\_i from can\_core.vhd - Offset: 0x280 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.265.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.266 can\_core\_sp\_control\_q

Auto-extracted signal sp\_control\_q from can\_core.vhd - Offset: 0x284 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.266.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.267 can\_core\_sync\_control\_i

Auto-extracted signal sync\_control\_i from can\_core.vhd - Offset: 0x288 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.267.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.268 can\_core\_ssp\_reset\_i

Auto-extracted signal ssp\_reset\_i from can\_core.vhd - Offset: 0x28c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.268.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.269 can\_core\_tran\_delay\_meas\_i

Auto-extracted signal tran\_delay\_meas\_i from can\_core.vhd - Offset: 0x290 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.269.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.270 can\_core\_tran\_valid\_i

Auto-extracted signal tran\_valid\_i from can\_core.vhd - Offset: 0x294 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.270.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.271 can\_core\_rec\_valid\_i

Auto-extracted signal rec\_valid\_i from can\_core.vhd - Offset: 0x298 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.271.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.272 can\_core\_br\_shifted\_i

Auto-extracted signal br\_shifted\_i from can\_core.vhd - Offset: 0x29c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.272.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.273 can\_core\_fcs\_changed\_i

Auto-extracted signal fcs\_changed\_i from can\_core.vhd - Offset: 0x2a0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.273.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.274 can\_core\_err\_warning\_limit\_i

Auto-extracted signal err\_warning\_limit\_i from can\_core.vhd - Offset: 0x2a4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.274.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.275 \quad can\_core\_tx\_err\_ctr$

Auto-extracted signal  $tx\_err\_ctr$  from can\\_core.vhd - Offset: 0x2a8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.275.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.276 can\_core\_rx\_err\_ctr

Auto-extracted signal rx\_err\_ctr from can\_core.vhd - Offset: 0x2ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.276.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.277 \quad can\_core\_norm\_err\_ctr$

Auto-extracted signal norm\_err\_ctr from can\_core.vhd - Offset: 0x2b0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.277.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.278 can\_core\_data\_err\_ctr

Auto-extracted signal data\_err\_ctr from can\_core.vhd - Offset: 0x2b4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.278.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.279 can\_core\_pc\_tx\_trigger

Auto-extracted signal pc\_tx\_trigger from can\_core.vhd - Offset: 0x2b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.279.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.280 \quad can\_core\_pc\_rx\_trigger$

Auto-extracted signal pc\_rx\_trigger from can\_core.vhd - Offset: 0x2bc - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.280.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.281 can\_core\_pc\_tx\_data\_nbs

Auto-extracted signal pc\_tx\_data\_nbs from can\_core.vhd - Offset: 0x2c0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.281.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.282 can\_core\_pc\_rx\_data\_nbs

Auto-extracted signal pc\_rx\_data\_nbs from can\_core.vhd - Offset: 0x2c4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.282.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.283 can\_core\_crc\_data\_tx\_wbs

Auto-extracted signal crc\_data\_tx\_wbs from can\_core.vhd - Offset: 0x2c8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.283.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.284 can\_core\_crc\_data\_tx\_nbs

Auto-extracted signal crc\_data\_tx\_nbs from can\_core.vhd - Offset: 0x2cc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.284.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.285 can\_core\_crc\_data\_rx\_wbs

Auto-extracted signal crc\_data\_rx\_wbs from can\_core.vhd - Offset: 0x2d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.285.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.286 can\_core\_crc\_data\_rx\_nbs

Auto-extracted signal crc\_data\_rx\_nbs from can\_core.vhd - Offset: 0x2d4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.286.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.287 can\_core\_crc\_trig\_tx\_wbs

Auto-extracted signal crc\_trig\_tx\_wbs from can\_core.vhd - Offset: 0x2d8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.287.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.288 can\_core\_crc\_trig\_tx\_nbs

Auto-extracted signal crc\_trig\_tx\_nbs from can\_core.vhd - Offset: 0x2dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.288.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.289 \quad can\_core\_crc\_trig\_rx\_wbs}$

Auto-extracted signal crc\_trig\_rx\_wbs from can\_core.vhd - Offset: 0x2e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.289.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.290 \quad can\_core\_crc\_trig\_rx\_nbs$

Auto-extracted signal crc\_trig\_rx\_nbs from can\_core.vhd - Offset: 0x2e4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.290.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.291 can\_core\_bst\_data\_in

Auto-extracted signal bst\_data\_in from can\_core.vhd - Offset: 0x2e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.291.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.292 can\_core\_bst\_data\_out

Auto-extracted signal bst\_data\_out from can\_core.vhd - Offset: 0x2ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.292.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.293 can\_core\_bst\_trigger

Auto-extracted signal bst\_trigger from can\_core.vhd - Offset: 0x2f0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.293.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.294 can\_core\_data\_halt

Auto-extracted signal data\_halt from can\_core.vhd - Offset: 0x2f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.294.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.295 can\_core\_bds\_data\_in

Auto-extracted signal bds\_data\_in from can\_core.vhd - Offset: 0x2f8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.295.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.296 can\_core\_bds\_data\_out

Auto-extracted signal bds\_data\_out from can\_core.vhd - Offset: 0x2fc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.296.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.297 can\_core\_bds\_trigger

Auto-extracted signal bds\_trigger from can\_core.vhd - Offset: 0x300 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.297.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.298 can\_core\_destuffed

Auto-extracted signal destuffed from can\_core.vhd - Offset: 0x304 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.298.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.299 \quad can\_core\_tx\_ctr$

Auto-extracted signal  $tx\_ctr$  from  $can\_core.vhd$  - Offset: 0x308 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.299.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.300 can\_core\_rx\_ctr

Auto-extracted signal rx\_ctr from can\_core.vhd - Offset: 0x30c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.300.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.301 can\_core\_tx\_data\_wbs\_i

Auto-extracted signal  $tx_data_wbs_i$  from  $can_core.vhd$  - Offset: 0x310 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.301.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.302 can\_core\_lpb\_dominant

Auto-extracted signal lpb\_dominant from can\_core.vhd - Offset: 0x314 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.302.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.303 can\_core\_form\_err

Auto-extracted signal form\_err from can\_core.vhd - Offset: 0x318 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.303.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.304 can\_core\_ack\_err

Auto-extracted signal ack\_err from can\_core.vhd - Offset: 0x31c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.304.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.305 \quad can\_core\_crc\_err$

Auto-extracted signal crc\_err from can\_core.vhd - Offset: 0x320 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.305.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.306 can\_core\_is\_arbitration

Auto-extracted signal is\_arbitration from can\_core.vhd - Offset: 0x324 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.306.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.307 can\_core\_is\_control

Auto-extracted signal is\_control from can\_core.vhd - Offset: 0x328 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.307.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.308 can\_core\_is\_data

Auto-extracted signal is\_data from can\_core.vhd - Offset: 0x32c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.308.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.309 can\_core\_is\_stuff\_count

Auto-extracted signal is stuff count from can core.vhd - Offset: 0x330 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.309.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.310 can\_core\_is\_crc

Auto-extracted signal is  $\_$  crc from can $\_$  core.vhd - Offset: 0x334 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.310.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.311 can\_core\_is\_crc\_delim

Auto-extracted signal is  $\_$ crc $\_$ delim from can $\_$ core.vhd - Offset: 0x338 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.311.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.312 can\_core\_is\_ack\_field

Auto-extracted signal is \_ack\_field from can\_core.vhd - Offset: 0x33c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.312.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.313 can\_core\_is\_ack\_delim

Auto-extracted signal is  $ack_delim$  from can\_core.vhd - Offset: 0x340 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.313.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.314 can\_core\_is\_eof

Auto-extracted signal is eof from can core.vhd - Offset: 0x344 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.314.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.315 can\_core\_is\_err\_frm

Auto-extracted signal is\_err\_frm from can\_core.vhd - Offset: 0x348 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.315.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.316 can\_core\_is\_intermission

Auto-extracted signal is\_intermission from can\_core.vhd - Offset: 0x34c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.316.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.317 can\_core\_is\_suspend

Auto-extracted signal is\_suspend from can\_core.vhd - Offset: 0x350 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.317.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.318 can\_core\_is\_overload\_i

Auto-extracted signal is\_overload\_i from can\_core.vhd - Offset: 0x354 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.318.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.319 can\_core\_is\_sof

Auto-extracted signal is\_sof from can\_core.vhd - Offset: 0x358 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.319.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.320 can\_core\_sof\_pulse\_i

Auto-extracted signal sof\_pulse\_i from can\_core.vhd - Offset: 0x35c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.320.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.321 can\_core\_load\_init\_vect

Auto-extracted signal load\_init\_vect from can\_core.vhd - Offset: 0x360 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.321.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.322 can\_core\_retr\_ctr\_i

Auto-extracted signal retr\_ctr\_i from can\_core.vhd - Offset: 0x364 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.322.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.323 can\_core\_decrement\_rec

Auto-extracted signal decrement\_rec from can\_core.vhd - Offset: 0x368 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.323.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.324 can\_core\_bit\_err\_after\_ack\_err

Auto-extracted signal bit\_err\_after\_ack\_err from can\_core.vhd - Offset: 0x36c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.324.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.325 can\_core\_is\_pexs

Auto-extracted signal is pexs from can core.vhd - Offset: 0x370 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.325.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.326 can\_crc\_drv\_fd\_type

Auto-extracted signal drv\_fd\_type from can\_crc.vhd - Offset: 0x374 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.326.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.327 can\_crc\_init\_vect\_15

Auto-extracted signal init\_vect\_15 from can\_crc.vhd - Offset: 0x378 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.327.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.328 can\_crc\_init\_vect\_17

Auto-extracted signal init\_vect\_17 from can\_crc.vhd - Offset: 0x37c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.328.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.329 can\_crc\_init\_vect\_21

Auto-extracted signal init\_vect\_21 from can\_crc.vhd - Offset: 0x380 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.329.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.330 can\_crc\_crc\_17\_21\_data\_in

Auto-extracted signal crc\_17\_21\_data\_in from can\_crc.vhd - Offset: 0x384 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.330.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.331 can\_crc\_crc\_ $17_21$ \_trigger

Auto-extracted signal crc\_17\_21\_trigger from can\_crc.vhd - Offset: 0x388 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.331.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.332 can\_crc\_crc\_15\_data\_in

Auto-extracted signal crc\_15\_data\_in from can\_crc.vhd - Offset: 0x38c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.332.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.333 can\_crc\_crc\_15\_trigger

Auto-extracted signal crc\_15\_trigger from can\_crc.vhd - Offset: 0x390 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.333.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.334 can\_crc\_crc\_ena\_15

Auto-extracted signal crc\_ena\_15 from can\_crc.vhd - Offset: 0x394 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.334.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.335 \quad can\_crc\_crc\_ena\_17\_21$

Auto-extracted signal crc\_ena\_17\_21 from can\_crc.vhd - Offset: 0x398 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.335.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.336 can\_top\_ahb\_ctu\_can\_data\_in

Auto-extracted signal ctu\_can\_data\_in from can\_top\_ahb.vhd - Offset: 0x39c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.336.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.337 can\_top\_ahb\_ctu\_can\_data\_out

Auto-extracted signal ctu\_can\_data\_out from can\_top\_ahb.vhd - Offset: 0x3a0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.337.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.338 can\_top\_ahb\_ctu\_can\_adress

Auto-extracted signal ctu\_can\_adress from can\_top\_ahb.vhd - Offset: 0x3a4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.338.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.339 can\_top\_ahb\_ctu\_can\_scs

Auto-extracted signal ctu\_can\_scs from can\_top\_ahb.vhd - Offset: 0x3a8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.339.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.340 can\_top\_ahb\_ctu\_can\_srd

Auto-extracted signal ctu\_can\_srd from can\_top\_ahb.vhd - Offset: 0x3ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.340.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.341 can\_top\_ahb\_ctu\_can\_swr

Auto-extracted signal ctu\_can\_swr from can\_top\_ahb.vhd - Offset: 0x3b0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.341.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.342 can\_top\_ahb\_ctu\_can\_sbe

Auto-extracted signal ctu\_can\_sbe from can\_top\_ahb.vhd - Offset: 0x3b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.342.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.343 can\_top\_ahb\_res\_n\_out\_i

Auto-extracted signal res\_n\_out\_i from can\_top\_ahb.vhd - Offset: 0x3b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.343.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.344 can\_top\_apb\_reg\_data\_in

Auto-extracted signal reg\_data\_in from can\_top\_apb.vhd - Offset: 0x3bc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.344.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.345 can\_top\_apb\_reg\_data\_out

Auto-extracted signal reg\_data\_out from can\_top\_apb.vhd - Offset: 0x3c0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.345.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.346 can\_top\_apb\_reg\_addr

Auto-extracted signal reg\_addr from can\_top\_apb.vhd - Offset: 0x3c4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.346.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.347 can\_top\_apb\_reg\_be

Auto-extracted signal reg\_be from can\_top\_apb.vhd - Offset: 0x3c8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.347.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.348 can\_top\_apb\_reg\_rden

 $Auto-extracted\ signal\ reg\_rden\ from\ can\_top\_apb.vhd\ -\ Offset:\ {\tt 0x3cc}\ -\ Reset\ default:\ {\tt 0x0}\ -\ Reset\ mask:\ {\tt 0xffffffff}$ 

### 2.348.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.349 can\_top\_apb\_reg\_wren

Auto-extracted signal reg\_wren from can\_top\_apb.vhd - Offset: 0x3d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.349.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.350 can\_top\_level\_drv\_bus

Auto-extracted signal drv\_bus from can\_top\_level.vhd - Offset: 0x3d4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.350.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.351 can\_top\_level\_stat\_bus

Auto-extracted signal stat\_bus from can\_top\_level.vhd - Offset: 0x3d8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.351.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.352 can\_top\_level\_res\_n\_sync

Auto-extracted signal res\_n\_sync from can\_top\_level.vhd - Offset: 0x3dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.352.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.353 can\_top\_level\_res\_core\_n

Auto-extracted signal res\_core\_n from can\_top\_level.vhd - Offset: 0x3e0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.353.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.354 can\_top\_level\_res\_soft\_n

Auto-extracted signal res\_soft\_n from can\_top\_level.vhd - Offset: 0x3e4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.354.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.355 can\_top\_level\_sp\_control

Auto-extracted signal sp\_control from can\_top\_level.vhd - Offset: 0x3e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.355.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.356 can\_top\_level\_rx\_buf\_size

Auto-extracted signal  $rx\_buf\_size$  from  $can\_top\_level.vhd$  - Offset: 0x3ec - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.356.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.357 can\_top\_level\_rx\_full

Auto-extracted signal rx\_full from can\_top\_level.vhd - Offset: 0x3f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.357.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.358 can\_top\_level\_rx\_empty

Auto-extracted signal rx\_empty from can\_top\_level.vhd - Offset: 0x3f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.358.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.359 can\_top\_level\_rx\_frame\_count

Auto-extracted signal rx\_frame\_count from can\_top\_level.vhd - Offset: 0x3f8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.359.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.360 can\_top\_level\_rx\_mem\_free

Auto-extracted signal rx\_mem\_free from can\_top\_level.vhd - Offset: 0x3fc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.360.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.361 can\_top\_level\_rx\_read\_pointer

Auto-extracted signal rx\_read\_pointer from can\_top\_level.vhd - Offset: 0x400 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.361.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.362 can\_top\_level\_rx\_write\_pointer

Auto-extracted signal rx\_write\_pointer from can\_top\_level.vhd - Offset: 0x404 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.362.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.363 can\_top\_level\_rx\_data\_overrun

Auto-extracted signal rx\_data\_overrun from can\_top\_level.vhd - Offset: 0x408 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.363.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.364 can\_top\_level\_rx\_read\_buff

Auto-extracted signal rx\_read\_buff from can\_top\_level.vhd - Offset: 0x40c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.364.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.365 can\_top\_level\_rx\_mof

Auto-extracted signal rx\_mof from can\_top\_level.vhd - Offset: 0x410 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.365.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.366 can\_top\_level\_txtb\_port\_a\_data

Auto-extracted signal txtb\_port\_a\_data from can\_top\_level.vhd - Offset: 0x414 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.366.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.367 can\_top\_level\_txtb\_port\_a\_address

Auto-extracted signal  $txtb\_port\_a\_address$  from  $can\_top\_level.vhd$  - Offset: 0x418 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.367.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.368 can\_top\_level\_txtb\_port\_a\_cs

Auto-extracted signal txtb\_port\_a\_cs from can\_top\_level.vhd - Offset: 0x41c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.368.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.369 can\_top\_level\_txtb\_port\_a\_be

Auto-extracted signal txtb\_port\_a\_be from can\_top\_level.vhd - Offset: 0x420 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.369.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.370 can\_top\_level\_txtb\_sw\_cmd\_index

Auto-extracted signal txtb\_sw\_cmd\_index from can\_top\_level.vhd - Offset: 0x424 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.370.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.371 \quad can\_top\_level\_txt\_buf\_failed\_bof$

Auto-extracted signal  $txt\_buf\_failed\_bof$  from  $can\_top\_level.vhd$  - Offset: 0x428 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.371.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.372 can\_top\_level\_int\_vector

Auto-extracted signal int\_vector from can\_top\_level.vhd - Offset: 0x42c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.372.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.373 can\_top\_level\_int\_ena

Auto-extracted signal int\_ena from can\_top\_level.vhd - Offset: 0x430 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.373.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.374 can\_top\_level\_int\_mask

Auto-extracted signal int\_mask from can\_top\_level.vhd - Offset: 0x434 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.374.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.375 can\_top\_level\_rec\_ident

Auto-extracted signal rec\_ident from can\_top\_level.vhd - Offset: 0x438 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.375.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.376 can\_top\_level\_rec\_dlc

Auto-extracted signal rec\_dlc from can\_top\_level.vhd - Offset: 0x43c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.376.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.377 can\_top\_level\_rec\_ident\_type

Auto-extracted signal rec\_ident\_type from can\_top\_level.vhd - Offset: 0x440 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.377.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.378 can\_top\_level\_rec\_frame\_type

Auto-extracted signal rec\_frame\_type from can\_top\_level.vhd - Offset: 0x444 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.378.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.379 can\_top\_level\_rec\_is\_rtr

Auto-extracted signal rec\_is\_rtr from can\_top\_level.vhd - Offset: 0x448 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.379.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.380 \quad can\_top\_level\_rec\_brs$

Auto-extracted signal rec\_brs from can\_top\_level.vhd - Offset: 0x44c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.380.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.381 can\_top\_level\_rec\_esi

Auto-extracted signal rec\_esi from can\_top\_level.vhd - Offset: 0x450 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.381.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.382 can\_top\_level\_store\_data\_word

Auto-extracted signal store\_data\_word from can\_top\_level.vhd - Offset: 0x454 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.382.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.383 can\_top\_level\_sof\_pulse

Auto-extracted signal sof\_pulse from can\_top\_level.vhd - Offset: 0x458 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.383.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.384 can\_top\_level\_store\_metadata

Auto-extracted signal store\_metadata from can\_top\_level.vhd - Offset: 0x45c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.384.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.385 can\_top\_level\_store\_data

Auto-extracted signal store\_data from can\_top\_level.vhd - Offset: 0x460 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.385.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.386 can\_top\_level\_rec\_valid

Auto-extracted signal rec\_valid from can\_top\_level.vhd - Offset: 0x464 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.386.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.387 can\_top\_level\_rec\_abort

Auto-extracted signal rec\_abort from can\_top\_level.vhd - Offset: 0x468 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.387.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.388 can\_top\_level\_store\_metadata\_f

Auto-extracted signal store\_metadata\_f from can\_top\_level.vhd - Offset: 0x46c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.388.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.389 can\_top\_level\_store\_data\_f

Auto-extracted signal store\_data\_f from can\_top\_level.vhd - Offset: 0x470 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.389.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.390 can\_top\_level\_rec\_valid\_f

Auto-extracted signal rec\_valid\_f from can\_top\_level.vhd - Offset: 0x474 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.390.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.391 can\_top\_level\_rec\_abort\_f

Auto-extracted signal rec\_abort\_f from can\_top\_level.vhd - Offset: 0x478 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.391.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.392 can\_top\_level\_txtb\_hw\_cmd\_int

Auto-extracted signal txtb\_hw\_cmd\_int from can\_top\_level.vhd - Offset: 0x47c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.392.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.393 can\_top\_level\_is\_bus\_off

Auto-extracted signal is\_bus\_off from can\_top\_level.vhd - Offset: 0x480 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.393.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.394 can\_top\_level\_txtb\_available

Auto-extracted signal  $txtb_available$  from  $can_top_level.vhd$  - Offset: 0x484 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.394.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.395 can\_top\_level\_txtb\_port\_b\_clk\_en

Auto-extracted signal  $txtb\_port\_b\_clk\_en$  from can\\_top\\_level.vhd - Offset: 0x488 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.395.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.396 can\_top\_level\_tran\_dlc

Auto-extracted signal tran\_dlc from can\_top\_level.vhd - Offset: 0x48c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.396.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.397 can\_top\_level\_tran\_is\_rtr

Auto-extracted signal tran\_is\_rtr from can\_top\_level.vhd - Offset: 0x490 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.397.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.398 can\_top\_level\_tran\_ident\_type

Auto-extracted signal tran\_ident\_type from can\_top\_level.vhd - Offset: 0x494 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.398.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.399 can\_top\_level\_tran\_frame\_type

Auto-extracted signal tran\_frame\_type from can\_top\_level.vhd - Offset: 0x498 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.399.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.400 can\_top\_level\_tran\_brs

Auto-extracted signal tran\_brs from can\_top\_level.vhd - Offset: 0x49c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.400.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.401 can\_top\_level\_tran\_identifier

Auto-extracted signal tran\_identifier from can\_top\_level.vhd - Offset: 0x4a0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.401.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.402 can\_top\_level\_tran\_word

Auto-extracted signal tran\_word from can\_top\_level.vhd - Offset: 0x4a4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.402.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.403 can\_top\_level\_tran\_frame\_valid

Auto-extracted signal tran\_frame\_valid from can\_top\_level.vhd - Offset: 0x4a8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.403.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.404 can\_top\_level\_txtb\_changed

Auto-extracted signal txtb\_changed from can\_top\_level.vhd - Offset: 0x4ac - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.404.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.405 can\_top\_level\_txtb\_clk\_en

Auto-extracted signal txtb\_clk\_en from can\_top\_level.vhd - Offset: 0x4b0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.405.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.406 can\_top\_level\_err\_detected

Auto-extracted signal err\_detected from can\_top\_level.vhd - Offset: 0x4b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.406.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.407 can\_top\_level\_fcs\_changed

Auto-extracted signal fcs\_changed from can\_top\_level.vhd - Offset: 0x4b8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.407.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.408 can\_top\_level\_err\_warning\_limit

Auto-extracted signal err\_warning\_limit from can\_top\_level.vhd - Offset: 0x4bc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.408.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.409 can\_top\_level\_arbitration\_lost

Auto-extracted signal arbitration\_lost from can\_top\_level.vhd - Offset: 0x4c0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.409.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.410 can\_top\_level\_tran\_valid

Auto-extracted signal tran\_valid from can\_top\_level.vhd - Offset: 0x4c4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.410.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.411 can\_top\_level\_br\_shifted

Auto-extracted signal br\_shifted from can\_top\_level.vhd - Offset: 0x4c8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.411.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.412 can\_top\_level\_is\_overload

Auto-extracted signal is\_overload from can\_top\_level.vhd - Offset: 0x4cc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.412.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.413 can\_top\_level\_rx\_triggers

Auto-extracted signal rx\_triggers from can\_top\_level.vhd - Offset: 0x4d0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.413.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.414 can\_top\_level\_tx\_trigger

Auto-extracted signal tx\_trigger from can\_top\_level.vhd - Offset: 0x4d4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.414.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.415 can\_top\_level\_sync\_control

Auto-extracted signal sync\_control from can\_top\_level.vhd - Offset: 0x4d8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.415.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.416 can\_top\_level\_no\_pos\_resync

Auto-extracted signal no\_pos\_resync from can\_top\_level.vhd - Offset: 0x4dc - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.416.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.417 can\_top\_level\_nbt\_ctrs\_en

Auto-extracted signal nbt\_ctrs\_en from can\_top\_level.vhd - Offset: 0x4e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.417.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.418 can\_top\_level\_dbt\_ctrs\_en

Auto-extracted signal dbt\_ctrs\_en from can\_top\_level.vhd - Offset: 0x4e4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.418.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.419 can\_top\_level\_trv\_delay

Auto-extracted signal trv\_delay from can\_top\_level.vhd - Offset: 0x4e8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.419.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.420 can\_top\_level\_rx\_data\_wbs

Auto-extracted signal rx\_data\_wbs from can\_top\_level.vhd - Offset: 0x4ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.420.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.421 can\_top\_level\_tx\_data\_wbs

Auto-extracted signal  $tx_data_wbs$  from  $can_top_level.vhd$  - Offset: 0x4f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.421.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.422 can\_top\_level\_ssp\_reset

Auto-extracted signal ssp\_reset from can\_top\_level.vhd - Offset: 0x4f4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.422.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.423 can\_top\_level\_tran\_delay\_meas

Auto-extracted signal tran\_delay\_meas from can\_top\_level.vhd - Offset: 0x4f8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.423.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.424 can\_top\_level\_bit\_err

Auto-extracted signal bit\_err from can\_top\_level.vhd - Offset: 0x4fc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.424.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.425 can\_top\_level\_sample\_sec

Auto-extracted signal sample\_sec from can\_top\_level.vhd - Offset: 0x500 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.425.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.426 can\_top\_level\_btmc\_reset

Auto-extracted signal btmc\_reset from can\_top\_level.vhd - Offset: 0x504 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.426.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.427 can\_top\_level\_dbt\_measure\_start

Auto-extracted signal dbt\_measure\_start from can\_top\_level.vhd - Offset: 0x508 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.427.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.428 can\_top\_level\_gen\_first\_ssp

Auto-extracted signal gen\_first\_ssp from can\_top\_level.vhd - Offset: 0x50c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.428.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.429 can\_top\_level\_sync\_edge

Auto-extracted signal sync\_edge from can\_top\_level.vhd - Offset: 0x510 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.429.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.430 can\_top\_level\_tq\_edge

Auto-extracted signal tq\_edge from can\_top\_level.vhd - Offset: 0x514 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.430.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.431 can\_top\_level\_tst\_rdata\_rx\_buf

Auto-extracted signal tst\_rdata\_rx\_buf from can\_top\_level.vhd - Offset: 0x518 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.431.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.432 clk\_gate\_clk\_en\_q

Auto-extracted signal clk\_en\_q from clk\_gate.vhd - Offset: 0x51c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.432.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.433 control\_counter\_ctrl\_ctr\_ce

Auto-extracted signal  $ctrl\_ctr\_ce$  from  $control\_counter.vhd$  - Offset: 0x520 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.433.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.434 control\_counter\_compl\_ctr\_ce

Auto-extracted signal compl\_ctr\_ce from control\_counter.vhd - Offset: 0x524 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.434.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.435 control\_registers\_reg\_map\_reg\_sel

Auto-extracted signal reg\_sel from control\_registers\_reg\_map.vhd - Offset: 0x528 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.435.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.436 control\_registers\_reg\_map\_read\_data\_mux\_in

Auto-extracted signal read\_data\_mux\_in from control\_registers\_reg\_map.vhd - Offset: 0x52c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.436.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.437 control\_registers\_reg\_map\_read\_data\_mask\_n

Auto-extracted signal read\_data\_mask\_n from control\_registers\_reg\_map.vhd - Offset: 0x530 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.437.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.438 control\_registers\_reg\_map\_read\_mux\_ena

Auto-extracted signal read\_mux\_ena from control\_registers\_reg\_map.vhd - Offset: 0x534 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.438.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.439 crc\_calc\_crc\_q

Auto-extracted signal crc\_q from crc\_calc.vhd - Offset: 0x538 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.439.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.440 \quad crc\_calc\_crc\_nxt$

Auto-extracted signal crc\_nxt from crc\_calc.vhd - Offset: 0x53c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.440.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.441 crc\_calc\_crc\_shift

Auto-extracted signal crc\_shift from crc\_calc.vhd - Offset: 0x540 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.441.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.442 crc\_calc\_crc\_shift\_n\_xor

Auto-extracted signal crc\_shift\_n\_xor from crc\_calc.vhd - Offset: 0x544 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.442.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.443 crc\_calc\_crc\_d

Auto-extracted signal crc\_d from crc\_calc.vhd - Offset: 0x548 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.443.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.444 crc\_calc\_crc\_ce

Auto-extracted signal crc\_ce from crc\_calc.vhd - Offset: 0x54c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.444.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.445 data\_edge\_detector\_rx\_data\_prev

Auto-extracted signal rx\_data\_prev from data\_edge\_detector.vhd - Offset: 0x550 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.445.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.446} \quad data\_edge\_detector\_tx\_data\_prev$

Auto-extracted signal  $tx_data_prev$  from  $data_edge_detector.vhd$  - Offset: 0x554 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.446.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.447 data\_edge\_detector\_rx\_data\_sync\_prev

Auto-extracted signal rx\_data\_sync\_prev from data\_edge\_detector.vhd - Offset: 0x558 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.447.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.448 data\_edge\_detector\_rx\_edge\_i

Auto-extracted signal rx\_edge\_i from data\_edge\_detector.vhd - Offset: 0x55c - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.448.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.449 \quad data\_edge\_detector\_tx\_edge\_i}$

Auto-extracted signal tx\_edge\_i from data\_edge\_detector.vhd - Offset: 0x560 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.449.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.450 data\_mux\_sel\_data

Auto-extracted signal sel\_data from data\_mux.vhd - Offset: 0x564 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.450.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.451 data\_mux\_saturated\_data

Auto-extracted signal saturated\_data from data\_mux.vhd - Offset: 0x568 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.451.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.452 data mux masked data

Auto-extracted signal masked\_data from data\_mux.vhd - Offset: 0x56c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.452.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.453 \quad dlc\_decoder\_data\_len\_8\_to\_64$

Auto-extracted signal data\_len\_8\_to\_64 from dlc\_decoder.vhd - Offset: 0x570 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.453.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.454 dlc\_decoder\_data\_len\_can\_2\_0

Auto-extracted signal data\_len\_can\_2\_0 from dlc\_decoder.vhd - Offset: 0x574 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.454.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.455 dlc\_decoder\_data\_len\_can\_fd

Auto-extracted signal data\_len\_can\_fd from dlc\_decoder.vhd - Offset: 0x578 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.455.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.456 endian\_swapper\_swapped

Auto-extracted signal swapped from endian\_swapper.vhd - Offset: 0x57c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.456.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.457 \quad err\_counters\_tx\_err\_ctr\_ce$

Auto-extracted signal  $tx\_err\_ctr\_ce$  from  $err\_counters.vhd$  - Offset: 0x580 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.457.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.458 \quad err\_counters\_rx\_err\_ctr\_ce}$

Auto-extracted signal  $rx_err_ctr_ce$  from  $err_counters.vhd$  - Offset: 0x584 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.458.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.459 \quad err\_counters\_modif\_tx\_ctr$

Auto-extracted signal modif\_tx\_ctr from err\_counters.vhd - Offset: 0x588 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.459.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.460 err\_counters\_modif\_rx\_ctr

Auto-extracted signal modif\_rx\_ctr from err\_counters.vhd - Offset: 0x58c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.460.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.461 err\_counters\_nom\_err\_ctr\_ce

Auto-extracted signal nom\_err\_ctr\_ce from err\_counters.vhd - Offset: 0x590 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.461.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.462 \quad err\_counters\_data\_err\_ctr\_ce$

Auto-extracted signal data\_err\_ctr\_ce from err\_counters.vhd - Offset: 0x594 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.462.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.463 err\_counters\_res\_err\_ctrs\_d

Auto-extracted signal res\_err\_ctrs\_d from err\_counters.vhd - Offset: 0x598 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.463.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.464 \quad err\_counters\_res\_err\_ctrs\_q}$

Auto-extracted signal res\_err\_ctrs\_q from err\_counters.vhd - Offset: 0x59c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.464.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.465 err\_counters\_res\_err\_ctrs\_q\_scan

Auto-extracted signal res\_err\_ctrs\_q\_scan from err\_counters.vhd - Offset: 0x5a0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.465.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.466 err\_detector\_err\_frm\_req\_i

Auto-extracted signal err\_frm\_req\_i from err\_detector.vhd - Offset: 0x5a4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.466.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.467 \quad err\_detector\_err\_type\_d}$

Auto-extracted signal err\_type\_d from err\_detector.vhd - Offset: 0x5a8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.467.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.468 err\_detector\_err\_type\_q

Auto-extracted signal err\_type\_q from err\_detector.vhd - Offset: 0x5ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.468.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.469 err\_detector\_err\_pos\_q

Auto-extracted signal err\_pos\_q from err\_detector.vhd - Offset: 0x5b0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.469.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.470 \ err\_detector\_form\_err\_i}$

Auto-extracted signal form\_err\_i from err\_detector.vhd - Offset: 0x5b4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.470.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.471 \quad err\_detector\_crc\_match\_c$

Auto-extracted signal crc\_match\_c from err\_detector.vhd - Offset: 0x5b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.471.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.472 err\_detector\_crc\_match\_d

Auto-extracted signal crc\_match\_d from err\_detector.vhd - Offset: 0x5bc - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.472.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.473 err\_detector\_crc\_match\_q

Auto-extracted signal crc\_match\_q from err\_detector.vhd - Offset: 0x5c0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.473.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.474 err\_detector\_dst\_ctr\_grey

Auto-extracted signal dst\_ctr\_grey from err\_detector.vhd - Offset: 0x5c4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.474.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.475 err\_detector\_dst\_parity

Auto-extracted signal dst\_parity from err\_detector.vhd - Offset: 0x5c8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.475.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.476 err\_detector\_stuff\_count\_check

Auto-extracted signal stuff\_count\_check from err\_detector.vhd - Offset: 0x5cc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.476.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.477 err\_detector\_crc\_15\_ok

Auto-extracted signal crc\_15\_ok from err\_detector.vhd - Offset: 0x5d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.477.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.478 err\_detector\_crc\_17\_ok

Auto-extracted signal crc\_17\_ok from err\_detector.vhd - Offset: 0x5d4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.478.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.479 err\_detector\_crc\_21\_ok

Auto-extracted signal  $crc_21$ \_ok from  $err_detector.vhd$  - Offset: 0x5d8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.479.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.480 \quad err\_detector\_stuff\_count\_ok$

Auto-extracted signal stuff\_count\_ok from err\_detector.vhd - Offset: 0x5dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.480.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.481 \quad err\_detector\_rx\_crc\_15$

Auto-extracted signal rx\_crc\_15 from err\_detector.vhd - Offset: 0x5e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.481.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.482 err\_detector\_rx\_crc\_17

Auto-extracted signal rx\_crc\_17 from err\_detector.vhd - Offset: 0x5e4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.482.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.483 \quad err\_detector\_rx\_crc\_21$

Auto-extracted signal rx\_crc\_21 from err\_detector.vhd - Offset: 0x5e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.483.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.484 fault\_confinement\_drv\_ewl

Auto-extracted signal drv\_ewl from fault\_confinement.vhd - Offset: 0x5ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.484.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.485 fault\_confinement\_drv\_erp

Auto-extracted signal drv\_erp from fault\_confinement.vhd - Offset: 0x5f0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.485.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.486 fault\_confinement\_drv\_ctr\_val

Auto-extracted signal drv\_ctr\_val from fault\_confinement.vhd - Offset: 0x5f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.486.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.487 fault\_confinement\_drv\_ctr\_sel

Auto-extracted signal drv\_ctr\_sel from fault\_confinement.vhd - Offset: 0x5f8 - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.487.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.488 fault\_confinement\_drv\_ena

Auto-extracted signal drv\_ena from fault\_confinement.vhd - Offset: 0x5fc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.488.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.489 fault\_confinement\_tx\_err\_ctr\_i

Auto-extracted signal  $tx_err_ctr_i$  from fault\_confinement.vhd - Offset: 0x600 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.489.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.490 fault\_confinement\_rx\_err\_ctr\_i

Auto-extracted signal rx\_err\_ctr\_i from fault\_confinement.vhd - Offset: 0x604 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.490.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.491 fault\_confinement\_inc\_one

Auto-extracted signal inc\_one from fault\_confinement.vhd - Offset: 0x608 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.491.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.492 fault\_confinement\_inc\_eight

Auto-extracted signal inc\_eight from fault\_confinement.vhd - Offset: 0x60c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.492.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.493 fault\_confinement\_dec\_one

Auto-extracted signal dec\_one from fault\_confinement.vhd - Offset: 0x610 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.493.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.494 fault\_confinement\_drv\_rom\_ena

Auto-extracted signal drv\_rom\_ena from fault\_confinement.vhd - Offset: 0x614 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.494.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.495 fault\_confinement\_fsm\_tx\_err\_ctr\_mt\_erp

Auto-extracted signal  $tx\_err\_ctr\_mt\_erp$  from fault\\_confinement\\_fsm.vhd - Offset: 0x618 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.495.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.496 fault\_confinement\_fsm\_rx\_err\_ctr\_mt\_erp

Auto-extracted signal  $rx\_err\_ctr\_mt\_erp$  from fault\\_confinement\\_fsm.vhd - Offset: 0x61c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.496.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.497 fault confinement fsm tx err ctr mt ewl

Auto-extracted signal  $tx\_err\_ctr\_mt\_ewl$  from fault\\_confinement\\_fsm.vhd - Offset: 0x620 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.497.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.498 fault\_confinement\_fsm\_rx\_err\_ctr\_mt\_ewl

Auto-extracted signal rx\_err\_ctr\_mt\_ewl from fault\_confinement\_fsm.vhd - Offset: 0x624 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.498.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.499 fault\_confinement\_fsm\_tx\_err\_ctr\_mt\_255

Auto-extracted signal  $tx\_err\_ctr\_mt\_255$  from fault\\_confinement\\_fsm.vhd - Offset: 0x628 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.499.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.500 \quad fault\_confinement\_fsm\_err\_warning\_limit\_d$

Auto-extracted signal err\_warning\_limit\_d from fault\_confinement\_fsm.vhd - Offset: 0x62c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.500.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.501 fault\_confinement\_fsm\_err\_warning\_limit\_q

Auto-extracted signal err\_warning\_limit\_q from fault\_confinement\_fsm.vhd - Offset: 0x630 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.501.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.502 fault\_confinement\_fsm\_fc\_fsm\_res\_d

Auto-extracted signal fc\_fsm\_res\_d from fault\_confinement\_fsm.vhd - Offset: 0x634 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.502.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.503 fault\_confinement\_fsm\_fc\_fsm\_res\_q

Auto-extracted signal fc\_fsm\_res\_q from fault\_confinement\_fsm.vhd - Offset: 0x638 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.503.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.504 fault\_confinement\_rules\_inc\_one\_i

Auto-extracted signal inc\_one\_i from fault\_confinement\_rules.vhd - Offset: 0x63c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.504.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.505 fault\_confinement\_rules\_inc\_eight\_i

Auto-extracted signal inc\_eight\_i from fault\_confinement\_rules.vhd - Offset: 0x640 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.505.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.506 frame\_filters\_drv\_filter\_A\_mask

Auto-extracted signal drv\_filter\_A\_mask from frame\_filters.vhd - Offset: 0x644 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.506.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.507 frame\_filters\_drv\_filter\_A\_ctrl

Auto-extracted signal drv\_filter\_A\_ctrl from frame\_filters.vhd - Offset: 0x648 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.507.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.508 frame\_filters\_drv\_filter\_A\_bits

Auto-extracted signal drv\_filter\_A\_bits from frame\_filters.vhd - Offset: 0x64c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.508.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.509 frame\_filters\_int\_filter\_A\_valid

Auto-extracted signal int\_filter\_A\_valid from frame\_filters.vhd - Offset: 0x650 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.509.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.510 frame\_filters\_drv\_filter\_B\_mask

Auto-extracted signal drv\_filter\_B\_mask from frame\_filters.vhd - Offset: 0x654 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.510.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.511 frame\_filters\_drv\_filter\_B\_ctrl

Auto-extracted signal drv\_filter\_B\_ctrl from frame\_filters.vhd - Offset: 0x658 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.511.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.512 frame\_filters\_drv\_filter\_B\_bits

Auto-extracted signal drv\_filter\_B\_bits from frame\_filters.vhd - Offset: 0x65c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.512.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.513 frame\_filters\_int\_filter\_B\_valid

Auto-extracted signal int\_filter\_B\_valid from frame\_filters.vhd - Offset: 0x660 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.513.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.514 frame\_filters\_drv\_filter\_C\_mask

Auto-extracted signal drv\_filter\_C\_mask from frame\_filters.vhd - Offset: 0x664 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.514.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.515 \quad frame\_filters\_drv\_filter\_C\_ctrl$

Auto-extracted signal drv\_filter\_C\_ctrl from frame\_filters.vhd - Offset: 0x668 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.515.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.516 frame\_filters\_drv\_filter\_C\_bits

Auto-extracted signal drv\_filter\_C\_bits from frame\_filters.vhd - Offset: 0x66c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.516.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.517 frame\_filters\_int\_filter\_C\_valid

Auto-extracted signal int\_filter\_C\_valid from frame\_filters.vhd - Offset: 0x670 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.517.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.518 \quad frame\_filters\_drv\_filter\_ran\_ctrl}$

Auto-extracted signal drv\_filter\_ran\_ctrl from frame\_filters.vhd - Offset: 0x674 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.518.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.519 frame\_filters\_drv\_filter\_ran\_lo\_th

Auto-extracted signal drv\_filter\_ran\_lo\_th from frame\_filters.vhd - Offset: 0x678 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.519.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.520 frame\_filters\_drv\_filter\_ran\_hi\_th

Auto-extracted signal drv\_filter\_ran\_hi\_th from frame\_filters.vhd - Offset: 0x67c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.520.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.521 frame filters int filter ran valid

Auto-extracted signal int\_filter\_ran\_valid from frame\_filters.vhd - Offset: 0x680 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.521.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.522 frame\_filters\_drv\_filters\_ena

Auto-extracted signal drv\_filters\_ena from frame\_filters.vhd - Offset: 0x684 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.522.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.523 frame\_filters\_int\_data\_type

Auto-extracted signal int\_data\_type from frame\_filters.vhd - Offset: 0x688 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.523.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.524 frame\_filters\_int\_data\_ctrl

Auto-extracted signal int\_data\_ctrl from frame\_filters.vhd - Offset: 0x68c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.524.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.525 frame\_filters\_filter\_A\_enable

Auto-extracted signal filter\_A\_enable from frame\_filters.vhd - Offset: 0x690 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.525.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.526 frame\_filters\_filter\_B\_enable

Auto-extracted signal filter\_B\_enable from frame\_filters.vhd - Offset: 0x694 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.526.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.527 \quad frame\_filters\_filter\_C\_enable}$

Auto-extracted signal filter\_C\_enable from frame\_filters.vhd - Offset: 0x698 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.527.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.528 frame\_filters\_filter\_range\_enable

Auto-extracted signal filter\_range\_enable from frame\_filters.vhd - Offset: 0x69c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.528.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.529 frame\_filters\_filter\_result

Auto-extracted signal filter\_result from frame\_filters.vhd - Offset: 0x6a0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.529.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.530 \quad frame\_filters\_ident\_valid\_d}$

Auto-extracted signal ident\_valid\_d from frame\_filters.vhd - Offset: 0x6a4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.530.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.531 frame\_filters\_ident\_valid\_q

Auto-extracted signal ident\_valid\_q from frame\_filters.vhd - Offset: 0x6a8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.531.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.532 frame\_filters\_drv\_drop\_remote\_frames

Auto-extracted signal drv\_drop\_remote\_frames from frame\_filters.vhd - Offset: 0x6ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.532.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.533 frame\_filters\_drop\_rtr\_frame

Auto-extracted signal drop\_rtr\_frame from frame\_filters.vhd - Offset: 0x6b0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.533.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.534 inf\_ram\_wrapper\_int\_read\_data

Auto-extracted signal int\_read\_data from inf\_ram\_wrapper.vhd - Offset: 0x6b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.534.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.535 inf\_ram\_wrapper\_byte\_we

Auto-extracted signal byte\_we from inf\_ram\_wrapper.vhd - Offset: 0x6b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.535.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.536 int\_manager\_drv\_int\_vect\_clr

Auto-extracted signal drv\_int\_vect\_clr from int\_manager.vhd - Offset: 0x6bc - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.536.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.537 int\_manager\_drv\_int\_ena\_set

Auto-extracted signal drv\_int\_ena\_set from int\_manager.vhd - Offset: 0x6c0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.537.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.538 int\_manager\_drv\_int\_ena\_clr

Auto-extracted signal drv\_int\_ena\_clr from int\_manager.vhd - Offset: 0x6c4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.538.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.539 int\_manager\_drv\_int\_mask\_set

Auto-extracted signal drv\_int\_mask\_set from int\_manager.vhd - Offset: 0x6c8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.539.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.540 int\_manager\_drv\_int\_mask\_clr

Auto-extracted signal drv\_int\_mask\_clr from int\_manager.vhd - Offset: Ox6cc - Reset default: Ox0 - Reset mask: Oxffffffff

### 2.540.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.541 int\_manager\_int\_ena\_i

Auto-extracted signal int\_ena\_i from int\_manager.vhd - Offset: 0x6d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.541.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.542 int\_manager\_int\_mask\_i

Auto-extracted signal int\_mask\_i from int\_manager.vhd - Offset: 0x6d4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.542.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.543 int\_manager\_int\_vect\_i

Auto-extracted signal int\_vect\_i from int\_manager.vhd - Offset: 0x6d8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.543.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.544 int\_manager\_int\_input\_active

Auto-extracted signal int\_input\_active from int\_manager.vhd - Offset: 0x6dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.544.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.545 int\_manager\_int\_i

Auto-extracted signal int\_i from int\_manager.vhd - Offset: 0x6e0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.545.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.546 int\_module\_int\_mask\_i

Auto-extracted signal int\_mask\_i from int\_module.vhd - Offset: 0x6e4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.546.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.547 int\_module\_int\_ena\_i

Auto-extracted signal int\_ena\_i from int\_module.vhd - Offset: 0x6e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.547.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.548 \quad int\_module\_int\_mask\_load}$

Auto-extracted signal int $_{mask\_load}$  from int $_{module.vhd}$  - Offset: 0x6ec - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.548.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### $2.549 \quad int\_module\_int\_mask\_next$

Auto-extracted signal int\_mask\_next from int\_module.vhd - Offset: 0x6f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.549.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.550 \quad memory\_reg\_reg\_value\_r$

Auto-extracted signal reg\_value\_r from memory\_reg.vhd - Offset: 0x6f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.550.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.551 memory\_reg\_wr\_select

Auto-extracted signal wr\_select from memory\_reg.vhd - Offset: 0x6f8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.551.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.552 memory\_reg\_wr\_select\_expanded

Auto-extracted signal wr\_select\_expanded from memory\_reg.vhd - Offset: 0x6fc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.552.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.553 memory\_registers\_status\_comb

Auto-extracted signal status\_comb from memory\_registers.vhd - Offset: 0x700 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.553.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.554 \quad memory\_registers\_can\_core\_cs}$

Auto-extracted signal can\_core\_cs from memory\_registers.vhd - Offset: 0x704 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.554.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.555 memory\_registers\_control\_registers\_cs

Auto-extracted signal control\_registers\_cs from memory\_registers.vhd - Offset: 0x708 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.555.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.556 memory\_registers\_control\_registers\_cs\_reg

Auto-extracted signal control\_registers\_cs\_reg from memory\_registers.vhd - Offset: 0x70c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.556.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.557 memory\_registers\_test\_registers\_cs

Auto-extracted signal test\_registers\_cs from memory\_registers.vhd - Offset: 0x710 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.557.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.558 memory\_registers\_test\_registers\_cs\_reg

Auto-extracted signal test\_registers\_cs\_reg from memory\_registers.vhd - Offset: 0x714 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.558.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.559 memory\_registers\_control\_registers\_rdata

Auto-extracted signal control\_registers\_rdata from memory\_registers.vhd - Offset: 0x718 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.559.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.560 \quad memory\_registers\_test\_registers\_rdata}$

Auto-extracted signal test\_registers\_rdata from memory\_registers.vhd - Offset: 0x71c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.560.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.561 memory\_registers\_is\_err\_active

Auto-extracted signal is\_err\_active from memory\_registers.vhd - Offset: 0x720 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.561.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.562 memory\_registers\_is\_err\_passive

Auto-extracted signal is\_err\_passive from memory\_registers.vhd - Offset: 0x724 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.562.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.563 \quad memory\_registers\_is\_bus\_off}$

Auto-extracted signal is bus off from memory registers.vhd - Offset: 0x728 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.563.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.564 memory\_registers\_is\_transmitter

Auto-extracted signal is\_transmitter from memory\_registers.vhd - Offset: 0x72c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.564.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.565 memory\_registers\_is\_receiver

Auto-extracted signal is\_receiver from memory\_registers.vhd - Offset: 0x730 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.565.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.566 memory\_registers\_is\_idle

Auto-extracted signal is\_idle from memory\_registers.vhd - Offset: 0x734 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.566.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.567 memory\_registers\_reg\_lock\_1\_active

Auto-extracted signal reg\_lock\_1\_active from memory\_registers.vhd - Offset: 0x738 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.567.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.568 memory\_registers\_reg\_lock\_2\_active

Auto-extracted signal reg\_lock\_2\_active from memory\_registers.vhd - Offset: 0x73c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.568.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.569 memory\_registers\_soft\_res\_q\_n

Auto-extracted signal soft\_res\_q\_n from memory\_registers.vhd - Offset: 0x740 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.569.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.570 memory\_registers\_ewl\_padded

Auto-extracted signal ewl\_padded from memory\_registers.vhd - Offset: 0x744 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.570.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.571 memory\_registers\_control\_regs\_clk\_en

Auto-extracted signal control\_regs\_clk\_en from memory\_registers.vhd - Offset: 0x748 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.571.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.572 memory\_registers\_test\_regs\_clk\_en

Auto-extracted signal test\_regs\_clk\_en from memory\_registers.vhd - Offset: 0x74c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.572.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.573 memory\_registers\_clk\_control\_regs

Auto-extracted signal clk\_control\_regs from memory\_registers.vhd - Offset: 0x750 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.573.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.574 memory\_registers\_clk\_test\_regs

Auto-extracted signal clk\_test\_regs from memory\_registers.vhd - Offset: 0x754 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.574.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.575 memory\_registers\_rx\_buf\_mode

Auto-extracted signal rx\_buf\_mode from memory\_registers.vhd - Offset: 0x758 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.575.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.576 memory\_registers\_rx\_move\_cmd

Auto-extracted signal rx\_move\_cmd from memory\_registers.vhd - Offset: 0x75c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.576.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.577 memory\_registers\_ctr\_pres\_sel\_q

Auto-extracted signal ctr\_pres\_sel\_q from memory\_registers.vhd - Offset: 0x760 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.577.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.578 operation\_control\_drv\_ena

Auto-extracted signal drv\_ena from operation\_control.vhd - Offset: 0x764 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.578.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.579 operation\_control\_go\_to\_off

Auto-extracted signal go\_to\_off from operation\_control.vhd - Offset: 0x768 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.579.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.580 prescaler\_drv\_ena

Auto-extracted signal drv\_ena from prescaler.vhd - Offset: 0x76c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.580.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.581 prescaler\_tseg1\_nbt

Auto-extracted signal tseg1\_nbt from prescaler.vhd - Offset: 0x770 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.581.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.582 prescaler\_tseg2\_nbt

Auto-extracted signal tseg2\_nbt from prescaler.vhd - Offset: 0x774 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.582.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.583 prescaler\_brp\_nbt

Auto-extracted signal brp\_nbt from prescaler.vhd - Offset: 0x778 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.583.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.584 prescaler\_sjw\_nbt

Auto-extracted signal sjw\_nbt from prescaler.vhd - Offset: 0x77c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.584.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.585 prescaler\_tseg1\_dbt

Auto-extracted signal tseg1\_dbt from prescaler.vhd - Offset: 0x780 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.585.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.586 prescaler\_tseg2\_dbt

Auto-extracted signal tseg2\_dbt from prescaler.vhd - Offset: 0x784 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.586.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.587 prescaler\_brp\_dbt

Auto-extracted signal brp\_dbt from prescaler.vhd - Offset: 0x788 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.587.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.588 prescaler\_sjw\_dbt

Auto-extracted signal sjw\_dbt from prescaler.vhd - Offset: 0x78c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.588.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.589 prescaler\_segment\_end

Auto-extracted signal segment\_end from prescaler.vhd - Offset: 0x790 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.589.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.590 prescaler\_h\_sync\_valid

Auto-extracted signal h $\_$ sync $\_$ valid from prescaler.vhd - Offset: 0x794 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.590.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.591 prescaler\_is\_tseg1

Auto-extracted signal is\_tseg1 from prescaler.vhd - Offset: 0x798 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.591.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.592 prescaler\_is\_tseg2

Auto-extracted signal is\_tseg2 from prescaler.vhd - Offset: 0x79c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.592.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.593 \quad prescaler\_resync\_edge\_valid}$

Auto-extracted signal resync\_edge\_valid from prescaler.vhd - Offset: 0x7a0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.593.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.594 prescaler\_h\_sync\_edge\_valid

Auto-extracted signal h\_sync\_edge\_valid from prescaler.vhd - Offset: 0x7a4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.594.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.595 prescaler\_segm\_counter\_nbt

Auto-extracted signal segm\_counter\_nbt from prescaler.vhd - Offset: 0x7a8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.595.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.596 prescaler segm counter dbt

Auto-extracted signal segm\_counter\_dbt from prescaler.vhd - Offset: 0x7ac - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.596.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.597 prescaler\_exit\_segm\_req\_nbt

Auto-extracted signal exit\_segm\_req\_nbt from prescaler.vhd - Offset: 0x7b0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.597.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.598 prescaler\_exit\_segm\_req\_dbt

Auto-extracted signal exit\_segm\_req\_dbt from prescaler.vhd - Offset: 0x7b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.598.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.599 prescaler\_tq\_edge\_nbt

Auto-extracted signal tq\_edge\_nbt from prescaler.vhd - Offset: 0x7b8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.599.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.600 prescaler\_tq\_edge\_dbt

Auto-extracted signal tq\_edge\_dbt from prescaler.vhd - Offset: 0x7bc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.600.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.601 prescaler\_rx\_trig\_req

Auto-extracted signal rx\_trig\_req from prescaler.vhd - Offset: 0x7c0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.601.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.602 prescaler\_tx\_trig\_req

Auto-extracted signal  $tx\_trig\_req$  from prescaler.vhd - Offset: 0x7c4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.602.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.603 prescaler\_start\_edge

Auto-extracted signal start\_edge from prescaler.vhd - Offset: 0x7c8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.603.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.604 prescaler\_bt\_ctr\_clear

Auto-extracted signal bt\_ctr\_clear from prescaler.vhd - Offset: 0x7cc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.604.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.605 \quad priority\_decoder\_l0\_valid$

Auto-extracted signal 10\_valid from priority\_decoder.vhd - Offset: 0x7d0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.605.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.606 priority\_decoder\_l1\_valid

Auto-extracted signal l1\_valid from priority\_decoder.vhd - Offset: 0x7d4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.606.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.607 priority\_decoder\_l1\_winner

Auto-extracted signal 11\_winner from priority\_decoder.vhd - Offset: 0x7d8 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.607.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.608 \quad priority\_decoder\_l2\_valid}$

Auto-extracted signal l2\_valid from priority\_decoder.vhd - Offset: 0x7dc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.608.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.609 priority\_decoder\_l2\_winner

Auto-extracted signal 12\_winner from priority\_decoder.vhd - Offset: 0x7e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.609.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.610 priority\_decoder\_l3\_valid

Auto-extracted signal 13\_valid from priority\_decoder.vhd - Offset: 0x7e4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.610.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.611 \quad priority\_decoder\_l3\_winner}$

Auto-extracted signal 13\_winner from priority\_decoder.vhd - Offset: 0x7e8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.611.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.612 protocol\_control\_drv\_can\_fd\_ena

Auto-extracted signal drv\_can\_fd\_ena from protocol\_control.vhd - Offset: 0x7ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.612.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.613 protocol\_control\_drv\_bus\_mon\_ena

Auto-extracted signal drv\_bus\_mon\_ena from protocol\_control.vhd - Offset: 0x7f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.613.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.614 protocol control dry retr lim ena

Auto-extracted signal drv\_retr\_lim\_ena from protocol\_control.vhd - Offset: 0x7f4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.614.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.615 protocol\_control\_drv\_retr\_th

Auto-extracted signal drv\_retr\_th from protocol\_control.vhd - Offset: 0x7f8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.615.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.616 protocol\_control\_drv\_self\_test\_ena

Auto-extracted signal drv\_self\_test\_ena from protocol\_control.vhd - Offset: 0x7fc - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.616.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.617 protocol\_control\_drv\_ack\_forb

Auto-extracted signal drv\_ack\_forb from protocol\_control.vhd - Offset: 0x800 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.617.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.618 protocol\_control\_drv\_ena

Auto-extracted signal drv\_ena from protocol\_control.vhd - Offset: 0x804 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.618.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.619 protocol\_control\_drv\_fd\_type

Auto-extracted signal drv\_fd\_type from protocol\_control.vhd - Offset: 0x808 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.619.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.620 \quad protocol\_control\_drv\_int\_loopback\_ena$

Auto-extracted signal drv\_int\_loopback\_ena from protocol\_control.vhd - Offset: 0x80c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.620.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.621 protocol\_control\_drv\_bus\_off\_reset

Auto-extracted signal drv\_bus\_off\_reset from protocol\_control.vhd - Offset: 0x810 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.621.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.622 protocol\_control\_drv\_ssp\_delay\_select

Auto-extracted signal drv\_ssp\_delay\_select from protocol\_control.vhd - Offset: 0x814 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.622.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.623 protocol\_control\_drv\_pex

Auto-extracted signal drv\_pex from protocol\_control.vhd - Offset: 0x818 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.623.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.624 protocol\_control\_drv\_cpexs

Auto-extracted signal drv\_cpexs from protocol\_control.vhd - Offset: 0x81c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.624.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.625 protocol\_control\_tran\_word\_swapped

Auto-extracted signal tran\_word\_swapped from protocol\_control.vhd - Offset: 0x820 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.625.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.626 protocol\_control\_err\_frm\_req

Auto-extracted signal err\_frm\_req from protocol\_control.vhd - Offset: 0x824 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.626.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.627 protocol\_control\_tx\_load\_base\_id

Auto-extracted signal  $tx\_load\_base\_id$  from protocol\\_control.vhd - Offset: 0x828 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.627.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.628 protocol\_control\_tx\_load\_ext\_id

Auto-extracted signal  $tx\_load\_ext\_id$  from protocol\\_control.vhd - Offset: 0x82c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.628.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.629 protocol\_control\_tx\_load\_dlc

Auto-extracted signal tx\_load\_dlc from protocol\_control.vhd - Offset: 0x830 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.629.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.630 protocol\_control\_tx\_load\_data\_word

Auto-extracted signal  $tx\_load\_data\_word$  from protocol\\_control.vhd - Offset: 0x834 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.630.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.631 protocol\_control\_tx\_load\_stuff\_count

Auto-extracted signal  $tx\_load\_stuff\_count$  from protocol\\_control.vhd - Offset: 0x838 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.631.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.632 protocol\_control\_tx\_load\_crc

Auto-extracted signal tx\_load\_crc from protocol\_control.vhd - Offset: 0x83c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.632.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.633 protocol\_control\_tx\_shift\_ena

Auto-extracted signal  $tx\_shift\_ena$  from protocol\\_control.vhd - Offset: 0x840 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.633.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.634 protocol\_control\_tx\_dominant

Auto-extracted signal  $tx\_dominant$  from protocol\\_control.vhd - Offset: 0x844 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.634.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.635 protocol\_control\_rx\_clear

Auto-extracted signal rx\_clear from protocol\_control.vhd - Offset: 0x848 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.635.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.636 protocol\_control\_rx\_store\_base\_id

Auto-extracted signal rx\_store\_base\_id from protocol\_control.vhd - Offset: 0x84c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.636.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.637 protocol\_control\_rx\_store\_ext\_id

Auto-extracted signal rx\_store\_ext\_id from protocol\_control.vhd - Offset: 0x850 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.637.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.638 protocol\_control\_rx\_store\_ide

Auto-extracted signal rx\_store\_ide from protocol\_control.vhd - Offset: 0x854 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.638.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.639 \quad protocol\_control\_rx\_store\_rtr}$

Auto-extracted signal rx\_store\_rtr from protocol\_control.vhd - Offset: 0x858 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.639.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.640 protocol\_control\_rx\_store\_edl

Auto-extracted signal rx\_store\_edl from protocol\_control.vhd - Offset: 0x85c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.640.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.641 protocol\_control\_rx\_store\_dlc

Auto-extracted signal rx\_store\_dlc from protocol\_control.vhd - Offset: 0x860 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.641.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.642 protocol\_control\_rx\_store\_esi

Auto-extracted signal rx\_store\_esi from protocol\_control.vhd - Offset: 0x864 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.642.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.643 protocol\_control\_rx\_store\_brs

Auto-extracted signal rx\_store\_brs from protocol\_control.vhd - Offset: 0x868 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.643.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.644 protocol\_control\_rx\_store\_stuff\_count

Auto-extracted signal rx\_store\_stuff\_count from protocol\_control.vhd - Offset: 0x86c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.644.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.645 protocol\_control\_rx\_shift\_ena

Auto-extracted signal rx\_shift\_ena from protocol\_control.vhd - Offset: 0x870 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.645.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.646 protocol\_control\_rx\_shift\_in\_sel

Auto-extracted signal rx\_shift\_in\_sel from protocol\_control.vhd - Offset: 0x874 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.646.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.647 protocol\_control\_rec\_is\_rtr\_i

Auto-extracted signal rec\_is\_rtr\_i from protocol\_control.vhd - Offset: 0x878 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.647.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.648 protocol\_control\_rec\_dlc\_d

Auto-extracted signal rec\_dlc\_d from protocol\_control.vhd - Offset: 0x87c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.648.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.649 protocol\_control\_rec\_dlc\_q

Auto-extracted signal rec\_dlc\_q from protocol\_control.vhd - Offset: 0x880 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.649.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.650 protocol\_control\_rec\_frame\_type\_i

Auto-extracted signal rec\_frame\_type\_i from protocol\_control.vhd - Offset: 0x884 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.650.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.651 protocol\_control\_ctrl\_ctr\_pload

Auto-extracted signal ctrl\_ctr\_pload from protocol\_control.vhd - Offset: 0x888 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.651.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.652 protocol\_control\_ctrl\_ctr\_pload\_val

Auto-extracted signal  $ctrl\_ctr\_pload\_val$  from protocol\\_control.vhd - Offset: 0x88c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.652.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.653 protocol\_control\_ctrl\_ctr\_ena

Auto-extracted signal ctrl\_ctr\_ena from protocol\_control.vhd - Offset: 0x890 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.653.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.654 protocol\_control\_ctrl\_ctr\_zero

Auto-extracted signal ctrl\_ctr\_zero from protocol\_control.vhd - Offset: 0x894 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.654.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.655 protocol\_control\_ctrl\_ctr\_one

Auto-extracted signal  $ctrl\_ctr\_one$  from protocol\\_control.vhd - Offset: 0x898 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.655.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.656 protocol\_control\_ctrl\_counted\_byte

Auto-extracted signal ctrl\_counted\_byte from protocol\_control.vhd - Offset: 0x89c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.656.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.657 protocol\_control\_ctrl\_counted\_byte\_index

Auto-extracted signal ctrl\_counted\_byte\_index from protocol\_control.vhd - Offset: 0x8a0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.657.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.658 protocol\_control\_ctrl\_ctr\_mem\_index

Auto-extracted signal ctrl\_ctr\_mem\_index from protocol\_control.vhd - Offset: 0x8a4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.658.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.659 protocol\_control\_compl\_ctr\_ena

Auto-extracted signal compl\_ctr\_ena from protocol\_control.vhd - Offset: 0x8a8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.659.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.660 protocol\_control\_reinteg\_ctr\_clr

Auto-extracted signal reinteg\_ctr\_clr from protocol\_control.vhd - Offset: 0x8ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.660.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.661 protocol\_control\_reinteg\_ctr\_enable

Auto-extracted signal reinteg\_ctr\_enable from protocol\_control.vhd - Offset: 0x8b0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.661.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.662 protocol\_control\_reinteg\_ctr\_expired

Auto-extracted signal reinteg\_ctr\_expired from protocol\_control.vhd - Offset: 0x8b4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.662.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.663 protocol\_control\_retr\_ctr\_clear

Auto-extracted signal retr\_ctr\_clear from protocol\_control.vhd - Offset: 0x8b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.663.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.664 protocol\_control\_retr\_ctr\_add

Auto-extracted signal retr\_ctr\_add from protocol\_control.vhd - Offset: 0x8bc - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.664.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.665 protocol\_control\_retr\_limit\_reached

Auto-extracted signal retr\_limit\_reached from protocol\_control.vhd - Offset: 0x8c0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.665.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.666 protocol\_control\_form\_err\_i

Auto-extracted signal form\_err\_i from protocol\_control.vhd - Offset: 0x8c4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.666.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.667 protocol\_control\_ack\_err\_i

Auto-extracted signal ack\_err\_i from protocol\_control.vhd - Offset: 0x8c8 - Reset default: 0x0 - Reset mask: 0xfffffff

## 2.667.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.668 \quad protocol\_control\_crc\_check}$

Auto-extracted signal crc\_check from protocol\_control.vhd - Offset: 0x8cc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.668.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.669 protocol\_control\_bit\_err\_arb

Auto-extracted signal bit\_err\_arb from protocol\_control.vhd - Offset: 0x8d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.669.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.670 protocol\_control\_crc\_match

Auto-extracted signal crc\_match from protocol\_control.vhd - Offset: 0x8d4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.670.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.671 protocol\_control\_crc\_err\_i

Auto-extracted signal crc\_err\_i from protocol\_control.vhd - Offset: 0x8d8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.671.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.672 protocol\_control\_crc\_clear\_match\_flag

Auto-extracted signal crc\_clear\_match\_flag from protocol\_control.vhd - Offset: 0x8dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.672.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.673 protocol\_control\_crc\_src

Auto-extracted signal crc\_src from protocol\_control.vhd - Offset: 0x8e0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.673.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.674 protocol\_control\_err\_pos

Auto-extracted signal err\_pos from protocol\_control.vhd - Offset: 0x8e4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.674.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.675 protocol\_control\_is\_arbitration\_i

Auto-extracted signal is\_arbitration\_i from protocol\_control.vhd - Offset: 0x8e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.675.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.676 protocol\_control\_bit\_err\_enable

Auto-extracted signal bit\_err\_enable from protocol\_control.vhd - Offset: 0x8ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.676.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.677 protocol\_control\_tx\_data\_nbs\_i

Auto-extracted signal tx\_data\_nbs\_i from protocol\_control.vhd - Offset: 0x8f0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.677.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.678 protocol\_control\_rx\_crc

Auto-extracted signal rx\_crc from protocol\_control.vhd - Offset: 0x8f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.678.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.679 protocol\_control\_rx\_stuff\_count

Auto-extracted signal rx\_stuff\_count from protocol\_control.vhd - Offset: 0x8f8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.679.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.680 \quad protocol\_control\_fixed\_stuff\_i}$

Auto-extracted signal fixed\_stuff\_i from protocol\_control.vhd - Offset: 0x8fc - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.680.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.681 protocol\_control\_arbitration\_lost\_i

Auto-extracted signal arbitration\_lost\_i from protocol\_control.vhd - Offset: 0x900 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.681.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.682 protocol\_control\_alc\_id\_field

Auto-extracted signal alc\_id\_field from protocol\_control.vhd - Offset: 0x904 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.682.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.683 protocol\_control\_drv\_rom\_ena

Auto-extracted signal drv\_rom\_ena from protocol\_control.vhd - Offset: 0x908 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.683.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.684 protocol\_control\_fsm\_state\_reg\_ce

Auto-extracted signal state\_reg\_ce from protocol\_control\_fsm.vhd - Offset: 0x90c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.684.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.685 \quad protocol\_control\_fsm\_no\_data\_transmitter$

Auto-extracted signal no\_data\_transmitter from protocol\_control\_fsm.vhd - Offset: 0x910 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.685.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.686 protocol control fsm no data receiver

Auto-extracted signal no\_data\_receiver from protocol\_control\_fsm.vhd - Offset: 0x914 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.686.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.687 protocol\_control\_fsm\_no\_data\_field

Auto-extracted signal no\_data\_field from protocol\_control\_fsm.vhd - Offset: 0x918 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.687.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.688 protocol\_control\_fsm\_ctrl\_ctr\_pload\_i

Auto-extracted signal ctrl\_ctr\_pload\_i from protocol\_control\_fsm.vhd - Offset: 0x91c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.688.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.689 \quad protocol\_control\_fsm\_ctrl\_ctr\_pload\_unaliged$

Auto-extracted signal ctrl\_ctr\_pload\_unaliged from protocol\_control\_fsm.vhd - Offset: 0x920 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.689.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.690 protocol\_control\_fsm\_crc\_use\_21

Auto-extracted signal crc\_use\_21 from protocol\_control\_fsm.vhd - Offset: 0x924 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.690.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.691 protocol\_control\_fsm\_crc\_use\_17

Auto-extracted signal crc\_use\_17 from protocol\_control\_fsm.vhd - Offset: 0x928 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.691.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.692 \quad protocol\_control\_fsm\_crc\_src\_i$

Auto-extracted signal crc\_src\_i from protocol\_control\_fsm.vhd - Offset: 0x92c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.692.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.693 protocol\_control\_fsm\_crc\_length\_i

Auto-extracted signal crc\_length\_i from protocol\_control\_fsm.vhd - Offset: 0x930 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.693.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.694 protocol\_control\_fsm\_tran\_data\_length

Auto-extracted signal tran\_data\_length from protocol\_control\_fsm.vhd - Offset: 0x934 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.694.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.695 protocol\_control\_fsm\_rec\_data\_length

Auto-extracted signal rec\_data\_length from protocol\_control\_fsm.vhd - Offset: 0x938 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.695.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.696 protocol\_control\_fsm\_rec\_data\_length\_c

Auto-extracted signal rec\_data\_length\_c from protocol\_control\_fsm.vhd - Offset: 0x93c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.696.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.697 protocol\_control\_fsm\_data\_length\_c

Auto-extracted signal data\_length\_c from protocol\_control\_fsm.vhd - Offset: 0x940 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.697.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.698 protocol control fsm data length shifted c

Auto-extracted signal data\_length\_shifted\_c from protocol\_control\_fsm.vhd - Offset: 0x944 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.698.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.699 protocol\_control\_fsm\_data\_length\_bits\_c

Auto-extracted signal data\_length\_bits\_c from protocol\_control\_fsm.vhd - Offset: 0x948 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.699.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.700 protocol\_control\_fsm\_is\_fd\_frame

Auto-extracted signal is  $_{fd}$  frame from protocol\_control\_fsm.vhd - Offset: 0x94c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.700.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.701 \quad protocol\_control\_fsm\_frame\_start$

Auto-extracted signal frame\_start from protocol\_control\_fsm.vhd - Offset: 0x950 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.701.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.702 protocol\_control\_fsm\_tx\_frame\_ready

Auto-extracted signal tx\_frame\_ready from protocol\_control\_fsm.vhd - Offset: 0x954 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.702.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.703 protocol\_control\_fsm\_ide\_is\_arbitration

Auto-extracted signal ide\_is\_arbitration from protocol\_control\_fsm.vhd - Offset: 0x958 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.703.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.704 protocol control fsm arbitration lost condition

Auto-extracted signal arbitration\_lost\_condition from protocol\_control\_fsm.vhd - Offset: 0x95c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.704.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.705 protocol\_control\_fsm\_arbitration\_lost\_i

Auto-extracted signal arbitration\_lost\_i from protocol\_control\_fsm.vhd - Offset: 0x960 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.705.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.706 protocol\_control\_fsm\_tx\_failed

Auto-extracted signal  $tx_failed$  from protocol\_control\_fsm.vhd - Offset: 0x964 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.706.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.707 protocol control fsm store metadata d

Auto-extracted signal store\_metadata\_d from protocol\_control\_fsm.vhd - Offset: 0x968 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.707.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.708 protocol\_control\_fsm\_store\_data\_d

Auto-extracted signal store\_data\_d from protocol\_control\_fsm.vhd - Offset: 0x96c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.708.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.709 protocol\_control\_fsm\_rec\_valid\_d

Auto-extracted signal rec\_valid\_d from protocol\_control\_fsm.vhd - Offset: 0x970 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.709.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.710 \quad protocol\_control\_fsm\_rec\_abort\_d$

Auto-extracted signal rec\_abort\_d from protocol\_control\_fsm.vhd - Offset: 0x974 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.710.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.711 protocol\_control\_fsm\_go\_to\_suspend

Auto-extracted signal go\_to\_suspend from protocol\_control\_fsm.vhd - Offset: 0x978 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.711.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.712 protocol\_control\_fsm\_go\_to\_stuff\_count

Auto-extracted signal go\_to\_stuff\_count from protocol\_control\_fsm.vhd - Offset: 0x97c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.712.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.713 \quad protocol\_control\_fsm\_rx\_store\_base\_id\_i$

Auto-extracted signal rx\_store\_base\_id\_i from protocol\_control\_fsm.vhd - Offset: 0x980 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.713.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.714 protocol\_control\_fsm\_rx\_store\_ext\_id\_i

Auto-extracted signal rx\_store\_ext\_id\_i from protocol\_control\_fsm.vhd - Offset: 0x984 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.714.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.715 protocol\_control\_fsm\_rx\_store\_ide\_i

Auto-extracted signal rx\_store\_ide\_i from protocol\_control\_fsm.vhd - Offset: 0x988 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.715.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.716 protocol\_control\_fsm\_rx\_store\_rtr\_i

Auto-extracted signal rx\_store\_rtr\_i from protocol\_control\_fsm.vhd - Offset: 0x98c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.716.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.717 protocol\_control\_fsm\_rx\_store\_edl\_i

Auto-extracted signal rx\_store\_edl\_i from protocol\_control\_fsm.vhd - Offset: 0x990 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.717.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.718 protocol\_control\_fsm\_rx\_store\_dlc\_i

Auto-extracted signal rx\_store\_dlc\_i from protocol\_control\_fsm.vhd - Offset: 0x994 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.718.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.719 protocol control fsm rx store esi i

Auto-extracted signal rx\_store\_esi\_i from protocol\_control\_fsm.vhd - Offset: 0x998 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.719.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.720 protocol\_control\_fsm\_rx\_store\_brs\_i

Auto-extracted signal rx\_store\_brs\_i from protocol\_control\_fsm.vhd - Offset: 0x99c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.720.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.721 protocol\_control\_fsm\_rx\_store\_stuff\_count\_i

Auto-extracted signal rx\_store\_stuff\_count\_i from protocol\_control\_fsm.vhd - Offset: 0x9a0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.721.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.722 \quad protocol\_control\_fsm\_rx\_clear\_i$

Auto-extracted signal rx\_clear\_i from protocol\_control\_fsm.vhd - Offset: 0x9a4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.722.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.723 protocol\_control\_fsm\_tx\_load\_base\_id\_i

Auto-extracted signal  $tx\_load\_base\_id\_i$  from protocol\\_control\\_fsm.vhd - Offset: 0x9a8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.723.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.724 protocol\_control\_fsm\_tx\_load\_ext\_id\_i

Auto-extracted signal  $tx\_load\_ext\_id\_i$  from protocol\\_control\\_fsm.vhd - Offset: 0x9ac - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.724.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.725 \quad protocol\_control\_fsm\_tx\_load\_dlc\_i$

Auto-extracted signal  $tx\_load\_dlc\_i$  from protocol\\_control\\_fsm.vhd - Offset: 0x9b0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.725.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.726 protocol\_control\_fsm\_tx\_load\_data\_word\_i

Auto-extracted signal tx\_load\_data\_word\_i from protocol\_control\_fsm.vhd - Offset: 0x9b4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.726.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.727 protocol\_control\_fsm\_tx\_load\_stuff\_count\_i

Auto-extracted signal  $tx_load_stuff_count_i$  from protocol\_control\_fsm.vhd - Offset: 0x9b8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.727.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.728 \quad protocol\_control\_fsm\_tx\_load\_crc\_i$

Auto-extracted signal  $tx\_load\_crc\_i$  from protocol\\_control\\_fsm.vhd - Offset: 0x9bc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.728.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.729 protocol\_control\_fsm\_tx\_shift\_ena\_i

Auto-extracted signal  $tx_shift_ena_i$  from  $protocol_control_fsm.vhd$  - Offset: 0x9c0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.729.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.730 protocol\_control\_fsm\_form\_err\_i

Auto-extracted signal form\_err\_i from protocol\_control\_fsm.vhd - Offset: 0x9c4 - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.730.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.731 \quad protocol\_control\_fsm\_ack\_err\_i$

Auto-extracted signal ack\_err\_i from protocol\_control\_fsm.vhd - Offset: 0x9c8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.731.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.732 protocol\_control\_fsm\_ack\_err\_flag

 $Auto-extracted\ signal\ ack\_err\_flag\ from\ protocol\_control\_fsm.vhd\ -\ Offset:\ {\tt Ox9cc-Reset}\ default:\ {\tt Ox0-Reset}\ mask:\ {\tt Oxffffffff}$ 

#### 2.732.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.733 protocol\_control\_fsm\_ack\_err\_flag\_clr

Auto-extracted signal ack\_err\_flag\_clr from protocol\_control\_fsm.vhd - Offset: 0x9d0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.733.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.734 \quad protocol\_control\_fsm\_crc\_err\_i$

Auto-extracted signal crc\_err\_i from protocol\_control\_fsm.vhd - Offset: 0x9d4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.734.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.735 protocol\_control\_fsm\_bit\_err\_arb\_i

Auto-extracted signal bit\_err\_arb\_i from protocol\_control\_fsm.vhd - Offset: 0x9d8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.735.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.736 protocol\_control\_fsm\_sp\_control\_switch\_data

Auto-extracted signal sp\_control\_switch\_data from protocol\_control\_fsm.vhd - Offset: 0x9dc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.736.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.737 protocol control fsm sp control switch nominal

Auto-extracted signal sp\_control\_switch\_nominal from protocol\_control\_fsm.vhd - Offset: 0x9e0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.737.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.738 protocol\_control\_fsm\_switch\_to\_ssp

Auto-extracted signal switch\_to\_ssp from protocol\_control\_fsm.vhd - Offset: 0x9e4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.738.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.739 protocol\_control\_fsm\_sp\_control\_ce

Auto-extracted signal sp\_control\_ce from protocol\_control\_fsm.vhd - Offset: 0x9e8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.739.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.740 \quad protocol\_control\_fsm\_sp\_control\_d$

Auto-extracted signal sp\_control\_d from protocol\_control\_fsm.vhd - Offset: 0x9ec - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.740.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.741 protocol\_control\_fsm\_sp\_control\_q\_i

Auto-extracted signal sp\_control\_q\_i from protocol\_control\_fsm.vhd - Offset: 0x9f0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.741.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.742 protocol\_control\_fsm\_ssp\_reset\_i

Auto-extracted signal ssp\_reset\_i from protocol\_control\_fsm.vhd - Offset: 0x9f4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.742.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.743 protocol\_control\_fsm\_sync\_control\_d

Auto-extracted signal sync\_control\_d from protocol\_control\_fsm.vhd - Offset: 0x9f8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.743.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.744 protocol\_control\_fsm\_sync\_control\_q

Auto-extracted signal sync\_control\_q from protocol\_control\_fsm.vhd - Offset: 0x9fc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.744.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.745 protocol\_control\_fsm\_perform\_hsync

Auto-extracted signal perform\_hsync from protocol\_control\_fsm.vhd - Offset: 0xa00 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.745.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.746 protocol\_control\_fsm\_primary\_err\_i

Auto-extracted signal primary\_err\_i from protocol\_control\_fsm.vhd - Offset: 0xa04 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.746.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.747 protocol\_control\_fsm\_err\_delim\_late\_i

Auto-extracted signal err\_delim\_late\_i from protocol\_control\_fsm.vhd - Offset: 0xa08 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.747.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.748 protocol\_control\_fsm\_set\_err\_active\_i

Auto-extracted signal set\_err\_active\_i from protocol\_control\_fsm.vhd - Offset: 0xa0c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.748.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.749 \quad protocol\_control\_fsm\_set\_transmitter\_i$

Auto-extracted signal set\_transmitter\_i from protocol\_control\_fsm.vhd - Offset: 0xa10 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.749.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.750 protocol\_control\_fsm\_set\_receiver\_i

Auto-extracted signal set\_receiver\_i from protocol\_control\_fsm.vhd - Offset: 0xa14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.750.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.751 protocol\_control\_fsm\_set\_idle\_i

Auto-extracted signal set\_idle\_i from protocol\_control\_fsm.vhd - Offset: 0xa18 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.751.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.752 \quad protocol\_control\_fsm\_first\_err\_delim\_d$

Auto-extracted signal first\_err\_delim\_d from protocol\_control\_fsm.vhd - Offset: Oxa1c - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.752.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.753 protocol\_control\_fsm\_first\_err\_delim\_q

Auto-extracted signal first\_err\_delim\_q from protocol\_control\_fsm.vhd - Offset: 0xa20 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.753.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.754 \quad protocol\_control\_fsm\_stuff\_enable\_set$

Auto-extracted signal stuff\_enable\_set from protocol\_control\_fsm.vhd - Offset: 0xa24 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.754.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.755 protocol\_control\_fsm\_stuff\_enable\_clear

Auto-extracted signal stuff\_enable\_clear from protocol\_control\_fsm.vhd - Offset: 0xa28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.755.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.756 protocol\_control\_fsm\_destuff\_enable\_set

Auto-extracted signal destuff\_enable\_set from protocol\_control\_fsm.vhd - Offset: 0xa2c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.756.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.757 \quad protocol\_control\_fsm\_destuff\_enable\_clear$

 $Auto-extracted\ signal\ destuff\_enable\_clear\ from\ protocol\_control\_fsm.vhd\ -\ Offset:\ {\tt 0xa30}\ -\ Reset\ default:\ {\tt 0x0}\ -\ Reset\ mask:\ {\tt 0xffffffff}$ 

### 2.757.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.758 protocol\_control\_fsm\_bit\_err\_disable

Auto-extracted signal bit\_err\_disable from protocol\_control\_fsm.vhd - Offset: 0xa34 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.758.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.759 protocol\_control\_fsm\_bit\_err\_disable\_receiver

Auto-extracted signal bit\_err\_disable\_receiver from protocol\_control\_fsm.vhd - Offset: 0xa38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.759.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.760 protocol\_control\_fsm\_sof\_pulse\_i

Auto-extracted signal sof\_pulse\_i from protocol\_control\_fsm.vhd - Offset: 0xa3c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.760.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.761 protocol\_control\_fsm\_compl\_ctr\_ena\_i

Auto-extracted signal compl\_ctr\_ena\_i from protocol\_control\_fsm.vhd - Offset: 0xa40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.761.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.762 protocol\_control\_fsm\_tick\_state\_reg

Auto-extracted signal tick\_state\_reg from protocol\_control\_fsm.vhd - Offset: 0xa44 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.762.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.763 protocol\_control\_fsm\_br\_shifted\_i

Auto-extracted signal br\_shifted\_i from protocol\_control\_fsm.vhd - Offset: 0xa48 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.763.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.764 \quad protocol\_control\_fsm\_is\_arbitration\_i$

Auto-extracted signal is\_arbitration\_i from protocol\_control\_fsm.vhd - Offset: 0xa4c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.764.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.765 protocol\_control\_fsm\_crc\_spec\_enable\_i

Auto-extracted signal crc\_spec\_enable\_i from protocol\_control\_fsm.vhd - Offset: 0xa50 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.765.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.766 protocol\_control\_fsm\_load\_init\_vect\_i

Auto-extracted signal load\_init\_vect\_i from protocol\_control\_fsm.vhd - Offset: 0xa54 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.766.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.767 protocol\_control\_fsm\_drv\_bus\_off\_reset\_q

Auto-extracted signal drv\_bus\_off\_reset\_q from protocol\_control\_fsm.vhd - Offset: 0xa58 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.767.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.768 protocol\_control\_fsm\_retr\_ctr\_clear\_i

Auto-extracted signal retr\_ctr\_clear\_i from protocol\_control\_fsm.vhd - Offset: 0xa5c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.768.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.769 protocol\_control\_fsm\_retr\_ctr\_add\_i

Auto-extracted signal retr\_ctr\_add\_i from protocol\_control\_fsm.vhd - Offset: 0xa60 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.769.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.770 \quad protocol\_control\_fsm\_decrement\_rec\_i$

Auto-extracted signal decrement\_rec\_i from protocol\_control\_fsm.vhd - Offset: 0xa64 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.770.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.771 protocol\_control\_fsm\_retr\_ctr\_add\_block

Auto-extracted signal retr\_ctr\_add\_block from protocol\_control\_fsm.vhd - Offset: 0xa68 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.771.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.772 \quad protocol\_control\_fsm\_retr\_ctr\_add\_block\_clr$

Auto-extracted signal retr\_ctr\_add\_block\_clr from protocol\_control\_fsm.vhd - Offset: 0xa6c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.772.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.773 protocol\_control\_fsm\_block\_txtb\_unlock

Auto-extracted signal block\_txtb\_unlock from protocol\_control\_fsm.vhd - Offset: 0xa70 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.773.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.774 protocol\_control\_fsm\_tx\_frame\_no\_sof\_d

 $Auto-extracted\ signal\ tx\_frame\_no\_sof\_d\ from\ protocol\_control\_fsm.vhd\ -\ Offset:\ {\tt 0xa74-Reset}\ default:\ {\tt 0x0-Reset}\ mask:\ {\tt 0xffffffff}$ 

#### 2.774.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.775 protocol\_control\_fsm\_tx\_frame\_no\_sof\_q

Auto-extracted signal  $tx\_frame\_no\_sof\_q$  from protocol\\_control\\_fsm.vhd - Offset: 0xa78 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.775.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.776 \quad protocol\_control\_fsm\_ctrl\_signal\_upd$

Auto-extracted signal ctrl\_signal\_upd from protocol\_control\_fsm.vhd - Offset: 0xa7c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.776.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.777 protocol\_control\_fsm\_clr\_bus\_off\_rst\_flg

Auto-extracted signal clr\_bus\_off\_rst\_flg from protocol\_control\_fsm.vhd - Offset: 0xa80 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.777.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.778 protocol\_control\_fsm\_pex\_on\_fdf\_enable

Auto-extracted signal pex\_on\_fdf\_enable from protocol\_control\_fsm.vhd - Offset: 0xa84 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.778.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.779 protocol control fsm pex on res enable

Auto-extracted signal pex\_on\_res\_enable from protocol\_control\_fsm.vhd - Offset: 0xa88 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.779.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.780 protocol\_control\_fsm\_rx\_data\_nbs\_prev

Auto-extracted signal rx\_data\_nbs\_prev from protocol\_control\_fsm.vhd - Offset: 0xa8c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.780.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.781 \quad protocol\_control\_fsm\_pexs\_set$

Auto-extracted signal pexs\_set from protocol\_control\_fsm.vhd - Offset: 0xa90 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.781.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.782 protocol\_control\_fsm\_tran\_frame\_type\_i

Auto-extracted signal tran\_frame\_type\_i from protocol\_control\_fsm.vhd - Offset: 0xa94 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.782.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.783 protocol\_control\_fsm\_txtb\_clk\_en\_d

Auto-extracted signal  $txtb\_clk\_en\_d$  from  $protocol\_control\_fsm.vhd$  - Offset: 0xa98 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.783.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.784 protocol\_control\_fsm\_txtb\_clk\_en\_q

Auto-extracted signal txtb\_clk\_en\_q from protocol\_control\_fsm.vhd - Offset: 0xa9c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.784.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.785 reintegration\_counter\_reinteg\_ctr\_ce

Auto-extracted signal reinteg\_ctr\_ce from reintegration\_counter.vhd - Offset: 0xaa0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.785.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.786 retransmitt\_counter\_retr\_ctr\_ce

Auto-extracted signal retr\_ctr\_ce from retransmitt\_counter.vhd - Offset: 0xaa4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.786.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.787 rst\_sync\_rff

Auto-extracted signal rff from rst\_sync.vhd - Offset: 0xaa8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.787.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.788 \quad rx\_buffer\_drv\_erase\_rx}$

Auto-extracted signal drv\_erase\_rx from rx\_buffer.vhd - Offset: Oxaac - Reset default: OxO - Reset mask: Oxffffffff

#### 2.788.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.789 \text{ rx\_buffer\_drv\_read\_start}$

Auto-extracted signal drv\_read\_start from rx\_buffer.vhd - Offset: 0xab0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.789.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.790 \text{ rx\_buffer\_drv\_clr\_ovr}$

Auto-extracted signal drv\_clr\_ovr from rx\_buffer.vhd - Offset: 0xab4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.790.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.791 \text{ rx\_buffer\_drv\_rtsopt}$

Auto-extracted signal drv\_rtsopt from rx\_buffer.vhd - Offset: 0xab8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.791.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.792 rx\_buffer\_read\_pointer

 $Auto-extracted\ signal\ read\_pointer\ from\ rx\_buffer.vhd\ -\ Offset:\ {\tt Oxabc}\ -\ Reset\ default:\ {\tt Ox0}\ -\ Reset\ mask:\ {\tt Oxffffffff}$ 

### 2.792.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.793 rx\_buffer\_read\_pointer\_inc\_1

Auto-extracted signal read\_pointer\_inc\_1 from rx\_buffer.vhd - Offset: 0xac0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.793.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.794 rx\_buffer\_write\_pointer

Auto-extracted signal write\_pointer from rx\_buffer.vhd - Offset: 0xac4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.794.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.795 rx\_buffer\_write\_pointer\_raw

Auto-extracted signal write\_pointer\_raw from rx\_buffer.vhd - Offset: 0xac8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.795.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.796 rx\_buffer\_write\_pointer\_ts

Auto-extracted signal write\_pointer\_ts from rx\_buffer.vhd - Offset: 0xacc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.796.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.797 \quad rx\_buffer\_rx\_mem\_free\_i$

Auto-extracted signal rx $_mem_free_i$  from rx $_buffer.vhd$  - Offset: 0xad0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.797.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.798 rx\_buffer\_memory\_write\_data

Auto-extracted signal memory\_write\_data from rx\_buffer.vhd - Offset: 0xad4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.798.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.799 rx\_buffer\_data\_overrun\_flg

Auto-extracted signal data\_overrun\_flg from rx\_buffer.vhd - Offset: 0xad8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.799.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.800 \quad rx\_buffer\_data\_overrun\_i}$

Auto-extracted signal data\_overrun\_i from rx\_buffer.vhd - Offset: Oxadc - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.800.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.801 rx\_buffer\_overrun\_condition

Auto-extracted signal overrun\_condition from rx\_buffer.vhd - Offset: 0xae0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.801.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.802 rx\_buffer\_rx\_empty\_i

Auto-extracted signal rx\_empty\_i from rx\_buffer.vhd - Offset: 0xae4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.802.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.803 rx\_buffer\_is\_free\_word

Auto-extracted signal is  $_{\rm mask}$ : 0x16 or 0x2 or 0x2

#### 2.803.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.804 rx\_buffer\_commit\_rx\_frame

Auto-extracted signal commit\_rx\_frame from rx\_buffer.vhd - Offset: Oxaec - Reset default: OxO - Reset mask: Oxffffffff

### 2.804.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.805 rx\_buffer\_commit\_overrun\_abort

Auto-extracted signal commit\_overrun\_abort from rx\_buffer.vhd - Offset: 0xaf0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.805.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.806 \quad rx\_buffer\_read\_increment}$

Auto-extracted signal read\_increment from rx\_buffer.vhd - Offset: 0xaf4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.806.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.807 rx\_buffer\_write\_raw\_OK

Auto-extracted signal write\_raw\_OK from rx\_buffer.vhd - Offset: 0xaf8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.807.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.808 rx\_buffer\_write\_raw\_intent

Auto-extracted signal write\_raw\_intent from rx\_buffer.vhd - Offset: Oxafc - Reset default: Ox0 - Reset mask: Oxffffffff

### 2.808.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.809 \text{ rx\_buffer\_write\_ts}$

Auto-extracted signal write\_ts from rx\_buffer.vhd - Offset: 0xb00 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.809.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.810 rx\_buffer\_stored\_ts

Auto-extracted signal stored\_ts from rx\_buffer.vhd - Offset: 0xb04 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.810.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.811 rx\_buffer\_data\_selector

Auto-extracted signal data\_selector from rx\_buffer.vhd - Offset: 0xb08 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.811.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.812 rx\_buffer\_store\_ts\_wr\_ptr

Auto-extracted signal store\_ts\_wr\_ptr from rx\_buffer.vhd - Offset: 0xb0c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.812.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.813 rx\_buffer\_inc\_ts\_wr\_ptr

Auto-extracted signal inc\_ts\_wr\_ptr from rx\_buffer.vhd - Offset: 0xb10 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.813.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.814 rx\_buffer\_reset\_overrun\_flag

Auto-extracted signal reset\_overrun\_flag from rx\_buffer.vhd - Offset: 0xb14 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.814.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.815 rx\_buffer\_frame\_form\_w

Auto-extracted signal frame\_form\_w from rx\_buffer.vhd - Offset: 0xb18 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.815.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.816 rx\_buffer\_timestamp\_capture

Auto-extracted signal timestamp\_capture from rx\_buffer.vhd - Offset: 0xb1c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.816.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.817 rx\_buffer\_timestamp\_capture\_ce

Auto-extracted signal timestamp\_capture\_ce from rx\_buffer.vhd - Offset: 0xb20 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.817.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.818 \text{ rx\_buffer\_RAM\_write}$

Auto-extracted signal RAM\_write from rx\_buffer.vhd - Offset: 0xb24 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.818.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.819 rx\_buffer\_RAM\_data\_out

Auto-extracted signal RAM\_data\_out from rx\_buffer.vhd - Offset: 0xb28 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.819.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.820 rx\_buffer\_RAM\_write\_address

Auto-extracted signal RAM\_write\_address from rx\_buffer.vhd - Offset: 0xb2c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.820.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.821 \quad rx\_buffer\_RAM\_read\_address}$

Auto-extracted signal RAM\_read\_address from rx\_buffer.vhd - Offset: 0xb30 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.821.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.822 rx\_buffer\_rx\_buf\_res\_n\_d

Auto-extracted signal rx\_buf\_res\_n\_d from rx\_buffer.vhd - Offset: 0xb34 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.822.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.823 rx\_buffer\_rx\_buf\_res\_n\_q

Auto-extracted signal rx\_buf\_res\_n\_q from rx\_buffer.vhd - Offset: 0xb38 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.823.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.824 rx\_buffer\_rx\_buf\_res\_n\_q\_scan

Auto-extracted signal rx\_buf\_res\_n\_q\_scan from rx\_buffer.vhd - Offset: 0xb3c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.824.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.825 rx\_buffer\_rx\_buf\_ram\_clk\_en

Auto-extracted signal rx\_buf\_ram\_clk\_en from rx\_buffer.vhd - Offset: 0xb40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.825.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.826 rx\_buffer\_clk\_ram

Auto-extracted signal clk\_ram from rx\_buffer.vhd - Offset: 0xb44 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.826.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.827 rx\_buffer\_fsm\_rx\_fsm\_ce

Auto-extracted signal rx\_fsm\_ce from rx\_buffer\_fsm.vhd - Offset: 0xb48 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.827.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.828 rx\_buffer\_fsm\_cmd\_join

Auto-extracted signal cmd\_join from rx\_buffer\_fsm.vhd - Offset: 0xb4c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.828.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.829 rx\_buffer\_pointers\_write\_pointer\_raw\_ce

Auto-extracted signal write\_pointer\_raw\_ce from rx\_buffer\_pointers.vhd - Offset: 0xb50 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.829.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.830 rx\_buffer\_pointers\_write\_pointer\_ts\_ce

Auto-extracted signal write\_pointer\_ts\_ce from rx\_buffer\_pointers.vhd - Offset: 0xb54 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.830.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.831 rx\_buffer\_ram\_port\_a\_address\_i

Auto-extracted signal port\_a\_address\_i from rx\_buffer\_ram.vhd - Offset: 0xb58 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.831.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.832 rx\_buffer\_ram\_port\_a\_write\_i

Auto-extracted signal port\_a\_write\_i from rx\_buffer\_ram.vhd - Offset: Oxb5c - Reset default: Ox0 - Reset mask: Oxffffffff

## 2.832.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.833 rx\_buffer\_ram\_port\_a\_data\_in\_i

Auto-extracted signal port\_a\_data\_in\_i from rx\_buffer\_ram.vhd - Offset: 0xb60 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.833.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.834 rx\_buffer\_ram\_port\_b\_address\_i

Auto-extracted signal port\_b\_address\_i from rx\_buffer\_ram.vhd - Offset: 0xb64 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.834.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.835 rx\_buffer\_ram\_port\_b\_data\_out\_i

Auto-extracted signal port\_b\_data\_out\_i from rx\_buffer\_ram.vhd - Offset: 0xb68 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.835.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.836 rx\_buffer\_ram\_tst\_ena

Auto-extracted signal  $tst_en a$  from  $rx_buffer_ram.vhd$  - Offset: 0xb6c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.836.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.837 rx\_buffer\_ram\_tst\_addr

Auto-extracted signal tst\_addr from rx\_buffer\_ram.vhd - Offset: 0xb70 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.837.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.838 rx\_shift\_reg\_res\_n\_i\_d

Auto-extracted signal res\_n\_i\_d from rx\_shift\_reg.vhd - Offset: 0xb74 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.838.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.839 rx\_shift\_reg\_res\_n\_i\_q

Auto-extracted signal res\_n\_i\_q from rx\_shift\_reg.vhd - Offset: 0xb78 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.839.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.840 \text{ rx\_shift\_reg\_res\_n\_i\_q\_scan}$

Auto-extracted signal res\_n\_i\_q\_scan from rx\_shift\_reg.vhd - Offset: 0xb7c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.840.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.841 \text{ rx\_shift\_reg\_rx\_shift\_reg\_q}$

Auto-extracted signal rx\_shift\_reg\_q from rx\_shift\_reg.vhd - Offset: 0xb80 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.841.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.842 rx\_shift\_reg\_rx\_shift\_cmd

Auto-extracted signal rx\_shift\_cmd from rx\_shift\_reg.vhd - Offset: 0xb84 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.842.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.843 rx\_shift\_reg\_rx\_shift\_in\_sel\_demuxed

Auto-extracted signal rx\_shift\_in\_sel\_demuxed from rx\_shift\_reg.vhd - Offset: 0xb88 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.843.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.844 rx\_shift\_reg\_rec\_is\_rtr\_i

Auto-extracted signal rec\_is\_rtr\_i from rx\_shift\_reg.vhd - Offset: 0xb8c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.844.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.845 rx\_shift\_reg\_rec\_frame\_type\_i

Auto-extracted signal rec\_frame\_type\_i from rx\_shift\_reg.vhd - Offset: 0xb90 - Reset default: 0x0 - Reset mask: 0xfffffff

### 2.845.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.846 sample\_mux\_sample

Auto-extracted signal sample from sample\_mux.vhd - Offset: 0xb94 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.846.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.847 sample\_mux\_prev\_sample\_d

Auto-extracted signal prev\_sample\_d from sample\_mux.vhd - Offset: 0xb98 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.847.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.848 sample\_mux\_prev\_sample\_q

Auto-extracted signal prev\_sample\_q from sample\_mux.vhd - Offset: 0xb9c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.848.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.849 segment\_end\_detector\_req\_input

Auto-extracted signal req\_input from segment\_end\_detector.vhd - Offset: 0xba0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.849.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.850 segment\_end\_detector\_segm\_end\_req\_capt\_d

Auto-extracted signal segm\_end\_req\_capt\_d from segment\_end\_detector.vhd - Offset: 0xba4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.850.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.851 segment\_end\_detector\_segm\_end\_req\_capt\_q

Auto-extracted signal segm\_end\_req\_capt\_q from segment\_end\_detector.vhd - Offset: 0xba8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.851.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.852 segment\_end\_detector\_segm\_end\_req\_capt\_ce

Auto-extracted signal segm\_end\_req\_capt\_ce from segment\_end\_detector.vhd - Offset: Oxbac - Reset default: OxO - Reset mask: Oxffffffff

### 2.852.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.853 \quad segment\_end\_detector\_segm\_end\_req\_capt\_clr$

Auto-extracted signal segm\_end\_req\_capt\_clr from segment\_end\_detector.vhd - Offset: 0xbb0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.853.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.854 segment\_end\_detector\_segm\_end\_req\_capt\_dq

Auto-extracted signal segm\_end\_req\_capt\_dq from segment\_end\_detector.vhd - Offset: 0xbb4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.854.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.855 segment\_end\_detector\_segm\_end\_nbt\_valid

Auto-extracted signal segm\_end\_nbt\_valid from segment\_end\_detector.vhd - Offset: 0xbb8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.855.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.856 segment\_end\_detector\_segm\_end\_dbt\_valid

Auto-extracted signal segm\_end\_dbt\_valid from segment\_end\_detector.vhd - Offset: 0xbbc - Reset default: 0x0 - Reset mask: 0xfffffff

## 2.856.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.857 segment end detector segm end nbt dbt valid

Auto-extracted signal segm\_end\_nbt\_dbt\_valid from segment\_end\_detector.vhd - Offset: 0xbc0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.857.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.858 segment\_end\_detector\_tseg1\_end\_req\_valid

Auto-extracted signal tseg1\_end\_req\_valid from segment\_end\_detector.vhd - Offset: 0xbc4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.858.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.859 segment\_end\_detector\_tseg2\_end\_req\_valid

Auto-extracted signal tseg2\_end\_req\_valid from segment\_end\_detector.vhd - Offset: 0xbc8 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.859.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.860 segment\_end\_detector\_h\_sync\_valid\_i

Auto-extracted signal h\_sync\_valid\_i from segment\_end\_detector.vhd - Offset: 0xbcc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.860.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.861 segment\_end\_detector\_segment\_end\_i

Auto-extracted signal segment\_end\_i from segment\_end\_detector.vhd - Offset: 0xbd0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.861.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.862 segment\_end\_detector\_nbt\_tq\_active

Auto-extracted signal nbt\_tq\_active from segment\_end\_detector.vhd - Offset: 0xbd4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.862.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.863 segment\_end\_detector\_dbt\_tq\_active

Auto-extracted signal dbt\_tq\_active from segment\_end\_detector.vhd - Offset: 0xbd8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.863.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.864 segment\_end\_detector\_bt\_ctr\_clear\_i

Auto-extracted signal bt\_ctr\_clear\_i from segment\_end\_detector.vhd - Offset: Oxbdc - Reset default: Ox0 - Reset mask: Oxffffffff

### 2.864.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.865 shift\_reg\_shift\_regs

Auto-extracted signal shift\_regs from shift\_reg.vhd - Offset: 0xbe0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.865.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.866 shift\_reg\_next\_shift\_reg\_val

Auto-extracted signal next\_shift\_reg\_val from shift\_reg.vhd - Offset: 0xbe4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.866.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.867 shift\_reg\_byte\_shift\_reg\_in

Auto-extracted signal shift\_reg\_in from shift\_reg\_byte.vhd - Offset: 0xbe8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.867.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.868 shift\_reg\_preload\_shift\_regs

Auto-extracted signal shift\_regs from shift\_reg\_preload.vhd - Offset: Oxbec - Reset default: OxO - Reset mask: Oxffffffff

## 2.868.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.869 \quad shift\_reg\_preload\_next\_shift\_reg\_val$

Auto-extracted signal next\_shift\_reg\_val from shift\_reg\_preload.vhd - Offset: 0xbf0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.869.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.870 sig\_sync\_rff

Auto-extracted signal rff from sig\_sync.vhd - Offset: 0xbf4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.870.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.871 \quad ssp\_generator\_btmc\_d$

Auto-extracted signal btmc\_d from ssp\_generator.vhd - Offset: 0xbf8 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.871.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.872 ssp\_generator\_btmc\_q

Auto-extracted signal btmc\_q from ssp\_generator.vhd - Offset: 0xbfc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.872.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.873 ssp\_generator\_btmc\_add

Auto-extracted signal btmc\_add from ssp\_generator.vhd - Offset: 0xc00 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.873.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.874 ssp\_generator\_btmc\_ce

Auto-extracted signal btmc\_ce from  $ssp\_generator.vhd$  - Offset: 0xc04 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.874.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.875 ssp\_generator\_btmc\_meas\_running\_d

Auto-extracted signal btmc\_meas\_running\_d from ssp\_generator.vhd - Offset: 0xc08 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.875.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.876 ssp\_generator\_btmc\_meas\_running\_q

Auto-extracted signal  $btmc\_meas\_running\_q$  from  $ssp\_generator.vhd$  - Offset: 0xc0c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.876.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.877 ssp\_generator\_sspc\_d

Auto-extracted signal sspc\_d from ssp\_generator.vhd - Offset: 0xc10 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.877.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.878 \quad ssp\_generator\_sspc\_q$

Auto-extracted signal  $\operatorname{sspc\_q}$  from  $\operatorname{ssp\_generator.vhd}$  - Offset: 0xc14 - Reset default: 0x0 - Reset  $\operatorname{mask}$ : 0xffffffff

#### 2.878.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.879 ssp\_generator\_sspc\_ce

Auto-extracted signal sspc\_ce from ssp\_generator.vhd - Offset: 0xc18 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.879.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.880 ssp\_generator\_sspc\_expired

Auto-extracted signal sspc\_expired from ssp\_generator.vhd - Offset: 0xc1c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.880.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.881 ssp\_generator\_sspc\_threshold

Auto-extracted signal sspc\_threshold from ssp\_generator.vhd - Offset: 0xc20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.881.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.882 \quad ssp\_generator\_sspc\_add$

Auto-extracted signal  $sspc\_add$  from  $ssp\_generator.vhd$  - Offset: 0xc24 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.882.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.883 \quad ssp\_generator\_first\_ssp\_d$

Auto-extracted signal first\_ssp\_d from ssp\_generator.vhd - Offset: 0xc28 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.883.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.884 ssp\_generator\_first\_ssp\_q

Auto-extracted signal first\_ssp\_q from ssp\_generator.vhd - Offset: 0xc2c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.884.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.885 ssp\_generator\_sspc\_ena\_d

Auto-extracted signal sspc\_ena\_d from ssp\_generator.vhd - Offset: 0xc30 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.885.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.886 ssp\_generator\_sspc\_ena\_q

Auto-extracted signal sspc\_ena\_q from ssp\_generator.vhd - Offset: 0xc34 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.886.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.887 ssp\_generator\_ssp\_delay\_padded

Auto-extracted signal ssp\_delay\_padded from ssp\_generator.vhd - Offset: 0xc38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.887.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.888 synchronisation\_checker\_resync\_edge

Auto-extracted signal resync\_edge from synchronisation\_checker.vhd - Offset: 0xc3c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.888.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.889 synchronisation\_checker\_h\_sync\_edge

Auto-extracted signal h\_sync\_edge from synchronisation\_checker.vhd - Offset: 0xc40 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.889.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.890 synchronisation checker h or re sync edge

Auto-extracted signal h\_or\_re\_sync\_edge from synchronisation\_checker.vhd - Offset: 0xc44 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.890.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.891 synchronisation\_checker\_sync\_flag

Auto-extracted signal sync\_flag from synchronisation\_checker.vhd - Offset: 0xc48 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.891.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.892 synchronisation\_checker\_sync\_flag\_ce

Auto-extracted signal sync\_flag\_ce from synchronisation\_checker.vhd - Offset: 0xc4c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.892.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.893 synchronisation\_checker\_sync\_flag\_nxt

Auto-extracted signal sync\_flag\_nxt from synchronisation\_checker.vhd - Offset: 0xc50 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.893.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.894 test\_registers\_reg\_map\_reg\_sel

Auto-extracted signal reg\_sel from test\_registers\_reg\_map.vhd - Offset: 0xc54 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.894.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.895 test\_registers\_reg\_map\_read\_data\_mux\_in

Auto-extracted signal read\_data\_mux\_in from test\_registers\_reg\_map.vhd - Offset: 0xc58 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.895.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.896 test\_registers\_reg\_map\_read\_data\_mask\_n

Auto-extracted signal read\_data\_mask\_n from test\_registers\_reg\_map.vhd - Offset: 0xc5c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.896.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.897 test\_registers\_reg\_map\_read\_mux\_ena

Auto-extracted signal read\_mux\_ena from test\_registers\_reg\_map.vhd - Offset: 0xc60 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.897.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.898 trigger\_generator\_rx\_trig\_req\_q

Auto-extracted signal rx\_trig\_req\_q from trigger\_generator.vhd - Offset: 0xc64 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.898.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.899 trigger\_generator\_tx\_trig\_req\_flag\_d

Auto-extracted signal tx\_trig\_req\_flag\_d from trigger\_generator.vhd - Offset: 0xc68 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.899.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.900 trigger\_generator\_tx\_trig\_req\_flag\_q

Auto-extracted signal  $tx\_trig\_req\_flag\_q$  from  $trigger\_generator.vhd$  - Offset: 0xc6c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.900.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.901 trigger\_generator\_tx\_trig\_req\_flag\_dq

Auto-extracted signal  $tx\_trig\_req\_flag\_dq$  from  $trigger\_generator.vhd$  - Offset: 0xc70 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.901.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.902 trigger\_mux\_tx\_trigger\_q

Auto-extracted signal tx\_trigger\_q from trigger\_mux.vhd - Offset: 0xc74 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.902.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.903 trv\_delay\_meas\_trv\_meas\_progress\_d

Auto-extracted signal trv\_meas\_progress\_d from trv\_delay\_meas.vhd - Offset: 0xc78 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.903.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.904 trv\_delay\_meas\_trv\_meas\_progress\_q

Auto-extracted signal trv\_meas\_progress\_q from trv\_delay\_meas.vhd - Offset: 0xc7c - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.904.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.905 trv\_delay\_meas\_trv\_meas\_progress\_del

Auto-extracted signal trv\_meas\_progress\_del from trv\_delay\_meas.vhd - Offset: 0xc80 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.905.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.906 trv\_delay\_meas\_trv\_delay\_ctr\_q

Auto-extracted signal trv\_delay\_ctr\_q from trv\_delay\_meas.vhd - Offset: 0xc84 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.906.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.907 trv\_delay\_meas\_trv\_delay\_ctr\_d

Auto-extracted signal trv\_delay\_ctr\_d from trv\_delay\_meas.vhd - Offset: 0xc88 - Reset default: 0x0 - Reset mask: 0xfffffff

## 2.907.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.908 trv\_delay\_meas\_trv\_delay\_ctr\_add

Auto-extracted signal trv\_delay\_ctr\_add from trv\_delay\_meas.vhd - Offset: 0xc8c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.908.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.909 trv\_delay\_meas\_trv\_delay\_ctr\_q\_padded

Auto-extracted signal trv\_delay\_ctr\_q\_padded from trv\_delay\_meas.vhd - Offset: 0xc90 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.909.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.910 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_d

Auto-extracted signal trv\_delay\_ctr\_rst\_d from trv\_delay\_meas.vhd - Offset: 0xc94 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.910.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.911 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_q

Auto-extracted signal trv\_delay\_ctr\_rst\_q from trv\_delay\_meas.vhd - Offset: 0xc98 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.911.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.912 trv\_delay\_meas\_trv\_delay\_ctr\_rst\_q\_scan

Auto-extracted signal trv\_delay\_ctr\_rst\_q\_scan from trv\_delay\_meas.vhd - Offset: 0xc9c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.912.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.913 trv\_delay\_meas\_ssp\_shadow\_ce

Auto-extracted signal ssp\_shadow\_ce from trv\_delay\_meas.vhd - Offset: 0xca0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.913.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.914} \quad trv\_delay\_meas\_ssp\_delay\_raw$

Auto-extracted signal ssp\_delay\_raw from trv\_delay\_meas.vhd - Offset: 0xca4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.914.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.915 trv\_delay\_meas\_ssp\_delay\_saturated

Auto-extracted signal ssp\_delay\_saturated from trv\_delay\_meas.vhd - Offset: 0xca8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.915.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.916 trv\_delay\_meas\_trv\_delay\_sum

Auto-extracted signal trv\_delay\_sum from trv\_delay\_meas.vhd - Offset: Oxcac - Reset default: Ox0 - Reset mask: Oxffffffff

## 2.916.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# ${\bf 2.917} \quad tx\_arbitrator\_select\_buf\_avail$

Auto-extracted signal select\_buf\_avail from tx\_arbitrator.vhd - Offset: 0xcb0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.917.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.918 tx\_arbitrator\_txtb\_selected\_input

Auto-extracted signal txtb\_selected\_input from tx\_arbitrator.vhd - Offset: 0xcb4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.918.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.919 tx\_arbitrator\_txtb\_timestamp

Auto-extracted signal txtb\_timestamp from tx\_arbitrator.vhd - Offset: 0xcb8 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.919.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.920 tx\_arbitrator\_timestamp\_valid

Auto-extracted signal timestamp\_valid from tx\_arbitrator.vhd - Offset: Oxcbc - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.920.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.921 tx\_arbitrator\_select\_index\_changed

Auto-extracted signal select\_index\_changed from  $tx_arbitrator.vhd$  - Offset: 0xcc0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.921.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.922 tx\_arbitrator\_validated\_buffer

Auto-extracted signal validated\_buffer from tx\_arbitrator.vhd - Offset: 0xcc4 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.922.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# 2.923 tx\_arbitrator\_ts\_low\_internal

Auto-extracted signal ts\_low\_internal from tx\_arbitrator.vhd - Offset: 0xcc8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.923.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.924 tx\_arbitrator\_tran\_dlc\_dbl\_buf

Auto-extracted signal tran\_dlc\_dbl\_buf from tx\_arbitrator.vhd - Offset: 0xccc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.924.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.925 tx\_arbitrator\_tran\_is\_rtr\_dbl\_buf

Auto-extracted signal tran\_is\_rtr\_dbl\_buf from tx\_arbitrator.vhd - Offset: 0xcd0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.925.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.926 tx\_arbitrator\_tran\_ident\_type\_dbl\_buf

Auto-extracted signal tran\_ident\_type\_dbl\_buf from tx\_arbitrator.vhd - Offset: 0xcd4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.926.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.927 tx\_arbitrator\_tran\_frame\_type\_dbl\_buf

Auto-extracted signal tran\_frame\_type\_dbl\_buf from tx\_arbitrator.vhd - Offset: 0xcd8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.927.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.928 tx\_arbitrator\_tran\_brs\_dbl\_buf

Auto-extracted signal tran\_brs\_dbl\_buf from tx\_arbitrator.vhd - Offset: Oxcdc - Reset default: Ox0 - Reset mask: Oxffffffff

### 2.928.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.929 tx\_arbitrator\_tran\_dlc\_com

Auto-extracted signal tran\_dlc\_com from tx\_arbitrator.vhd - Offset: 0xce0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.929.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.930 tx\_arbitrator\_tran\_is\_rtr\_com

Auto-extracted signal tran\_is\_rtr\_com from tx\_arbitrator.vhd - Offset: 0xce4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.930.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.931 tx\_arbitrator\_tran\_ident\_type\_com

Auto-extracted signal tran\_ident\_type\_com from tx\_arbitrator.vhd - Offset: 0xce8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.931.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.932 tx\_arbitrator\_tran\_frame\_type\_com

Auto-extracted signal tran\_frame\_type\_com from tx\_arbitrator.vhd - Offset: Oxcec - Reset default: OxO - Reset mask: Oxffffffff

#### 2.932.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.933 tx\_arbitrator\_tran\_brs\_com

Auto-extracted signal tran\_brs\_com from tx\_arbitrator.vhd - Offset: 0xcf0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.933.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.934 tx\_arbitrator\_tran\_frame\_valid\_com

Auto-extracted signal tran\_frame\_valid\_com from tx\_arbitrator.vhd - Offset: 0xcf4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.934.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.935 tx\_arbitrator\_tran\_identifier\_com

Auto-extracted signal tran\_identifier\_com from tx\_arbitrator.vhd - Offset: 0xcf8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.935.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.936 tx\_arbitrator\_load\_ts\_lw\_addr

Auto-extracted signal load\_ts\_lw\_addr from tx\_arbitrator.vhd - Offset: 0xcfc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.936.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.937 tx\_arbitrator\_load\_ts\_uw\_addr

Auto-extracted signal load\_ts\_uw\_addr from tx\_arbitrator.vhd - Offset: 0xd00 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.937.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.938 tx\_arbitrator\_load\_ffmt\_w\_addr

Auto-extracted signal load\_ffmt\_w\_addr from tx\_arbitrator.vhd - Offset: 0xd04 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.938.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.939 tx\_arbitrator\_load\_ident\_w\_addr

Auto-extracted signal load\_ident\_w\_addr from tx\_arbitrator.vhd - Offset: 0xd08 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.939.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.940 tx\_arbitrator\_store\_ts\_l\_w

Auto-extracted signal store\_ts\_l\_w from tx\_arbitrator.vhd - Offset: 0xd0c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.940.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.941 tx\_arbitrator\_store\_md\_w

Auto-extracted signal store $\_$ md $\_$ w from tx $\_$ arbitrator.vhd - Offset: 0xd10 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.941.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.942 tx\_arbitrator\_store\_ident\_w

Auto-extracted signal store\_ident\_w from tx\_arbitrator.vhd - Offset: 0xd14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.942.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.943 tx\_arbitrator\_buffer\_md\_w

Auto-extracted signal buffer\_md\_w from tx\_arbitrator.vhd - Offset: 0xd18 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.943.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.944 tx\_arbitrator\_store\_last\_txtb\_index

Auto-extracted signal store\_last\_txtb\_index from tx\_arbitrator.vhd - Offset: 0xd1c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.944.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.945 tx\_arbitrator\_frame\_valid\_com\_set

Auto-extracted signal frame\_valid\_com\_set from tx\_arbitrator.vhd - Offset: 0xd20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.945.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.946 tx\_arbitrator\_frame\_valid\_com\_clear

Auto-extracted signal frame\_valid\_com\_clear from tx\_arbitrator.vhd - Offset: 0xd24 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.946.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.947 tx\_arbitrator\_tx\_arb\_locked

Auto-extracted signal tx\_arb\_locked from tx\_arbitrator.vhd - Offset: 0xd28 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.947.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.948 tx\_arbitrator\_txtb\_meta\_clk\_en

Auto-extracted signal txtb\_meta\_clk\_en from tx\_arbitrator.vhd - Offset: 0xd2c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.948.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.949 tx\_arbitrator\_drv\_tttm\_ena

Auto-extracted signal drv\_tttm\_ena from tx\_arbitrator.vhd - Offset: 0xd30 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.949.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.950 tx\_arbitrator\_fsm\_tx\_arb\_fsm\_ce

Auto-extracted signal  $tx_arb_fsm_ce$  from  $tx_arbitrator_fsm.vhd$  - Offset: 0xd34 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.950.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.951 tx\_arbitrator\_fsm\_fsm\_wait\_state\_d

Auto-extracted signal fsm\_wait\_state\_d from tx\_arbitrator\_fsm.vhd - Offset: 0xd38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.951.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.952 tx\_arbitrator\_fsm\_fsm\_wait\_state\_q

Auto-extracted signal fsm\_wait\_state\_q from tx\_arbitrator\_fsm.vhd - Offset: 0xd3c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.952.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.953 tx\_data\_cache\_tx\_cache\_mem

Auto-extracted signal tx\_cache\_mem from tx\_data\_cache.vhd - Offset: 0xd40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.953.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.954 tx\_shift\_reg\_tx\_sr\_output

Auto-extracted signal  $tx\_sr\_output$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd44 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.954.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.955 tx\_shift\_reg\_tx\_sr\_ce

Auto-extracted signal  $tx\_sr\_ce$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd48 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.955.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.956 tx\_shift\_reg\_tx\_sr\_pload

Auto-extracted signal  $tx\_sr\_pload$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd4c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.956.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.957 tx\_shift\_reg\_tx\_sr\_pload\_val

Auto-extracted signal  $tx\_sr\_pload\_val$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd50 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.957.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.958 tx\_shift\_reg\_tx\_base\_id

Auto-extracted signal  $tx\_base\_id$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd54 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.958.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.959 tx\_shift\_reg\_tx\_ext\_id

Auto-extracted signal tx\_ext\_id from tx\_shift\_reg.vhd - Offset: 0xd58 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.959.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.960 ext{ tx\_shift\_reg\_tx\_crc}$

Auto-extracted signal  $tx\_crc$  from  $tx\_shift\_reg.vhd$  - Offset: 0xd5c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.960.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.961 tx\_shift\_reg\_bst\_ctr\_grey

Auto-extracted signal bst\_ctr\_grey from tx\_shift\_reg.vhd - Offset: 0xd60 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.961.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.962 tx\_shift\_reg\_bst\_parity

Auto-extracted signal bst\_parity from tx\_shift\_reg.vhd - Offset: 0xd64 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.962.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.963 tx\_shift\_reg\_stuff\_count

Auto-extracted signal stuff\_count from  $tx\_shift\_reg.vhd$  - Offset: 0xd68 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.963.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.964 txt\_buffer\_txtb\_user\_accessible

Auto-extracted signal txtb\_user\_accessible from txt\_buffer.vhd - Offset: 0xd6c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.964.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.965 \text{ txt\_buffer\_hw\_cbs}$

Auto-extracted signal hw\_cbs from  $txt_buffer.vhd$  - Offset: 0xd70 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.965.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.966 txt\_buffer\_sw\_cbs

Auto-extracted signal sw\_cbs from txt\_buffer.vhd - Offset: 0xd74 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.966.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.967 txt\_buffer\_txtb\_unmask\_data\_ram

Auto-extracted signal  $txtb\_unmask\_data\_ram$  from  $txt\_buffer.vhd$  - Offset: 0xd78 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.967.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.968 txt\_buffer\_txtb\_port\_b\_data\_i

Auto-extracted signal txtb\_port\_b\_data\_i from txt\_buffer.vhd - Offset: 0xd7c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.968.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.969 txt\_buffer\_ram\_write

Auto-extracted signal ram\_write from txt\_buffer.vhd - Offset: 0xd80 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.969.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.970 txt\_buffer\_ram\_read\_address

Auto-extracted signal ram\_read\_address from txt\_buffer.vhd - Offset: 0xd84 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.970.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## $2.971 \quad txt\_buffer\_txtb\_ram\_clk\_en$

Auto-extracted signal txtb\_ram\_clk\_en from txt\_buffer.vhd - Offset: 0xd88 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.971.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.972 txt\_buffer\_clk\_ram

Auto-extracted signal clk\_ram from txt\_buffer.vhd - Offset: 0xd8c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.972.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.973 txt\_buffer\_fsm\_abort\_applied

Auto-extracted signal abort\_applied from txt\_buffer\_fsm.vhd - Offset: 0xd90 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.973.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.974 txt\_buffer\_fsm\_txt\_fsm\_ce

Auto-extracted signal txt\_fsm\_ce from txt\_buffer\_fsm.vhd - Offset: 0xd94 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.974.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.975 txt\_buffer\_fsm\_go\_to\_failed

Auto-extracted signal go\_to\_failed from txt\_buffer\_fsm.vhd - Offset: 0xd98 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.975.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.976 txt\_buffer\_fsm\_transient\_state

Auto-extracted signal transient\_state from txt\_buffer\_fsm.vhd - Offset: 0xd9c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.976.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.977 txt\_buffer\_ram\_port\_a\_address\_i

Auto-extracted signal port\_a\_address\_i from txt\_buffer\_ram.vhd - Offset: 0xda0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.977.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "s

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.978 txt\_buffer\_ram\_port\_a\_write\_i

Auto-extracted signal port\_a\_write\_i from txt\_buffer\_ram.vhd - Offset: 0xda4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.978.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.979 txt\_buffer\_ram\_port\_a\_data\_in\_i

Auto-extracted signal port\_a\_data\_in\_i from txt\_buffer\_ram.vhd - Offset: 0xda8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.979.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.980 txt\_buffer\_ram\_port\_b\_address\_i

Auto-extracted signal port\_b\_address\_i from txt\_buffer\_ram.vhd - Offset: Oxdac - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.980.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.981 txt\_buffer\_ram\_port\_b\_data\_out\_i

Auto-extracted signal port\_b\_data\_out\_i from txt\_buffer\_ram.vhd - Offset: 0xdb0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.981.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.982 txt\_buffer\_ram\_tst\_ena

Auto-extracted signal tst\_ena from txt\_buffer\_ram.vhd - Offset: 0xdb4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.982.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

### 2.983 txt buffer ram tst addr

Auto-extracted signal  $tst\_addr$  from  $txt\_buffer\_ram.vhd$  - Offset: 0xdb8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.983.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.984 access\_signaler\_be\_active

Auto-extracted signal be\_active from access\_signaler.vhd - Offset:  $\tt Oxdbc$  - Reset default:  $\tt Ox0$  - Reset mask:  $\tt Oxfffffffff$ 

### 2.984.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.985 access\_signaler\_access\_in

Auto-extracted signal access\_in from access\_signaler.vhd - Offset: OxdcO - Reset default: OxO - Reset mask: Oxffffffff

### 2.985.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.986 access\_signaler\_access\_active

Auto-extracted signal access\_active from access\_signaler.vhd - Offset: 0xdc4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.986.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.987 access\_signaler\_access\_active\_reg

Auto-extracted signal access\_active\_reg from access\_signaler.vhd - Offset: 0xdc8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.987.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.988 address\_decoder\_addr\_dec\_i

Auto-extracted signal addr\_dec\_i from address\_decoder.vhd - Offset: 0xdcc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.988.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

## 2.989 address\_decoder\_addr\_dec\_enabled\_i

Auto-extracted signal addr\_dec\_enabled\_i from address\_decoder.vhd - Offset: 0xdd0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.989.1 Fields

{"reg": [{"name": "value", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                                   |
|------|------|-------|-------|-----------------------------------------------|
| 31:0 | rw   | 0x0   | value | Placeholder 32-bit field for extracted signal |

# $2.990 \quad carfield\_regs \; / \; doc \; / \; carfield\_regs.md$

# **2.991** Summary

| Name                                                                | Offset | Length | Description                            |
|---------------------------------------------------------------------|--------|--------|----------------------------------------|
| carfield.VERSIONO                                                   | 0x0    | 4      | Cheshire sha256 commit                 |
| carfield.VERSION1                                                   | 0x4    | 4      | Safety Island sha256 commit            |
| carfield.VERSION2                                                   | 0x8    | 4      | Security Island sha256 commit          |
| carfield.VERSION3                                                   | 0xc    | 4      | PULP Cluster sha256 commit             |
| carfield.VERSION4                                                   | 0x10   | 4      | Spatz CLuster sha256 commit            |
| carfield.JEDEC_IDCODE                                               | 0x14   | 4      | JEDEC ID CODE -TODO assign-            |
| carfield.GENERIC_SCRATCHO                                           | 0x18   | 4      | Scratch                                |
| carfield.GENERIC_SCRATCH1                                           | 0x1c   | 4      | Scratch                                |
| carfield.HOST_RST                                                   | 0x20   | 4      | Host Domain reset -active high,        |
|                                                                     |        |        | inverted in HW-                        |
| carfield.PERIPH_RST                                                 | 0x24   | 4      | Periph Domain reset -active high,      |
|                                                                     |        |        | inverted in HW-                        |
| carfield.SAFETY_ISLAND_RST                                          | 0x28   | 4      | Safety Island reset -active high,      |
|                                                                     |        |        | inverted in HW-                        |
| carfield.SECURITY_ISLAND_RST                                        | 0x2c   | 4      | Security Island reset -active high,    |
|                                                                     |        |        | inverted in HW-                        |
| carfield.PULP_CLUSTER_RST                                           | 0x30   | 4      | PULP Cluster reset -active high,       |
|                                                                     |        |        | inverted in HW-                        |
| carfield.SPATZ_CLUSTER_RST                                          | 0x34   | 4      | Spatz Cluster reset -active high,      |
|                                                                     |        |        | inverted in HW-                        |
| carfield.L2_RST                                                     | 0x38   | 4      | L2 reset -active high, inverted in HW- |
| carfield.PERIPH_ISOLATE                                             | 0x3c   | 4      | Periph Domain AXI isolate              |
| carfield.SAFETY_ISLAND_ISOLATE                                      | 0x40   | 4      | Safety Island AXI isolate              |
| carfield.SECURITY_ISLAND_ISOLATE                                    | 0x44   | 4      | Security Island AXI isolate            |
| carfield.PULP_CLUSTER_ISOLATE                                       | 0x48   | 4      | PULP Cluster AXI isolate               |
| carfield.SPATZ_CLUSTER_ISOLATE                                      | 0x4c   | 4      | Spatz Cluster AXI isolate              |
| carfield.L2_ISOLATE                                                 | 0x50   | 4      | L2 AXI isolate                         |
| carfield.PERIPH_ISOLATE_STATUS                                      | 0x54   | 4      | Periph Domain AXI isolate status       |
| carfield.SAFETY_ISLAND_ISOLATE_STATUS                               | 0x58   | 4      | Safety Island AXI isolate status       |
| $\operatorname{carfield}.\mathtt{SECURITY\_ISLAND\_ISOLATE\_STATU}$ | S0x5c  | 4      | Security Island AXI isolate status     |
| carfield.PULP_CLUSTER_ISOLATE_STATUS                                | 0x60   | 4      | PULP Cluster AXI isolate status        |
| carfield.SPATZ_CLUSTER_ISOLATE_STATUS                               | 0x64   | 4      | Spatz Cluster AXI isolate status       |

| Name                                   | Offset      | Length | Description                                                            |
|----------------------------------------|-------------|--------|------------------------------------------------------------------------|
| carfield.L2_ISOLATE_STATUS             | 0x68        | 4      | L2 AXI isolate status                                                  |
| carfield.PERIPH_CLK_EN                 | 0x6c        | 4      | Periph Domain clk gate enable                                          |
| carfield.SAFETY_ISLAND_CLK_EN          | 0x70        | 4      | Safety Island clk gate enable                                          |
| carfield.SECURITY_ISLAND_CLK_EN        | 0x74        | 4      | Security Island clk gate enable                                        |
| carfield.PULP_CLUSTER_CLK_EN           | 0x78        | 4      | PULP Cluster clk gate enable                                           |
| carfield.SPATZ_CLUSTER_CLK_EN          | 0x7c        | 4      | Spatz Cluster clk gate enable                                          |
| carfield.L2_CLK_EN                     | 0x80        | 4      | Shared L2 memory clk gate enable                                       |
| carfield.PERIPH_CLK_SEL                | 0x84        | 4      | Periph Domain pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll)   |
| carfield.SAFETY_ISLAND_CLK_SEL         | 0x88        | 4      | Safety Island pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll)   |
| carfield.SECURITY_ISLAND_CLK_SEL       | 0x8c        | 4      | Security Island pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) |
| carfield.PULP_CLUSTER_CLK_SEL          | 0x90        | 4      | PULP Cluster pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll)    |
| carfield.SPATZ_CLUSTER_CLK_SEL         | 0x94        | 4      | Spatz Cluster pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll)   |
| carfield.L2_CLK_SEL                    | 0x98        | 4      | L2 Memory pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll)       |
| carfield.PERIPH_CLK_DIV_VALUE          | 0x9c        | 4      | Periph Domain clk divider value                                        |
| carfield.SAFETY_ISLAND_CLK_DIV_VALUE   | 0xa0        | 4      | Safety Island clk divider value                                        |
| carfield.SECURITY_ISLAND_CLK_DIV_VALUE |             | 4      | Security Island clk divider value                                      |
| carfield.PULP_CLUSTER_CLK_DIV_VALUE    | 0xa4        | 4      | PULP Cluster clk divider value                                         |
| carfield.SPATZ_CLUSTER_CLK_DIV_VALUE   | 0xac        | 4      | Spatz Cluster clk divider value                                        |
| carfield.L2_CLK_DIV_VALUE              | 0xb0        | 4      | L2 Memory clk divider value                                            |
| carfield.HOST_FETCH_ENABLE             | 0xb4        | 4      | Host Domain fetch enable                                               |
| carfield.SAFETY_ISLAND_FETCH_ENABLE    | 0xb4        | 4      | Safety Island fetch enable                                             |
| carfield.SECURITY_ISLAND_FETCH_ENABLE  | 0xbc        | 4      | Security Island fetch enable                                           |
| carfield.PULP_CLUSTER_FETCH_ENABLE     | 0xc0        | 4      | PULP Cluster fetch enable                                              |
| carfield.SPATZ_CLUSTER_DEBUG_REQ       | 0xc4        | 4      | Spatz Cluster debug req                                                |
| carfield.HOST_BOOT_ADDR                | 0xc4 $0xc8$ | 4      | Host boot address                                                      |
| carfield.SAFETY_ISLAND_BOOT_ADDR       | 0xcc        | 4      | Safety Island boot address                                             |
| carfield.SECURITY_ISLAND_BOOT_ADDR     | 0xd0        | 4      | Security Island boot address                                           |
| carfield.PULP_CLUSTER_BOOT_ADDR        | 0xd0 $0xd4$ | 4      | PULP Cluster boot address                                              |
|                                        |             |        | Spatz Cluster boot address                                             |
| carfield.SPATZ_CLUSTER_BOOT_ADDR       | 0xd8        | 4      | •                                                                      |
| carfield.PULP_CLUSTER_BOOT_ENABLE      | 0xdc        | 4      | PULP Cluster boot enable                                               |
| carfield.SPATZ_CLUSTER_BUSY            | 0xe0        | 4      | Spatz Cluster busy                                                     |
| carfield.PULP_CLUSTER_BUSY             | 0xe4        | 4      | PULP Cluster busy                                                      |
| carfield.PULP_CLUSTER_EOC              | 0xe8        | 4      | PULP Cluster end of computation                                        |
| carfield.ETH_RGMII_PHY_CLK_DIV_EN      | 0xec        | 4      | Ethernet RGMII PHY clock divider enable bit                            |
| carfield.ETH_RGMII_PHY_CLK_DIV_VALUE   | 0xf0        | 4      | Ethernet RGMII PHY clock divider value                                 |
| carfield.ETH_MDIO_CLK_DIV_EN           | 0xf4        | 4      | Ethernet MDIO clock divider enable bit                                 |

### 2.992 VERSION0

Cheshire sha256 commit - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.992.1 Fields

{"reg": [{"name": "VERSIONO", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:0 | ro   | 0x0   | VERSION0 |             |

### 2.993 **VERSION1**

Safety Island sha256 commit - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.993.1 Fields

{"reg": [{"name": "VERSION1", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:0 | ro   | 0x0   | VERSION1 |             |

#### 2.994 VERSION2

Security Island sha256 commit - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.994.1 Fields

{"reg": [{"name": "VERSION2", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:0 | ro   | 0x0   | VERSION2 |             |

## 2.995 VERSION3

PULP Cluster sha256 commit - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.995.1 Fields

{"reg": [{"name": "VERSION3", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:0 | ro   | 0x0   | VERSION3 |             |

### 2.996 VERSION4

Spatz CLuster sha256 commit - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.996.1 Fields

{"reg": [{"name": "VERSION4", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:0 | ro   | 0x0   | VERSION4 |             |

## 2.997 JEDEC\_IDCODE

JEDEC ID CODE -TODO assign- - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.997.1 Fields

{"reg": [{"name": "JEDEC\_IDCODE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name         | Description |
|------|------|-------|--------------|-------------|
| 31:0 | rw   | 0x0   | JEDEC_IDCODE |             |

## 2.998 GENERIC\_SCRATCH0

Scratch - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.998.1 Fields

{"reg": [{"name": "GENERIC\_SCRATCHO", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lattr": ["rw"], "rotate": 0}], "config": ["rw"], "rotate": ["rw"],

| Bits | Type | Reset | Name             | Description |
|------|------|-------|------------------|-------------|
| 31:0 | rw   | 0x0   | GENERIC_SCRATCH0 |             |

## 2.999 GENERIC\_SCRATCH1

Scratch - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.999.1 Fields

{"reg": [{"name": "GENERIC\_SCRATCH1", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lattr": ["rw"], "rotate": ["rw"], "

| Bits | Type | Reset | Name             | Description |
|------|------|-------|------------------|-------------|
| 31:0 | rw   | 0x0   | GENERIC_SCRATCH1 |             |

## 2.1000 HOST\_RST

Host Domain reset -active high, inverted in HW- - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1

### 2.1000.1 Fields

{"reg": [{"name": "HOST\_RST", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}], "configure for the configure for

| Bits | Type | Reset | Name        | Description |
|------|------|-------|-------------|-------------|
| 31:1 |      |       |             | Reserved    |
| 0    | ro   | 0x0   | $HOST\_RST$ |             |

## 2.1001 PERIPH\_RST

Periph Domain reset -active high, inverted in HW- - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0x1

### 2.1001.1 Fields

{"reg": [{"name": "PERIPH\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "con

| Bits | Type | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:1 |      |       |      | Reserved    |

| Bits | Type | Reset | Name       | Description |
|------|------|-------|------------|-------------|
| 0    | rw   | 0x0   | PERIPH_RST |             |

## 2.1002 SAFETY\_ISLAND\_RST

Safety Island reset -active high, inverted in HW- - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0x1

### 2.1002.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}

| Bits | Type | Reset | Name              | Description |
|------|------|-------|-------------------|-------------|
| 31:1 |      |       |                   | Reserved    |
| 0    | rw   | 0x0   | SAFETY_ISLAND_RST |             |

## 2.1003 SECURITY\_ISLAND\_RST

Security Island reset -active high, inverted in HW- - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0x1

#### 2.1003.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name                | Description |
|------|------|-------|---------------------|-------------|
| 31:1 |      |       |                     | Reserved    |
| 0    | rw   | 0x0   | SECURITY_ISLAND_RST |             |

## 2.1004 PULP\_CLUSTER\_RST

PULP Cluster reset -active high, inverted in HW- - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0x1

### 2.1004.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}]

| Bits | Type | Reset | Name             | Description |
|------|------|-------|------------------|-------------|
| 31:1 |      |       |                  | Reserved    |
| 0    | rw   | 0x0   | PULP_CLUSTER_RST |             |

## 2.1005 SPATZ\_CLUSTER\_RST

Spatz Cluster reset -active high, inverted in HW- - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0x1

## 2.1005.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}

| Bits | Type | Reset | Name              | Description |
|------|------|-------|-------------------|-------------|
| 31:1 |      |       |                   | Reserved    |
| 0    | rw   | 0x0   | SPATZ_CLUSTER_RST |             |

## 2.1006 L2\_RST

L2 reset -active high, inverted in HW- - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0x1

### 2.1006.1 Fields

{"reg": [{"name": "L2\_RST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config"

| Bits | Type | Reset | Name      | Description |
|------|------|-------|-----------|-------------|
| 31:1 |      |       |           | Reserved    |
| 0    | rw   | 0x0   | $L2\_RST$ |             |

## 2.1007 PERIPH\_ISOLATE

Periph Domain AXI isolate - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0x1

### 2.1007.1 Fields

{"reg": [{"name": "PERIPH\_ISOLATE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}],

| Bits | Type | Reset | Name           | Description |
|------|------|-------|----------------|-------------|
| 31:1 |      |       |                | Reserved    |
| 0    | rw   | 0x0   | PERIPH_ISOLATE |             |

## 2.1008 SAFETY\_ISLAND\_ISOLATE

Safety Island AXI isolate - Offset: 0x40 - Reset default: 0x1 - Reset mask: 0x1

### 2.1008.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_ISOLATE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                  | Description |
|------|------|-------|-----------------------|-------------|
| 31:1 |      |       |                       | Reserved    |
| 0    | rw   | 0x1   | SAFETY_ISLAND_ISOLATE |             |

## 2.1009 SECURITY\_ISLAND\_ISOLATE

Security Island AXI isolate - Offset: 0x44 - Reset default: 0x1 - Reset mask: 0x1

### 2.1009.1 Fields

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 31:1 |      |       |                         | Reserved    |
| 0    | rw   | 0x1   | SECURITY_ISLAND_ISOLATE |             |

## 2.1010 PULP\_CLUSTER\_ISOLATE

PULP Cluster AXI isolate - Offset: 0x48 - Reset default: 0x1 - Reset mask: 0x1

## 2.1010.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_ISOLATE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:1 |      |       |      | Reserved    |

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 0    | rw   | 0x1   | PULP_CLUSTER_ISOLATE |             |

## 2.1011 SPATZ\_CLUSTER\_ISOLATE

Spatz Cluster AXI isolate - Offset: 0x4c - Reset default: 0x1 - Reset mask: 0x1

### 2.1011.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_ISOLATE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                  | Description |
|------|------|-------|-----------------------|-------------|
| 31:1 |      |       |                       | Reserved    |
| 0    | rw   | 0x1   | SPATZ_CLUSTER_ISOLATE |             |

## 2.1012 L2\_ISOLATE

L2 AXI isolate - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0x1

## 2.1012.1 Fields

{"reg": [{"name": "L2\_ISOLATE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "con

| Bits | Type | Reset | Name       | Description |
|------|------|-------|------------|-------------|
| 31:1 |      |       |            | Reserved    |
| 0    | rw   | 0x0   | L2_ISOLATE |             |

## 2.1013 PERIPH\_ISOLATE\_STATUS

Periph Domain AXI isolate status - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0x1

### 2.1013.1 Fields

{"reg": [{"name": "PERIPH\_ISOLATE\_STATUS", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                  | Description |
|------|------|-------|-----------------------|-------------|
| 31:1 |      |       |                       | Reserved    |
| 0    | rw   | 0x0   | PERIPH_ISOLATE_STATUS |             |

## 2.1014 SAFETY\_ISLAND\_ISOLATE\_STATUS

Safety Island AXI isolate status - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1014.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_ISOLATE\_STATUS", "bits": 1, "attr": ["rw"], "rotate": -90}, {

| Bits | Type | Reset | Name               | Description |
|------|------|-------|--------------------|-------------|
| 31:1 |      |       |                    | Reserved    |
| 0    | rw   | 0x0   | SAFETY_ISLAND_ISOL | ATE_STATUS  |

## 2.1015 SECURITY\_ISLAND\_ISOLATE\_STATUS

Security Island AXI isolate status - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0x1

#### 2.1015.1 Fields

| Bits | Type | Reset | Name                       | Description |
|------|------|-------|----------------------------|-------------|
| 31:1 |      |       |                            | Reserved    |
| 0    | rw   | 0x0   | SECURITY_ISLAND_ISOLATE_ST | CATUS       |

## 2.1016 PULP CLUSTER ISOLATE STATUS

PULP Cluster AXI isolate status - Offset: 0x60 - Reset default: 0x0 - Reset mask: 0x1

### 2.1016.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_ISOLATE\_STATUS", "bits": 1, "attr": ["rw"], "rotate": -90}, {"

| Bits | Type | Reset | Name  | Description            |
|------|------|-------|-------|------------------------|
| 31:1 |      |       |       | Reserved               |
| 0    | rw   | 0x0   | PULP_ | CLUSTER_ISOLATE_STATUS |

## 2.1017 SPATZ\_CLUSTER\_ISOLATE\_STATUS

Spatz Cluster AXI isolate status - Offset: 0x64 - Reset default: 0x0 - Reset mask: 0x1

### 2.1017.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_ISOLATE\_STATUS", "bits": 1, "attr": ["rw"], "rotate": -90}, {

| Bits | Type | Reset | Name        | Description            |
|------|------|-------|-------------|------------------------|
| 31:1 |      |       |             | Reserved               |
| 0    | rw   | 0x0   | $SPATZ_{-}$ | CLUSTER_ISOLATE_STATUS |

## 2.1018 L2\_ISOLATE\_STATUS

L2 AXI isolate status - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0x1

## 2.1018.1 Fields

{"reg": [{"name": "L2\_ISOLATE\_STATUS", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}

| Bits | Type | Reset | Name              | Description |
|------|------|-------|-------------------|-------------|
| 31:1 |      |       |                   | Reserved    |
| 0    | rw   | 0x0   | L2_ISOLATE_STATUS |             |

## 2.1019 PERIPH\_CLK\_EN

Periph Domain clk gate enable - Offset: 0x6c - Reset default: 0x1 - Reset mask: 0x1

## 2.1019.1 Fields

{"reg": [{"name": "PERIPH\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "

| Bits | Type | Reset | Name          | Description |
|------|------|-------|---------------|-------------|
| 31:1 |      |       |               | Reserved    |
| 0    | rw   | 0x1   | PERIPH_CLK_EN |             |

## 2.1020 SAFETY\_ISLAND\_CLK\_EN

Safety Island clk gate enable - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0x1

### 2.1020.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:1 |      |       |                      | Reserved    |
| 0    | rw   | 0x0   | SAFETY_ISLAND_CLK_EN |             |

## 2.1021 SECURITY ISLAND CLK EN

Security Island clk gate enable - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0x1

### 2.1021.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits"

| Bits | Type | Reset | Name                   | Description |
|------|------|-------|------------------------|-------------|
| 31:1 |      |       |                        | Reserved    |
| 0    | rw   | 0x0   | SECURITY_ISLAND_CLK_EN |             |

## 2.1022 PULP\_CLUSTER\_CLK\_EN

PULP Cluster clk gate enable - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0x1

## 2.1022.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name                | Description |
|------|------|-------|---------------------|-------------|
| 31:1 |      |       |                     | Reserved    |
| 0    | rw   | 0x0   | PULP_CLUSTER_CLK_EN |             |

## 2.1023 SPATZ\_CLUSTER\_CLK\_EN

Spatz Cluster clk gate enable - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0x1

### 2.1023.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:1 |      |       |                      | Reserved    |
| 0    | rw   | 0x0   | SPATZ_CLUSTER_CLK_EN |             |

## 2.1024 L2 CLK EN

Shared L2 memory clk gate enable - Offset: 0x80 - Reset default: 0x1 - Reset mask: 0x1

### 2.1024.1 Fields

{"reg": [{"name": "L2\_CLK\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "conf

| Bits | Type | Reset | Name      | Description |
|------|------|-------|-----------|-------------|
| 31:1 |      |       |           | Reserved    |
| 0    | rw   | 0x1   | L2_CLK_EN |             |

## 2.1025 PERIPH\_CLK\_SEL

Periph Domain pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x84 - Reset default: 0x2 - Reset mask: 0x3

### 2.1025.1 Fields

{"reg": [{"name": "PERIPH\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 30}],

| Bits | Type | Reset | Name           | Description |
|------|------|-------|----------------|-------------|
| 31:2 |      |       |                | Reserved    |
| 1:0  | rw   | 0x2   | PERIPH_CLK_SEL |             |

## 2.1026 SAFETY\_ISLAND\_CLK\_SEL

Safety Island pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x88 - Reset default: 0x1 - Reset mask: 0x3

### 2.1026.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                  | Description |
|------|------|-------|-----------------------|-------------|
| 31:2 |      |       |                       | Reserved    |
| 1:0  | rw   | 0x1   | SAFETY_ISLAND_CLK_SEL |             |

## 2.1027 SECURITY ISLAND CLK SEL

Security Island pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x8c - Reset default: 0x1 - Reset mask: 0x3

#### 2.1027.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 31:2 |      |       |                         | Reserved    |
| 1:0  | rw   | 0x1   | SECURITY_ISLAND_CLK_SEL |             |

## 2.1028 PULP\_CLUSTER\_CLK\_SEL

PULP Cluster pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x90 - Reset default: 0x1 - Reset mask: 0x3

## 2.1028.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 3

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:2 |      |       |                      | Reserved    |
| 1:0  | rw   | 0x1   | PULP_CLUSTER_CLK_SEL |             |

## 2.1029 SPATZ\_CLUSTER\_CLK\_SEL

Spatz Cluster pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x94 - Reset default: 0x1 - Reset mask: 0x3

# 2.1029.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                  | Description |
|------|------|-------|-----------------------|-------------|
| 31:2 |      |       |                       | Reserved    |
| 1:0  | rw   | 0x1   | SPATZ_CLUSTER_CLK_SEL |             |

# 2.1030 L2 CLK SEL

L2 Memory pll select (0 -> host pll, 1 -> alt PLL, 2 -> per pll) - Offset: 0x98 - Reset default: 0x1 - Reset mask: 0x3

# 2.1030.1 Fields

{"reg": [{"name": "L2\_CLK\_SEL", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 30}], "con:

| Bits | Type | Reset | Name           | Description |
|------|------|-------|----------------|-------------|
| 31:2 |      |       |                | Reserved    |
| 1:0  | rw   | 0x1   | $L2\_CLK\_SEL$ |             |

# 2.1031 PERIPH\_CLK\_DIV\_VALUE

Periph Domain clk divider value - Offset: 0x9c - Reset default: 0x1 - Reset mask: 0xffffff

# 2.1031.1 Fields

{"reg": [{"name": "PERIPH\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {"bits": 8

| Bits  | Type | Reset | Name                 | Description |
|-------|------|-------|----------------------|-------------|
| 31:24 |      |       |                      | Reserved    |
| 23:0  | rw   | 0x1   | PERIPH_CLK_DIV_VALUE |             |

# 2.1032 SAFETY\_ISLAND\_CLK\_DIV\_VALUE

Safety Island clk divider value - Offset: 0xa0 - Reset default: 0x1 - Reset mask: 0xffffff

### 2.1032.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {"b

| Bits  | Type | Reset | Name                    | Description |
|-------|------|-------|-------------------------|-------------|
| 31:24 |      |       |                         | Reserved    |
| 23:0  | rw   | 0x1   | SAFETY_ISLAND_CLK_DIV_V | ALUE        |

# 2.1033 SECURITY\_ISLAND\_CLK\_DIV\_VALUE

Security Island clk divider value - Offset: 0xa4 - Reset default: 0x1 - Reset mask: 0xffffff

### 2.1033.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {

| Bits  | Type | Reset | Name                      | Description |
|-------|------|-------|---------------------------|-------------|
| 31:24 |      |       |                           | Reserved    |
| 23:0  | rw   | 0x1   | SECURITY_ISLAND_CLK_DIV_V | VALUE       |

# 2.1034 PULP\_CLUSTER\_CLK\_DIV\_VALUE

PULP Cluster clk divider value - Offset: 0xa8 - Reset default: 0x1 - Reset mask: 0xffffff

# 2.1034.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {"bi

| Bits  | Type | Reset | Name           | Description  |
|-------|------|-------|----------------|--------------|
| 31:24 |      |       |                | Reserved     |
| 23:0  | rw   | 0x1   | PULP_CLUSTER_C | LK_DIV_VALUE |

# 2.1035 SPATZ\_CLUSTER\_CLK\_DIV\_VALUE

Spatz Cluster clk divider value - Offset: 0xac - Reset default: 0x1 - Reset mask: 0xffffff

### 2.1035.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {"b

| Bits  | Type | Reset | Name         | Description     |
|-------|------|-------|--------------|-----------------|
| 31:24 |      |       |              | Reserved        |
| 23:0  | rw   | 0x1   | SPATZ_CLUSTE | R_CLK_DIV_VALUE |

# 2.1036 L2 CLK DIV VALUE

L2 Memory clk divider value - Offset: 0xb0 - Reset default: 0x1 - Reset mask: 0xffffff

### 2.1036.1 Fields

{"reg": [{"name": "L2\_CLK\_DIV\_VALUE", "bits": 24, "attr": ["rw"], "rotate": 0}, {"bits": 8}],

| Bits  | Type | Reset | Name             | Description |
|-------|------|-------|------------------|-------------|
| 31:24 |      |       |                  | Reserved    |
| 23:0  | rw   | 0x1   | L2_CLK_DIV_VALUE |             |

# 2.1037 HOST\_FETCH\_ENABLE

Host Domain fetch enable - Offset: 0xb4 - Reset default: 0x0 - Reset mask: 0x1

# 2.1037.1 Fields

{"reg": [{"name": "HOST\_FETCH\_ENABLE", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}

| Bits | Type | Reset | Name              | Description |
|------|------|-------|-------------------|-------------|
| 31:1 |      |       |                   | Reserved    |
| 0    | ro   | 0x0   | HOST_FETCH_ENABLE |             |

# 2.1038 SAFETY\_ISLAND\_FETCH\_ENABLE

Safety Island fetch enable - Offset: 0xb8 - Reset default: 0x0 - Reset mask: 0x1

# 2.1038.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_FETCH\_ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"b

| Bits | Type | Reset | Name             | Description |
|------|------|-------|------------------|-------------|
| 31:1 |      |       |                  | Reserved    |
| 0    | rw   | 0x0   | SAFETY_ISLAND_FE | TCH_ENABLE  |

# 2.1039 SECURITY ISLAND FETCH ENABLE

Security Island fetch enable - Offset: 0xbc - Reset default: 0x0 - Reset mask: 0x1

### 2.1039.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_FETCH\_ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {

| Bits | Type | Reset | Name                     | Description |
|------|------|-------|--------------------------|-------------|
| 31:1 |      |       |                          | Reserved    |
| 0    | rw   | 0x0   | SECURITY_ISLAND_FETCH_EN | ABLE        |

# 2.1040 PULP\_CLUSTER\_FETCH\_ENABLE

PULP Cluster fetch enable - Offset: 0xc0 - Reset default: 0x0 - Reset mask: 0x1

# 2.1040.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_FETCH\_ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bi

| Bits | Type | Reset | Name   | Description         |
|------|------|-------|--------|---------------------|
| 31:1 |      |       |        | Reserved            |
| 0    | rw   | 0x0   | PULP_C | LUSTER_FETCH_ENABLE |

# 2.1041 SPATZ\_CLUSTER\_DEBUG\_REQ

Spatz Cluster debug req - Offset: 0xc4 - Reset default: 0x0 - Reset mask: 0x3

### 2.1041.1 Fields

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 31:2 |      |       |                         | Reserved    |
| 1:0  | rw   | 0x0   | SPATZ_CLUSTER_DEBUG_REQ |             |

# 2.1042 HOST BOOT ADDR

Host boot address - Offset: 0xc8 - Reset default: 0x1000 - Reset mask: 0xffffffff

### 2.1042.1 Fields

{"reg": [{"name": "HOST\_BOOT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lander to the configue of the confi

| Bits | Type | Reset  | Name           | Description |
|------|------|--------|----------------|-------------|
| 31:0 | rw   | 0x1000 | HOST_BOOT_ADDR |             |

# 2.1043 SAFETY\_ISLAND\_BOOT\_ADDR

Safety Island boot address - Offset: Oxcc - Reset default: Ox70000000 - Reset mask: Oxffffffff

### 2.1043.1 Fields

{"reg": [{"name": "SAFETY\_ISLAND\_BOOT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "confi

| Bits | Type | Reset       | Name                | Description |
|------|------|-------------|---------------------|-------------|
| 31:0 | rw   | 0x700000000 | SAFETY_ISLAND_BOOT_ | _ADDR       |

# 2.1044 SECURITY\_ISLAND\_BOOT\_ADDR

Security Island boot address - Offset: 0xd0 - Reset default: 0x70000000 - Reset mask: 0xffffffff

### 2.1044.1 Fields

{"reg": [{"name": "SECURITY\_ISLAND\_BOOT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "con:

| Bits | Type | Reset       | Name               | Description |
|------|------|-------------|--------------------|-------------|
| 31:0 | rw   | 0x700000000 | SECURITY_ISLAND_BO | OOT_ADDR    |

# 2.1045 PULP\_CLUSTER\_BOOT\_ADDR

PULP Cluster boot address - Offset: 0xd4 - Reset default: 0x70000000 - Reset mask: 0xffffffff

### 2.1045.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_BOOT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "config

| Bits | Type | Reset      | Name      | Description   |
|------|------|------------|-----------|---------------|
| 31:0 | rw   | 0x70000000 | PULP_CLUS | TER_BOOT_ADDR |

# 2.1046 SPATZ\_CLUSTER\_BOOT\_ADDR

Spatz Cluster boot address - Offset: 0xd8 - Reset default: 0x70000000 - Reset mask: 0xffffffff

#### 2.1046.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_BOOT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "confi

| Bits | Type | Reset      | Name De                 | escription |
|------|------|------------|-------------------------|------------|
| 31:0 | rw   | 0x70000000 | SPATZ_CLUSTER_BOOT_ADDR |            |

# 2.1047 PULP\_CLUSTER\_BOOT\_ENABLE

PULP Cluster boot enable - Offset: 0xdc - Reset default: 0x0 - Reset mask: 0x1

### 2.1047.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_BOOT\_ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 1, "attr": ["rw"], "rotate": -90}, "rotate": -90

| Bits | Type | Reset | Name                     | Description |
|------|------|-------|--------------------------|-------------|
| 31:1 |      |       |                          | Reserved    |
| 0    | rw   | 0x0   | PULP_CLUSTER_BOOT_ENABLE |             |

# ${\bf 2.1048 \quad SPATZ\_CLUSTER\_BUSY}$

Spatz Cluster busy - Offset: 0xe0 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1048.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_BUSY", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31]

| Bits | Type | Reset | Name               | Description |
|------|------|-------|--------------------|-------------|
| 31:1 |      |       |                    | Reserved    |
| 0    | ro   | 0x0   | SPATZ_CLUSTER_BUSY |             |

# 2.1049 PULP\_CLUSTER\_BUSY

PULP Cluster busy - Offset: 0xe4 - Reset default: 0x0 - Reset mask: 0x1

### 2.1049.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_BUSY", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}

| Bits | Type       | Reset | Name              | Description |
|------|------------|-------|-------------------|-------------|
| 31:1 |            |       |                   | Reserved    |
| 0    | $_{ m ro}$ | 0x0   | PULP_CLUSTER_BUSY |             |

# 2.1050 PULP\_CLUSTER\_EOC

PULP Cluster end of computation - Offset: 0xe8 - Reset default: 0x0 - Reset mask: 0x1

### 2.1050.1 Fields

{"reg": [{"name": "PULP\_CLUSTER\_EOC", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}]

| Bits | Type | Reset | Name             | Description |
|------|------|-------|------------------|-------------|
| 31:1 |      |       |                  | Reserved    |
| 0    | ro   | 0x0   | PULP_CLUSTER_EOC |             |

# 2.1051 ETH\_RGMII\_PHY\_CLK\_DIV\_EN

Ethernet RGMII PHY clock divider enable bit - Offset: 0xec - Reset default: 0x1 - Reset mask: 0x1

### 2.1051.1 Fields

{"reg": [{"name": "ETH\_RGMII\_PHY\_CLK\_DIV\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 1, "attr": ["rw"], "rotate": -90}, {"attr": ["rw"], "rotate": -90}, {"attr": ["rw"], "rotate": ["rw"], "rotate

| Bits | Type | Reset | Name                     | Description |
|------|------|-------|--------------------------|-------------|
| 31:1 |      |       |                          | Reserved    |
| 0    | rw   | 0x1   | ETH_RGMII_PHY_CLK_DIV_EN |             |

# 2.1052 ETH RGMII PHY CLK DIV VALUE

Ethernet RGMII PHY clock divider value - Offset: 0xf0 - Reset default: 0x64 - Reset mask: 0xfffff

# 2.1052.1 Fields

{"reg": [{"name": "ETH\_RGMII\_PHY\_CLK\_DIV\_VALUE", "bits": 20, "attr": ["rw"], "rotate": 0}, {"bits": 20, "attr": ["rw"], "rotate": ["rw"], "rota

| Bits  | Type | Reset | Name                     | Description |
|-------|------|-------|--------------------------|-------------|
| 31:20 |      |       |                          | Reserved    |
| 19:0  | rw   | 0x64  | ETH_RGMII_PHY_CLK_DIV_VA | ALUE        |

# 2.1053 ETH\_MDIO\_CLK\_DIV\_EN

Ethernet MDIO clock divider enable bit - Offset: 0xf4 - Reset default: 0x1 - Reset mask: 0x1

# 2.1053.1 Fields

| Bits | Type | Reset | Name                | Description |
|------|------|-------|---------------------|-------------|
| 31:1 |      |       |                     | Reserved    |
| 0    | rw   | 0x1   | ETH_MDIO_CLK_DIV_EN |             |

# 2.1054 ETH\_MDIO\_CLK\_DIV\_VALUE

Ethernet MDIO clock divider value - Offset: 0xf8 - Reset default: 0x64 - Reset mask: 0xfffff

# 2.1054.1 Fields

| Bits  | Type | Reset | Name                   | Description |
|-------|------|-------|------------------------|-------------|
| 31:20 |      |       |                        | Reserved    |
| 19:0  | rw   | 0x64  | ETH_MDIO_CLK_DIV_VALUE |             |

# 2.1055 cheshire / doc / registers.md

# **2.1056** Summary

| Name                   | Offset | Length | Description                                        |
|------------------------|--------|--------|----------------------------------------------------|
| cheshire.scratch_0     | 0x0    | 4      | Registers for use by software                      |
| cheshire.scratch_1     | 0x4    | 4      | Registers for use by software                      |
| cheshire.scratch_2     | 0x8    | 4      | Registers for use by software                      |
| cheshire.scratch_3     | 0xc    | 4      | Registers for use by software                      |
| cheshire.scratch_4     | 0x10   | 4      | Registers for use by software                      |
| cheshire.scratch_5     | 0x14   | 4      | Registers for use by software                      |
| cheshire.scratch_6     | 0x18   | 4      | Registers for use by software                      |
| cheshire.scratch_7     | 0x1c   | 4      | Registers for use by software                      |
| cheshire.scratch_8     | 0x20   | 4      | Registers for use by software                      |
| cheshire.scratch_9     | 0x24   | 4      | Registers for use by software                      |
| cheshire.scratch_10    | 0x28   | 4      | Registers for use by software                      |
| cheshire.scratch_11    | 0x2c   | 4      | Registers for use by software                      |
| cheshire.scratch_12    | 0x30   | 4      | Registers for use by software                      |
| cheshire.scratch_13    | 0x34   | 4      | Registers for use by software                      |
| cheshire.scratch_14    | 0x38   | 4      | Registers for use by software                      |
| cheshire.scratch_15    | 0x3c   | 4      | Registers for use by software                      |
| cheshire.boot_mode     | 0x40   | 4      | Method to load boot code (connected to input pins) |
| cheshire.rtc_freq      | 0x44   | 4      | Frequency (Hz) configured for RTC                  |
| cheshire.platform_rom  | 0x48   | 4      | Address of platform ROM                            |
| cheshire.num_int_harts | 0x4c   | 4      | Number of internal harts                           |
| cheshire.hw_features   | 0x50   | 4      | Specifies which hardware features are available    |
| cheshire.llc_size      | 0x54   | 4      | Total size of LLC in bytes                         |
| cheshire.vga_params    | 0x58   | 4      | VGA hardware parameters                            |

# 2.1057 scratch

Registers for use by software - Reset default: 0x0 - Reset mask: 0xffffffff

# **2.1057.1** Instances

| Name                | Offset |
|---------------------|--------|
| scratch_0           | 0x0    |
| $scratch\_1$        | 0x4    |
| $scratch\_2$        | 0x8    |
| $scratch\_3$        | 0xc    |
| $scratch\_4$        | 0x10   |
| $scratch\_5$        | 0x14   |
| $scratch\_6$        | 0x18   |
| $scratch\_7$        | 0x1c   |
| $scratch\_8$        | 0x20   |
| $scratch\_9$        | 0x24   |
| $scratch\_10$       | 0x28   |
| $scratch\_11$       | 0x2c   |
| $scratch\_12$       | 0x30   |
| $scratch\_13$       | 0x34   |
| $scratch\_14$       | 0x38   |
| ${\rm scratch\_15}$ | 0x3c   |

# 2.1057.2 Fields

{"reg": [{"name": "scratch", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name    | Description                   |
|------|------|-------|---------|-------------------------------|
| 31:0 | rw   | 0x0   | scratch | Registers for use by software |

# 2.1058 boot\_mode

Method to load boot code (connected to input pins) - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0x3

# 2.1058.1 Fields

{"reg": [{"name": "boot\_mode", "bits": 2, "attr": ["ro"], "rotate": -90}, {"bits": 30}], "conf

| Bits | Type | Reset | Name      |
|------|------|-------|-----------|
| 31:2 |      |       | Reserved  |
| 1:0  | ro   | X     | boot_mode |

# ${\bf 2.1058.2 \quad boot\_mode \ . \ boot\_mode}$

Method to load boot code (connected to input pins)

| Value | Name                         | Description                          |
|-------|------------------------------|--------------------------------------|
| 0x0   | passive                      | Wait for external preload and launch |
| 0x1   | $\operatorname{spi\_sdcard}$ | Boot from SD Card in SPI mode        |
| 0x2   | $spi\_s25fs512s$             | Boot from S25FS512S SPI NOR flash    |
| 0x3   | $i2c\_24xx1025$              | Boot from $24xx1025$ I2C EEPROM      |

# $2.1059 \text{ rtc\_freq}$

Frequency (Hz) configured for RTC - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1059.1 Fields

{"reg": [{"name": "ref\_freq", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name              | Description                       |
|------|------|-------|-------------------|-----------------------------------|
| 31:0 | ro   | X     | ${\rm ref\_freq}$ | Frequency (Hz) configured for RTC |

# 2.1060 platform\_rom

Address of platform ROM - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1060.1 Fields

{"reg": [{"name": "platform\_rom", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name            | Description             |
|------|------|-------|-----------------|-------------------------|
| 31:0 | ro   | X     | $platform\_rom$ | Address of platform ROM |

# 2.1061 num\_int\_harts

Number of internal harts - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1061.1 Fields

{"reg": [{"name": "num\_harts", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description              |
|------|------|-------|-----------|--------------------------|
| 31:0 | ro   | X     | num_harts | Number of internal harts |

# 2.1062 hw\_features

Specifies which hardware features are available - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0x1fff

### 2.1062.1 Fields

{"reg": [{"name": "bootrom", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "llc", "bits"

| Bits  | Type | Reset | Name                          | Description                      |
|-------|------|-------|-------------------------------|----------------------------------|
| 31:13 |      |       |                               | Reserved                         |
| 12    | ro   | X     | $bus\_err$                    | Whether UNBENT is available      |
| 11    | ro   | X     | $irq\_router$                 | Whether IRQ router is available  |
| 10    | ro   | X     | clic                          | Whether CLIC is available        |
| 9     | ro   | X     | axirt                         | Whether AXI RT is available      |
| 8     | ro   | X     | vga                           | Whether VGA is available         |
| 7     | ro   | X     | $serial\_link$                | Whether serial link is available |
| 6     | ro   | X     | dma                           | Whether DMA is available         |
| 5     | ro   | X     | gpio                          | Whether GPIO is available        |
| 4     | ro   | X     | i2c                           | Whether I2C is available         |
| 3     | ro   | X     | $\mathrm{spi}\_\mathrm{host}$ | Whether SPI host is available    |
| 2     | ro   | X     | uart                          | Whether UART is available        |
| 1     | ro   | X     | llc                           | Whether LLC is available         |
| 0     | ro   | X     | bootrom                       | Whether boot ROM is available    |

# 2.1063 llc\_size

Total size of LLC in bytes - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1063.1 Fields

{"reg": [{"name": "llc\_size", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description                |
|------|------|-------|-------------|----------------------------|
| 31:0 | ro   | X     | $llc\_size$ | Total size of LLC in bytes |

# $2.1064 \quad vga\_params$

VGA hardware parameters - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0xffffff

# 2.1064.1 Fields

{"reg": [{"name": "red\_width", "bits": 8, "attr": ["ro"], "rotate": 0}, {"name": "green\_width"

| Bits  | Type       | Reset  | Name           | Description         |
|-------|------------|--------|----------------|---------------------|
|       | Турс       | 100000 | TVallic        |                     |
| 31:24 |            |        |                | Reserved            |
| 23:16 | $_{ m ro}$ | X      | $blue\_width$  | Blue channel width  |
| 15:8  | ro         | X      | $green\_width$ | Green channel width |
| 7:0   | ro         | X      | $red\_width$   | Red channel width   |

# 2.1065 clic / doc / clicint\_registers.md

# 2.1066 Summary

| Name            | Offset | Length | Description                                           |
|-----------------|--------|--------|-------------------------------------------------------|
| CLICINT.CLICINT | 0x0    | 4      | CLIC interrupt pending, enable, attribute and control |

# 2.1067 CLICINT

CLIC interrupt pending, enable, attribute and control - Offset: 0x0 - Reset default: 0xc00000 - Reset mask: 0xffc70101

### 2.1067.1 Fields

 ${"reg": [{"name": "IP", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 7}, {"name": "IE", "reg": ["reg": ["reg": -90], {"bits": 7}, {"name": "IE", "reg": ["rw"], "rotate": -90}, {"name": "IE", "reg": ["rw"], "rotate": ["rw"], "rota$ 

| Bits  | Type | Reset | Name     | Description                                 |
|-------|------|-------|----------|---------------------------------------------|
| 31:24 | rw   | 0x0   | CTL      | interrupt control for interrupt             |
| 23:22 | rw   | 0x3   | $ATTR\_$ | MODIprivilege mode of this interrupt        |
| 21:19 |      |       |          | Reserved                                    |
| 18:17 | rw   | 0x0   | $ATTR\_$ | TRIGspecify trigger type for this interrupt |

| Bits | Type | Reset | Name     | Description                                  |
|------|------|-------|----------|----------------------------------------------|
| 16   | rw   | 0x0   | ATTR_SHV | enable hardware vectoring for this interrupt |
| 15:9 |      |       |          | Reserved                                     |
| 8    | rw   | 0x0   | IE       | interrupt enable for interrupt               |
| 7:1  |      |       |          | Reserved                                     |
| 0    | rw   | 0x0   | IP       | interrupt pending for interrupt              |

# 2.1068 clic / doc / clictv\_registers.md

# 2.1069 Summary

| Name              | Offset | Length | Description                   |
|-------------------|--------|--------|-------------------------------|
| CLICINTV.CLICINTV | 0x0    | 4      | CLIC interrupt virtualization |

# 2.1070 CLICINTV

CLIC interrupt virtualization - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xfdfdfdfd

# 2.1070.1 Fields

{"reg": [{"name": "VO", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 1}, {"name": "VSID

| Bits  | Type | Reset | Name  | Description                    |
|-------|------|-------|-------|--------------------------------|
| 31:26 | rw   | 0x0   | VSID3 | interrupt VS id                |
| 25    |      |       |       | Reserved                       |
| 24    | rw   | 0x0   | V3    | interrupt delegated to VS-mode |
| 23:18 | rw   | 0x0   | VSID2 | interrupt VS id                |
| 17    |      |       |       | Reserved                       |
| 16    | rw   | 0x0   | V2    | interrupt delegated to VS-mode |
| 15:10 | rw   | 0x0   | VSID1 | interrupt VS id                |
| 9     |      |       |       | Reserved                       |
| 8     | rw   | 0x0   | V1    | interrupt delegated to VS-mode |
| 7:2   | rw   | 0x0   | VSID0 | interrupt VS id                |
| 1     |      |       |       | Reserved                       |
| 0     | rw   | 0x0   | V0    | interrupt delegated to VS-mode |

# $2.1071 \quad clic \ / \ doc \ / \ clicvs\_registers.md$

# **2.1072** Summary

| Name          | Offset | Length | Description                      |
|---------------|--------|--------|----------------------------------|
| CLICVS.vsprio | 0x0    | 4      | CLIC virtual supervisor priority |

# 2.1073 vsprio

CLIC virtual supervisor priority - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x1010101

# 2.1073.1 Fields

{"reg": [{"name": "prio0", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 7}, {"name": "prio0", "bits": 7}, {"name": "pri

| Bits  | Type | Reset | Name  | Description  |
|-------|------|-------|-------|--------------|
| 31:25 |      |       |       | Reserved     |
| 24    | rw   | 0x0   | prio3 | VS3 priority |
| 23:17 |      |       |       | Reserved     |
| 16    | rw   | 0x0   | prio2 | VS2 priority |
| 15:9  |      |       |       | Reserved     |
| 8     | rw   | 0x0   | prio1 | VS1 priority |
| 7:1   |      |       |       | Reserved     |
| 0     | rw   | 0x0   | prio0 | VS0 priority |
|       |      |       |       |              |

# 2.1074 clic / doc / mclic\_registers.md

# 2.1075 Summary

| Name                               | Offset     | Length | Description                                               |
|------------------------------------|------------|--------|-----------------------------------------------------------|
| MCLIC.MCLICCFG MCLIC.CLICMNXTICONF | 0x0<br>0x4 |        | CLIC configuration CLIC enable mnxti irq forwarding logic |

# 2.1076 MCLICCFG

CLIC configuration - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xff0f003f

# 2.1076.1 Fields

{"reg": [{"name": "mnlbits", "bits": 4, "attr": ["rw"], "rotate": -90}, {"name": "nmbits", "bits", "bits" |

| Bits  | Type | Reset | Name           | Description                                      |
|-------|------|-------|----------------|--------------------------------------------------|
| 31:28 | ro   | 0x0   | reserved       | reserved                                         |
| 27:24 | rw   | 0x0   | unlbits        | number of privilege mode bits in user mode       |
| 23:20 |      |       |                | Reserved                                         |
| 19:16 | rw   | 0x0   | snlbits        | number of privilege mode bits in supervisor mode |
| 15:6  |      |       |                | Reserved                                         |
| 5:4   | rw   | 0x0   | nmbits         | number of privilege mode bits                    |
| 3:0   | rw   | 0x0   | ${ m mnlbits}$ | number of interrupt level bits in machine mode   |

# 2.1077 CLICMNXTICONF

CLIC enable m<br/>nxti irq forwarding logic - Offset: 0x4 - Reset default:<br/> 0x0 - Reset mask: 0x1

# 2.1077.1 Fields

{"reg": [{"name": "CLICMNXTICONF", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "

| Bits | Type | Reset | Name          | Description |
|------|------|-------|---------------|-------------|
| 31:1 |      |       |               | Reserved    |
| 0    | rw   | 0x0   | CLICMNXTICONF |             |

# $2.1078 \hspace{0.1in} \text{clint / doc / registers.md}$

# 2.1079 Summary

| Name                 | Offset | Length | Description                           |
|----------------------|--------|--------|---------------------------------------|
| CLINT.MSIP_0         | 0x0    | 4      | Machine Software Interrupt<br>Pending |
| CLINT.MSIP_1         | 0x4    | 4      | Machine Software Interrupt<br>Pending |
| CLINT.MTIMECMP_LOWO  | 0x4000 | 4      | Machine Timer Compare for Core 0      |
| CLINT.MTIMECMP_HIGHO | 0x4004 | 4      | Machine Timer Compare for Core 0      |
| CLINT.MTIMECMP_LOW1  | 0x4008 | 4      | Machine Timer Compare for Core 1      |
| CLINT.MTIMECMP_HIGH1 | 0x400c | 4      | Machine Timer Compare for Core 1      |
| CLINT.MTIME_LOW      | 0xbff8 | 4      | Timer Register Low                    |
| CLINT.MTIME_HIGH     | 0xbffc | 4      | Timer Register High                   |

### 2.1080 MSIP

Machine Software Interrupt Pending - Reset default: 0x0 - Reset mask: 0xffffffff

### **2.1080.1** Instances

| Name  |   | Offset |
|-------|---|--------|
| MSIP_ | 0 | 0x0    |
| MSIP_ | 1 | 0x4    |

# 2.1080.2 Fields

{"reg": [{"name": "P", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "RSVD", "bits": 31,

| Bits | Type | Reset | Name | Description                                 |
|------|------|-------|------|---------------------------------------------|
| 31:1 | ro   | 0x0   | RSVD | Reserved Machine Software Interrupt Pending |
| 0    | rw   | 0x0   | P    |                                             |

# 2.1081 MTIMECMP\_LOW0

Machine Timer Compare for Core 0 - Offset: 0x4000 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1081.1 Fields

{"reg": [{"name": "MTIMECMP\_LOW", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name    | Description                             |
|------|------|-------|---------|-----------------------------------------|
| 31:0 | rw   | 0x0   | MTIMECN | MP_LOWIachine Time Compare (Low) Core 0 |

# 2.1082 MTIMECMP\_HIGH0

Machine Timer Compare for Core 0 - Offset: 0x4004 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1082.1 Fields

{"reg": [{"name": "MTIMECMP\_HIGH", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lane

| Bits | Type | Reset | Name      | Description                            |
|------|------|-------|-----------|----------------------------------------|
| 31:0 | rw   | 0x0   | MTIMECMP_ | _HIGMachine Time Compare (High) Core 0 |

# 2.1083 MTIMECMP\_LOW1

Machine Timer Compare for Core 1 - Offset: 0x4008 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1083.1 Fields

{"reg": [{"name": "MTIMECMP\_LOW", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes

| Bits | Type | Reset | Name     | Description                           |
|------|------|-------|----------|---------------------------------------|
| 31:0 | rw   | 0x0   | MTIMECMP | _LOWIachine Time Compare (Low) Core 1 |

# 2.1084 MTIMECMP\_HIGH1

Machine Timer Compare for Core 1 - Offset: 0x400c - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1084.1 Fields

{"reg": [{"name": "MTIMECMP\_HIGH", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lane

| Bits | Type | Reset | Name            | Description                            |
|------|------|-------|-----------------|----------------------------------------|
| 31:0 | rw   | 0x0   | $MTIMECMP_{\_}$ | _HIGMachine Time Compare (High) Core 1 |

# 2.1085 MTIME\_LOW

Timer Register Low - Offset: 0xbff8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1085.1 Fields

{"reg": [{"name": "MTIME\_LOW", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description        |
|------|------|-------|-----------|--------------------|
| 31:0 | rw   | 0x0   | MTIME_LOW | Machine Time (Low) |

# 2.1086 MTIME\_HIGH

Timer Register High - Offset: Oxbffc - Reset default: OxO - Reset mask: Oxffffffff

# 2.1086.1 Fields

 $\begin{tabular}{ll} \begin{tabular}{ll} \be$ 

| Bits | Type | Reset | Name       | Description         |
|------|------|-------|------------|---------------------|
| 31:0 | rw   | 0x0   | MTIME_HIGH | Machine Time (High) |

# $2.1087 \quad cl\_event\_unit \ / \ doc \ / \ registers.md$

# 2.1088 Summary

| Name                                 | Offset Le      | ngt | hDescription                                                                                       |
|--------------------------------------|----------------|-----|----------------------------------------------------------------------------------------------------|
| cluster_event_unit.EVT_MASK          | 0x0            | 4   | Input event mask configuration register.                                                           |
| cluster_event_unit.EVT_MASK_AND      | 0x4            | 4   | Input event mask update command register with bitwise AND operation.                               |
| cluster_event_unit.EVT_MASK_OR       | 0x8            | 4   | Input event mask update command register with bitwise OR operation.                                |
| cluster_event_unit.IRQ_MASK          | 0xc            | 4   | Interrupt request mask configuration register.                                                     |
| cluster_event_unit.IRQ_MASK_AND      | 0x10           | 4   | Interrupt request mask update command register with bitwise AND operation.                         |
| cluster_event_unit.IRQ_MASK_OR       | 0x14           | 4   | Interrupt request mask update command register with bitwise OR operation.                          |
| cluster_event_unit.CLOCK_STATUS      | 0x18           | 4   | Cluster cores clock status register.                                                               |
| cluster_event_unit.EVENT_BUFFER      | 0x1c           | 4   | Pending input events status register.                                                              |
| cluster_event_unit.EVENT_BUFFER_MASK | <b>(Exi2</b> 0 | 4   | Pending input events status register with EVT_MASK applied.                                        |
| cluster_event_unit.EVENT_BUFFER_IRQ  | OMASKED        | 4   | Pending input events status register with IRQ_MASK applied.                                        |
| cluster_event_unit.EVENT_BUFFER_CLEA | <b>OB</b> x28  | 4   | Pending input events status clear command register.                                                |
| cluster_event_unit.SW_EVENT_MASK     | 0x2c           | 4   | Software events cluster cores destination mask configuration register.                             |
| cluster_event_unit.SW_EVENT_MASK_AND | <b>0</b> x30   | 4   | Software events cluster cores destination mask update command register with bitwise AND operation. |
| cluster_event_unit.SW_EVENT_MASK_OR  | 0x34           | 4   | Software events cluster cores destination mask update command register with bitwise OR operation.  |
| cluster_event_unit.EVENT_WAIT        | 0x38           | 4   | Input event wait command register.                                                                 |
| cluster_event_unit.EVENT_WAIT_CLEAR  | 0x3c           | 4   | Input event wait and clear command register.                                                       |
| cluster_event_unit.HW_DISPATCH_PUSH_ | ORAISK         | 4   | Hardware task dispatcher push command register.                                                    |

| Name                                   | Offset                      | Lengtl | nDescription                                                       |
|----------------------------------------|-----------------------------|--------|--------------------------------------------------------------------|
| cluster_event_unit.HW_DISPATCH_POP_1   | DASK1                       | 4      | Hardware task dispatcher pop command register.                     |
| cluster_event_unit.HW_DISPATCH_PUSH_   | ORE48M_0                    | CONTIC | GHardware task dispatcher cluster core team                        |
| -last and another than MITTEN O MGG DI | OP- 1 -                     | 4      | configuration register.                                            |
| cluster_event_unit.HW_MUTEX_0_MSG_PU   | UX4C                        | 4      | Hardware mutex 0 non-blocking put command register.                |
| cluster_event_unit.HW_MUTEX_O_MSG_GE   | <b>O</b> k50                | 4      | Hardware mutex 0 blocking get command register.                    |
| cluster_event_unit.HW_MUTEX_1_MSG_PU   | <b>O</b> k54                | 4      | Hardware mutex 1 non-blocking put command register.                |
| cluster_event_unit.HW_MUTEX_1_MSG_GE   | <b>O</b> k58                | 4      | Hardware mutex 1 blocking get command register.                    |
| cluster_event_unit.SW_EVENT_O_TRIG     | 0x5c                        | 4      | Cluster Software event 0 trigger command register.                 |
| cluster_event_unit.SW_EVENT_1_TRIG     | 0x60                        | 4      | Cluster Software event 1 trigger command register.                 |
| cluster_event_unit.SW_EVENT_2_TRIG     | 0x64                        | 4      | Cluster Software event 2 trigger command register.                 |
| cluster_event_unit.SW_EVENT_3_TRIG     | 0x68                        | 4      | Cluster Software event 3 trigger command register.                 |
| cluster_event_unit.SW_EVENT_4_TRIG     | 0x6c                        | 4      | Cluster Software event 4 trigger command register.                 |
| cluster_event_unit.SW_EVENT_5_TRIG     | 0x70                        | 4      | Cluster Software event 5 trigger command register.                 |
| cluster_event_unit.SW_EVENT_6_TRIG     | 0x74                        | 4      | Cluster Software event 6 trigger command register.                 |
| cluster_event_unit.SW_EVENT_7_TRIG     | 0x78                        | 4      | Cluster Software event 7 trigger command register.                 |
| cluster_event_unit.SW_EVENT_O_TRIG_V   | 04x171c                     | 4      | Cluster Software event 0 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_1_TRIG_V   | (Ax1811)                    | 4      | Cluster Software event 1 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_2_TRIG_V   | OAX814                      | 4      | Cluster Software event 2 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_3_TRIG_V   | 0Ax1818                     | 4      | Cluster Software event 3 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_4_TRIG_V   | 0Ax181c                     | 4      | Cluster Software event 4 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_5_TRIG_W   | ( <b>)</b> AX <b>191</b> () | 4      | Cluster Software event 5 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_6_TRIG_W   | OX1914                      | 4      | Cluster Software event 6 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_7_TRIG_W   | 0Ax1918                     | 4      | Cluster Software event 7 trigger and wait command register.        |
| cluster_event_unit.SW_EVENT_O_TRIG_W   | OMPC_CI                     | LEAR.  | Cluster Software event 0 trigger, wait and clear command register. |

| Name Offset Le                                | engtl | hDescription                                                    |
|-----------------------------------------------|-------|-----------------------------------------------------------------|
| cluster_event_unit.SW_EVENT_1_TRIG_WOARTO_CLE | AR.   | Cluster Software event 1 trigger, wait and                      |
|                                               |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_2_TRIG_WAXMA_CLE  | AR.   | Cluster Software event 2 trigger, wait and                      |
|                                               |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_3_TRIG_WAXES_CLE  | AR.   | Cluster Software event 3 trigger, wait and                      |
|                                               |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_4_TRIG_WAXAT_CLE  | AR.   | Cluster Software event 4 trigger, wait and                      |
|                                               |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_5_TRIG_WOADSO_CLE | AR.   | Cluster Software event 5 trigger, wait and                      |
|                                               |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_6_TRIG_WANTSALCLE | AR.   | Cluster Software event 6 trigger, wait and                      |
| 1                                             |       | clear command register.                                         |
| cluster_event_unit.SW_EVENT_7_TRIG_WOATDS_CLE | AŁ.   | Cluster Software event 7 trigger, wait and                      |
| 1                                             |       | clear command register.                                         |
| cluster_event_unit.SOC_PERIPH_EVENT_ONDc      | 4     | Cluster SoC peripheral event ID status                          |
| 1                                             |       | register.                                                       |
| cluster_event_unit.HW_BARRIER_0_TRIO_MACSK    | 4     | Cluster hardware barrier 0 trigger mask                         |
| THE PARTIES A SECTION WAS                     | 4     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_1_TRIO_MASK     | 4     | Cluster hardware barrier 1 trigger mask                         |
| -ltt:t IIII DADDIED O EDIO-MOOV               | 4     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_2_TRICO_MASK    | 4     | Cluster hardware barrier 2 trigger mask                         |
| aluston event unit III DADDIED 2 TDIMMAGU     | 4     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_3_TRICO_MASK    | 4     | Cluster hardware barrier 3 trigger mask configuration register. |
| cluster_event_unit.HW_BARRIER_4_TRICONNACK    | 4     | Cluster hardware barrier 4 trigger mask                         |
| cluster_event_unit.nw_battttitt_4_nttoxuba    | 4     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_5_TRICOMASK     | 4     | Cluster hardware barrier 5 trigger mask                         |
| orabici_ovenie_anne.nw_bnacetate_o_neragaabi  | •     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_6_TRICONNASK    | 4     | Cluster hardware barrier 6 trigger mask                         |
| orabooi_070ii0_aiii0                          | -     | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_7_TRIONALSK     | 4     | Cluster hardware barrier 7 trigger mask                         |
|                                               |       | configuration register.                                         |
| cluster_event_unit.HW_BARRIER_0_STATUSE0      | 4     | Cluster hardware barrier 0 status register.                     |
| cluster_event_unit.HW_BARRIER_1_STATUS 4      | 4     | Cluster hardware barrier 1 status register.                     |
| cluster_event_unit.HW_BARRIER_2_STATUSE8      | 4     | Cluster hardware barrier 2 status register.                     |
| cluster_event_unit.HW_BARRIER_3_STATUSec      | 4     | Cluster hardware barrier 3 status register.                     |
| cluster_event_unit.HW_BARRIER_4_STATUSE0      | 4     | Cluster hardware barrier 4 status register.                     |
| cluster_event_unit.HW_BARRIER_5_STATUS64      | 4     | Cluster hardware barrier 5 status register.                     |
| cluster_event_unit.HW_BARRIER_6_STATUS88      | 4     | Cluster hardware barrier 6 status register.                     |
| cluster_event_unit.HW_BARRIER_7_STATUSc       | 4     | Cluster hardware barrier 7 status register.                     |
| cluster_event_unit.HW_BARRIER_0_STATUS_OCUM   | 4     | Cluster hardware barrier summary status                         |
|                                               |       | register.                                                       |
| cluster_event_unit.HW_BARRIER_1_STATUSS_OSUM  | 4     | Cluster hardware barrier summary status                         |
|                                               |       | register.                                                       |
| cluster_event_unit.HW_BARRIER_2_STATUS1_08UM  | 4     | Cluster hardware barrier summary status                         |
|                                               |       | register.                                                       |
|                                               |       |                                                                 |

| Name Offset                                   | Lengt | hDescription                                                                |
|-----------------------------------------------|-------|-----------------------------------------------------------------------------|
| cluster_event_unit.HW_BARRIER_3_STATUS_(BU)   | M 4   | Cluster hardware barrier summary status register.                           |
| cluster_event_unit.HW_BARRIER_4_STATUS_1SU    | M 4   | Cluster hardware barrier summary status register.                           |
| cluster_event_unit.HW_BARRIER_5_STATUS_ISTU   | M 4   | Cluster hardware barrier summary status register.                           |
| cluster_event_unit.HW_BARRIER_6_STATUS_189U   | M 4   | Cluster hardware barrier summary status register.                           |
| cluster_event_unit.HW_BARRIER_7_STATUS_18U    | M 4   | Cluster hardware barrier summary status register.                           |
| cluster_event_unit.HW_BARRIER_O_TARGET1_200A  | SK 4  | Cluster hardware barrier 0 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_1_TARGET1_244A  | SK 4  | Cluster hardware barrier 1 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_2_TARGET1_2%A   | SK 4  | Cluster hardware barrier 2 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_3_TARGET1_2MA   | SK 4  | Cluster hardware barrier 3 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_4_TARCET1300A   | SK 4  | Cluster hardware barrier 4 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_5_TARCETI_344A  | SK 4  | Cluster hardware barrier 5 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_6_TARCETI_3%A   | SK 4  | Cluster hardware barrier 6 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_7_TARGETI_36A   | SK 4  | Cluster hardware barrier 7 target mask configuration register.              |
| cluster_event_unit.HW_BARRIER_0_TRIOx140      | 4     | Cluster hardware barrier 0 trigger command register.                        |
| cluster_event_unit.HW_BARRIER_1_TRIOx144      | 4     | Cluster hardware barrier 1 trigger command register.                        |
| cluster_event_unit.HW_BARRIER_2_TRIOx148      | 4     | Cluster hardware barrier 2 trigger command                                  |
| cluster_event_unit.HW_BARRIER_3_TRIOx14c      | 4     | register. Cluster hardware barrier 3 trigger command register.              |
| cluster_event_unit.HW_BARRIER_4_TRICOx150     | 4     | Cluster hardware barrier 4 trigger command                                  |
| cluster_event_unit.HW_BARRIER_5_TRICOx154     | 4     | register. Cluster hardware barrier 5 trigger command                        |
| cluster_event_unit.HW_BARRIER_6_TRICOx158     | 4     | register. Cluster hardware barrier 6 trigger command                        |
| cluster_event_unit.HW_BARRIER_7_TRIOx15c      | 4     | register. Cluster hardware barrier 7 trigger command                        |
| cluster_event_unit.HW_BARRIER_O_SELFO_XTRACG  | 4     | register. Cluster hardware barrier 0 self trigger                           |
| cluster_event_unit.HW_BARRIER_1_SELFO_XIIRGEG | 4     | command register. Cluster hardware barrier 1 self trigger command register. |

| Name Off                                  | set LengthDescription                                                           |
|-------------------------------------------|---------------------------------------------------------------------------------|
| cluster_event_unit.HW_BARRIER_2_SELFO_xII | 68G 4 Cluster hardware barrier 2 self trigger command register.                 |
| cluster_event_unit.HW_BARRIER_3_SELF0x1   | 9                                                                               |
| cluster_event_unit.HW_BARRIER_4_SELFO_xII | ROG 4 Cluster hardware barrier 4 self trigger                                   |
| cluster_event_unit.HW_BARRIER_5_SELF0_x1  | ==                                                                              |
| cluster_event_unit.HW_BARRIER_6_SELFO_xII | command register.  REG 4 Cluster hardware barrier 6 self trigger                |
| cluster_event_unit.HW_BARRIER_7_SELFO_xII | command register.  **TIG** 4 Cluster hardware barrier 7 self trigger            |
| cluster_event_unit.HW_BARRIER_O_TRIGON    | command register.                                                               |
| cluster_event_unit.HW_BARRIER_1_TRICO_wW  | command register.                                                               |
|                                           | command register.                                                               |
| cluster_event_unit.HW_BARRIER_2_TRIQ_xW   | Cluster hardware barrier 2 trigger and wait command register.                   |
| cluster_event_unit.HW_BARRIER_3_TRIQ      | Cluster hardware barrier 3 trigger and wait command register.                   |
| cluster_event_unit.HW_BARRIER_4_TRICD_xW  | _                                                                               |
| cluster_event_unit.HW_BARRIER_5_TRIQ      | _                                                                               |
| cluster_event_unit.HW_BARRIER_6_TRIQ      | 9                                                                               |
| cluster_event_unit.HW_BARRIER_7_TRICO_wW  | _                                                                               |
| cluster_event_unit.HW_BARRIER_0_TRICD_xW  | $\texttt{ALOT\_CLEAR}$ Cluster hardware barrier 0 trigger, wait and             |
| cluster_event_unit.HW_BARRIER_1_TRIQ_xW   | clear command register.  AMT_CLEARCluster hardware barrier 1 trigger, wait and  |
| cluster_event_unit.HW_BARRIER_2_TRIO      | clear command register.  AMST_CLEARCluster hardware barrier 2 trigger, wait and |
| cluster_event_unit.HW_BARRIER_3_TRIQ_xW   | clear command register.  ALET_CLEARCluster hardware barrier 3 trigger, wait and |
| cluster_event_unit.HW_BARRIER_4_TRICO_wW  | clear command register.  ANDT_CLEARCluster hardware barrier 4 trigger, wait and |
| cluster event unit.HW BARRIER 5 TRIGON    | clear command register.  AMT_CLEARCluster hardware barrier 5 trigger, wait and  |
|                                           | clear command register.  AMST_CLEARCluster hardware barrier 6 trigger, wait and |
|                                           | clear command register.                                                         |
| cluster_event_unit.HW_BARRIER_7_TRIGEN    | AKT_CLEARCluster hardware barrier 7 trigger, wait and clear command register.   |

# 2.1089 EVT\_MASK

Input event mask configuration register. - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1089.1 Fields

{"reg": [{"name": "EMCL", "bits": 30, "attr": ["rw"], "rotate": 0}, {"name": "EMINTCL", "bits"

| Bits | Type | Reset | Name Description                                                    |
|------|------|-------|---------------------------------------------------------------------|
| 31   | rw   | 0x0   | EMSOSoc peripheral input event mask configuration bitfield: -       |
|      |      |       | EMSOC[i]=1'b0: Input event request i is masked - EMSOC[i]=1'b1:     |
|      |      |       | Input event request i is not masked                                 |
| 30   | rw   | 0x0   | EMINTicer-cluster input event mask configuration bitfield: -        |
|      |      |       | EMINTCL[i]=1'b0: Input event request i is masked -                  |
|      |      |       | EMINTCL[i]=1'b1: Input event request i is not masked                |
| 29:0 | rw   | 0x0   | EMCLCluster internal input event mask configuration bitfield: -     |
|      |      |       | EMCL[i]=1'b0: Input event request i is masked - EMCL[i]=1'b1: Input |
|      |      |       | event request i is not masked                                       |

# 2.1090 EVT\_MASK\_AND

Input event mask update command register with bitwise AND operation. - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1090.1 Fields

{"reg": [{"name": "EMA", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name Description                                                                                                                                  |
|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | wo   | 0x0   | EMA Input event mask configuration bitfield update with bitwise AND operation. It allows clearing EMCL[i], EMINTCL[i] or EMSOC[i] if EMA[i]=1'b1. |

# 2.1091 EVT\_MASK\_OR

Input event mask update command register with bitwise OR operation. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1091.1 Fields

{"reg": [{"name": "EMO", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name Description                                                                                                                                |
|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | wo   | 0x0   | EMO Input event mask configuration bitfield update with bitwise OR operation. It allows setting EMCL[i], EMINTCL[i] or EMSOC[i] if EMO[i]=1'b1. |

# 2.1092 IRQ\_MASK

Interrupt request mask configuration register. - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1092.1 Fields

{"reg": [{"name": "IMCL", "bits": 30, "attr": ["rw"], "rotate": 0}, {"name": "IMINTCL", "bits"

| Bits | Type | Reset | Name Description                                                                                                                                                                 |
|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | rw   | 0x0   | IMSO©oc peripheral interrupt request mask configuration bitfield: - bit[i]=1'b0: Interrupt request i is masked - bit[i]=1'b1: Interrupt request i is not masked                  |
| 30   | rw   | 0x0   | IMIN <b>TiGL</b> er-cluster interrupt request mask configuration bit<br>field: - bit[i]=1'b0: Interrupt request i is masked - bit<br>[i]=1'b1: Interrupt request i is not masked |
| 29:0 | rw   | 0x0   | IMCL Cluster internal interrupt request mask configuration bit<br>field: - bit[i]=1'b0: Interrupt request i is masked - bit[i]=1'b1: Interrupt request i is not masked           |

# 2.1093 IRQ\_MASK\_AND

Interrupt request mask update command register with bitwise AND operation. - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1093.1 Fields

{"reg": [{"name": "IMA", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | e Description                                                                                                                                       |
|------|------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | WO   | 0x0   | IMA  | Interrupt request mask configuration bitfield update with bitwise AND operation. It allows clearing IMCL[i], IMINTCL[i] or IMSOC[i] if IMA[i]=1'b1. |

# 2.1094 IRQ\_MASK\_OR

Interrupt request mask update command register with bitwise OR operation. - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1094.1 Fields

{"reg": [{"name": "IMO", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Name Description                                                                                                                                  |  |  |
|------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31:0 | wo   | 0x0   | IMO  | Interrupt request mask configuration bitfield update with bitwise OR operation. It allows setting IMCL[i], IMINTCL[i] or IMSOC[i] if IMO[i]=1'b1. |  |  |

# 2.1095 CLOCK\_STATUS

Cluster cores clock status register. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x1

### 2.1095.1 Fields

{"reg": [{"name": "CS", "bits": 1, "attr": ["ro"], "rotate": -90}, {"bits": 31}], "config": {"

| Bits | Type | Reset | Name | Description                                                                                                                |
|------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------|
| 31:1 | ro   | 0x0   | CS   | Reserved Cluster core clock status bitfield: - 1'b0: Cluster core clocked is gated - 1'b1: Cluster core clocked is running |

# 2.1096 EVENT\_BUFFER

Pending input events status register. - Offset: Ox1c - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.1096.1 Fields

{"reg": [{"name": "EB", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fon

| Bits | Type | Reset | Name | Description                                                   |
|------|------|-------|------|---------------------------------------------------------------|
| 31:0 | ro   | 0x0   | EB   | Pending input events status bitfield. EB[i]=1'b1: one or more |
|      |      |       |      | input event i request are pending.                            |

# 2.1097 EVENT BUFFER MASKED

Pending input events status register with EVT\_MASK applied. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1097.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                 |
|------|------|-------|------|-------------------------------------------------------------|
| 31:0 | ro   | 0x0   | EBM  | Pending input events status bitfield with EVT_MASK applied. |
|      |      |       |      | EBM[i]=1'b1: one or more input event i request are pending. |

# 2.1098 EVENT\_BUFFER\_IRQ\_MASKED

Pending input events status register with IRQ\_MASK applied. - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1098.1 Fields

{"reg": [{"name": "IBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                                                      |
|------|------|-------|------|------------------------------------------------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | IBM  | Pending input events status bitfield with IRQ_MASK applied. IBM[i]=1'b1: one or more input events i are pending. |

# 2.1099 EVENT\_BUFFER\_CLEAR

Pending input events status clear command register. - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1099.1 Fields

{"reg": [{"name": "EBC", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                                  |
|------|------|-------|------|----------------------------------------------------------------------------------------------|
| 31:0 | WO   | 0x0   | EBC  | Pending input events status clear command bitfield. It allows clearing EB[i] if EBC[i]=1'b1. |

# $2.1100 SW\_EVENT\_MASK$

Software events cluster cores destination mask configuration register. - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xff

### 2.1100.1 Fields

{"reg": [{"name": "SWEM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name Description                                                                                                                                                                |  |  |  |  |  |  |
|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 31:8<br>7:0 | rw   | 0x0   | Reserved SWENSoftware events mask configuration bitfield: - bit[i]=1'b0: software events are masked for CL_CORE[i] - bit[i]=1'b1: software events are not masked for CL_CORE[i] |  |  |  |  |  |  |

# 2.1101 SW\_EVENT\_MASK\_AND

Software events cluster cores destination mask update command register with bitwise AND operation. - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1101.1 Fields

{"reg": [{"name": "SWEMA", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {

| Bits        | Type | Reset | Name Description                                                                                                                        |
|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Reserved SWEMSoftware event mask configuration bitfield update with bitwise AND operation. It allows clearing SWEM[i] if SWEMA[i]=1'b1. |

# 2.1102 SW\_EVENT\_MASK\_OR

Software events cluster cores destination mask update command register with bitwise OR operation.

- Offset: 0x34 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1102.1 Fields

 ${"reg": [{"name": "SWEMO", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {$ 

| Bits | Type | Reset | Name Description                                                      |
|------|------|-------|-----------------------------------------------------------------------|
| 31:8 |      |       | Reserved                                                              |
| 7:0  | WO   | 0x0   | SWEMSoftware event mask configuration bitfield update with bitwise OR |
|      |      |       | operation. It allows setting SWEM[i] if SWEMO[i]=1'b1.                |

# 2.1103 EVENT\_WAIT

Input event wait command register. - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1103.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Туре | Type Reset NameDescription |                                                                                                                                                         |  |  |  |  |  |
|------|------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 31:0 | ro   | 0x0                        | EBM Reading this register will gate the Cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to |  |  |  |  |  |
|      |      |                            | EVENT_BUFFER_MASKED.EBM                                                                                                                                 |  |  |  |  |  |

# 2.1104 EVENT\_WAIT\_CLEAR

Input event wait and clear command register. - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1104.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMReading this register has the same effect as reading EVENT\_WAIT.EBM.

In addition, EVENT\_BUFFER.EB[i] bits are cleared if

EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to

EVENT\_BUFFER\_MASKED.EBM

# 2.1105 HW\_DISPATCH\_PUSH\_TASK

Hardware task dispatcher push command register. - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1105.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                                                  |
|------|------|-------|------|--------------------------------------------------------------------------------------------------------------|
| 31:0 | wo   | 0x0   | MSG  | Message to dispatch to all cluster cores selected in HW_DISPATCH_PUSH_TEAM_CONFIG.CT configuration bitfield. |

# 2.1106 HW DISPATCH POP TASK

Hardware task dispatcher pop command register. - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1106.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | e Description                                                                                |  |
|------|------|-------|------|----------------------------------------------------------------------------------------------|--|
| 31:0 | ro   | 0x0   | MSG  | Message dispatched using HW_DISPATCH_PUSH_TASK command and popped by cluster core who issued |  |
|      |      |       |      | HW_DISPATCH_POP_TASK command.                                                                |  |

# 2.1107 HW\_DISPATCH\_PUSH\_TEAM\_CONFIG

Hardware task dispatcher cluster core team configuration register. - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xff

### 2.1107.1 Fields

{"reg": [{"name": "CT", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"lagger config": {"lagger con

| Bits        | Type | Reset | Name | Description                                                                                                                                    |
|-------------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | rw   | 0x0   | СТ   | Reserved Cluster cores team selection configuration bitfield. It allows to transmit HW_DISPATCH_PUSH_TASK.MSG to cluster core i if CT[i]=1'b1. |

# 2.1108 HW\_MUTEX\_0\_MSG\_PUT

Hardware mutex 0 non-blocking put command register. - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1108.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                                         |
|------|------|-------|------|-----------------------------------------------------------------------------------------------------|
| 31:0 | wo   | 0x0   | MSG  | Message pushed when releasing hardware mutex 0 configuration bitfiled. It is a non-blocking access. |

# 2.1109 HW\_MUTEX\_0\_MSG\_GET

Hardware mutex 0 blocking get command register. - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1109.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                         |
|------|------|-------|------|-------------------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | MSG  | Message popped when taking hardware mutex 0 data bitfiled. It is a blocking access. |

# 2.1110 HW\_MUTEX\_1\_MSG\_PUT

Hardware mutex 1 non-blocking put command register. - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1110.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                                         |
|------|------|-------|------|-----------------------------------------------------------------------------------------------------|
| 31:0 | wo   | 0x0   | MSG  | Message pushed when releasing hardware mutex 1 configuration bitfiled. It is a non-blocking access. |

# 2.1111 HW\_MUTEX\_1\_MSG\_GET

Hardware mutex 1 blocking get command register. - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1111.1 Fields

{"reg": [{"name": "MSG", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name | Description                                                                         |
|------|------|-------|------|-------------------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | MSG  | Message popped when taking hardware mutex 1 data bitfiled. It is a blocking access. |

# 2.1112 SW\_EVENT\_0\_TRIG

Cluster Software event 0 trigger command register. - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0xff

### 2.1112.1 Fields

{"reg": [{"name": "SWOT", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW0T | Reserved Triggers software event 0 for cluster core i if SW0T[i]=1'b1. |

# 2.1113 SW\_EVENT\_1\_TRIG

Cluster Software event 1 trigger command register. - Offset: 0x60 - Reset default: 0x0 - Reset mask: 0xff

# 2.1113.1 Fields

{"reg": [{"name": "SW1T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW1T | Reserved Triggers software event 1 for cluster core i if SW1T[i]=1'b1. |

# 2.1114 SW\_EVENT\_2\_TRIG

Cluster Software event 2 trigger command register. - Offset: 0x64 - Reset default: 0x0 - Reset mask: 0xff

### 2.1114.1 Fields

{"reg": [{"name": "SW2T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW2T | Reserved Triggers software event 2 for cluster core i if SW2T[i]=1'b1. |

# 2.1115 SW\_EVENT\_3\_TRIG

Cluster Software event 3 trigger command register. - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0xff

### 2.1115.1 Fields

{"reg": [{"name": "SW3T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW3T | Reserved Triggers software event 3 for cluster core i if SW3T[i]=1'b1. |

# 2.1116 SW\_EVENT\_4\_TRIG

Cluster Software event 4 trigger command register. - Offset: 0x6c - Reset default: 0x0 - Reset mask: 0xff

#### 2.1116.1 Fields

{"reg": [{"name": "SW4T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW4T | Reserved Triggers software event 4 for cluster core i if SW4T[i]=1'b1. |

# 2.1117 SW\_EVENT\_5\_TRIG

Cluster Software event 5 trigger command register. - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0xff

### 2.1117.1 Fields

{"reg": [{"name": "SW5T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                            |
|-------------|------|-------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | SW5T | Reserved Triggers software event 5 for cluster core i if SW5T[i]=1'b1. |

# 2.1118 SW\_EVENT\_6\_TRIG

Cluster Software event 6 trigger command register. - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0xff

### 2.1118.1 Fields

{"reg": [{"name": "SW6T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset  | Name | Description                                                            |
|-------------|------|--------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x $0$ | SW6T | Reserved Triggers software event 6 for cluster core i if SW6T[i]=1'b1. |

# 2.1119 SW\_EVENT\_7\_TRIG

Cluster Software event 7 trigger command register. - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1119.1 Fields

{"reg": [{"name": "SW7T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset  | Name | Description                                                            |
|-------------|------|--------|------|------------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x $0$ | SW7T | Reserved Triggers software event 7 for cluster core i if SW7T[i]=1'b1. |

# 2.1120 SW\_EVENT\_0\_TRIG\_WAIT

Cluster Software event 0 trigger and wait command register. - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1120.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNamDescription

31:0 ro 0x0 EBMTriggers software event 0 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

# 2.1121 SW\_EVENT\_1\_TRIG\_WAIT

Cluster Software event 1 trigger and wait command register. - Offset: 0x80 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1121.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNamDescription

31:0 ro 0x0 EBMTriggers software event 1 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT BUFFER MASKED.EBM

# 2.1122 SW\_EVENT\_2\_TRIG\_WAIT

Cluster Software event 2 trigger and wait command register. - Offset: 0x84 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1122.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

# Bits TypeResetNamDescription

31:0 ro 0x0 EBMTriggers software event 2 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

# 2.1123 SW\_EVENT\_3\_TRIG\_WAIT

Cluster Software event 3 trigger and wait command register. - Offset: 0x88 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1123.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNamDescription

31:0 ro 0x0 EBMTriggers software event 3 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

# 2.1124 SW\_EVENT\_4\_TRIG\_WAIT

Cluster Software event 4 trigger and wait command register. - Offset: 0x8c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1124.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNameDescription

31:0 ro 0x0 EBMTriggers software event 4 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

# 2.1125 SW\_EVENT\_5\_TRIG\_WAIT

Cluster Software event 5 trigger and wait command register. - Offset: 0x90 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1125.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNameDescription

31:0 ro 0x0 EBMTriggers software event 5 to all cluster cores targeted in

SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1126 SW EVENT 6 TRIG WAIT

Cluster Software event 6 trigger and wait command register. - Offset: 0x94 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1126.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits TypeResetNameDescription

31:0 ro 0x0 EBMTriggers software event 6 to all cluster cores targeted in

SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1127 SW\_EVENT\_7\_TRIG\_WAIT

Cluster Software event 7 trigger and wait command register. - Offset: 0x98 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1127.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

## Bits TypeResetNamDescription

31:0 ro 0x0 EBMTriggers software event 7 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. The read content of this bitfield is equivalent to

EVENT\_BUFFER\_MASKED.EBM

## 2.1128 SW\_EVENT\_0\_TRIG\_WAIT\_CLEAR

Cluster Software event 0 trigger, wait and clear command register. - Offset: 0x9c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1128.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1128.2 SW\_EVENT\_0\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 0 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1129 SW EVENT 1 TRIG WAIT CLEAR

Cluster Software event 1 trigger, wait and clear command register. - Offset: 0xa0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1129.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1129.2 SW\_EVENT\_1\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 1 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## $2.1130 \quad SW\_EVENT\_2\_TRIG\_WAIT\_CLEAR$

Cluster Software event 2 trigger, wait and clear command register. - Offset: 0xa4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1130.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1130.2 SW\_EVENT\_2\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 2 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1131 SW EVENT 3 TRIG WAIT CLEAR

Cluster Software event 3 trigger, wait and clear command register. - Offset: 0xa8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1131.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1131.2 SW\_EVENT\_3\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 3 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1132 SW\_EVENT\_4\_TRIG\_WAIT\_CLEAR

Cluster Software event 4 trigger, wait and clear command register. - Offset: 0xac - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1132.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1132.2 SW\_EVENT\_4\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 4 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1133 SW EVENT 5 TRIG WAIT CLEAR

Cluster Software event 5 trigger, wait and clear command register. - Offset: 0xb0 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1133.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1133.2 SW\_EVENT\_5\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 5 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## $2.1134 \quad SW\_EVENT\_6\_TRIG\_WAIT\_CLEAR$

Cluster Software event 6 trigger, wait and clear command register. - Offset: 0xb4 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1134.1 Fields

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1134.2 SW\_EVENT\_6\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 6 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1135 SW\_EVENT\_7\_TRIG\_WAIT\_CLEAR

Cluster Software event 7 trigger, wait and clear command register. - Offset: 0xb8 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1135.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31:0 | ro   | 0x0   | EBM  |

## 2.1135.2 SW\_EVENT\_7\_TRIG\_WAIT\_CLEAR . EBM

Triggers software event 7 to all cluster cores targeted in SW\_EVENT\_MASK and gate the issuing cluster core clock until at least one unmasked event occurs. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

### 2.1136 SOC PERIPH EVENT ID

Cluster SoC peripheral event ID status register. - Offset: 0xbc - Reset default: 0x0 - Reset mask: 0x800000ff

### 2.1136.1 Fields

{"reg": [{"name": "ID", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 23}, {"name": "VALID

| Bits | Type | Reset | Name  | Description                                     |
|------|------|-------|-------|-------------------------------------------------|
| 31   | ro   | 0x0   | VALID | Validity bit of SOC_PERIPH_EVENT_ID.ID          |
|      |      |       |       | bitfield.                                       |
| 30:8 |      |       |       | Reserved                                        |
| 7:0  | ro   | 0x0   | ID    | Oldest SoC peripheral event ID status bitfield. |

## 2.1137 HW\_BARRIER\_0\_TRIG\_MASK

Cluster hardware barrier 0 trigger mask configuration register. - Offset: 0xc0 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1137.1 Fields

{"reg": [{"name": "HBOTM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

| Bits | s Type Reset NameDescription |     |                                                                             |  |  |  |
|------|------------------------------|-----|-----------------------------------------------------------------------------|--|--|--|
| 31:8 |                              |     | Reserved                                                                    |  |  |  |
| 7:0  | rw                           | 0x0 | HB0TMigger mask for hardware barrier 0 bitfield. Hardware barrier 0 will be |  |  |  |
|      |                              |     | triggered only if for all $HB0TM[i] = 1$ 'b1,                               |  |  |  |
|      |                              |     | HW_BARRIER_0_STATUS.HB0S[i]=1'b1. HB0TM=0 means that                        |  |  |  |
|      |                              |     | hardware barrier 0 is disabled.                                             |  |  |  |

## 2.1138 HW\_BARRIER\_1\_TRIG\_MASK

Cluster hardware barrier 1 trigger mask configuration register. - Offset: 0xc4 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1138.1 Fields

{"reg": [{"name": "HB1TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

# Bits Type Reset NameDescription

31:8 Reserved

## Bits Type Reset NameDescription

7:0 rw 0x0 HB1TMigger mask for hardware barrier 1 bitfield. Hardware barrier 1 will be triggered only if for all HB1TM[i] = 1'b1, HW\_BARRIER\_1\_STATUS.HB1S[i]=1'b1. HB1TM=0 means that hardware barrier 1 is disabled.

## 2.1139 HW\_BARRIER\_2\_TRIG\_MASK

Cluster hardware barrier 2 trigger mask configuration register. - Offset: 0xc8 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1139.1 Fields

| Bits | Type Reset NameDescription |     |                                                                              |  |  |  |
|------|----------------------------|-----|------------------------------------------------------------------------------|--|--|--|
| 31:8 |                            |     | Reserved                                                                     |  |  |  |
| 7:0  | rw                         | 0x0 | HB2TIMigger mask for hardware barrier 2 bitfield. Hardware barrier 2 will be |  |  |  |
|      |                            |     | triggered only if for all $HB2TM[i] = 1'b1$ ,                                |  |  |  |
|      |                            |     | HW_BARRIER_2_STATUS.HB2S[i]=1'b1. HB2TM=0 means that                         |  |  |  |
|      |                            |     | hardware barrier 2 is disabled.                                              |  |  |  |

## 2.1140 HW\_BARRIER\_3\_TRIG\_MASK

Cluster hardware barrier 3 trigger mask configuration register. - Offset: 0xcc - Reset default: 0x0 - Reset mask: 0xff

#### 2.1140.1 Fields

{"reg": [{"name": "HB3TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

| Bits | its Type Reset NameDescription |     |                                                                              |  |  |  |
|------|--------------------------------|-----|------------------------------------------------------------------------------|--|--|--|
| 31:8 |                                |     | Reserved                                                                     |  |  |  |
| 7:0  | rw                             | 0x0 | HB3TIMigger mask for hardware barrier 3 bitfield. Hardware barrier 3 will be |  |  |  |
|      |                                |     | triggered only if for all $HB3TM[i] = 1'b1$ ,                                |  |  |  |
|      |                                |     | HW_BARRIER_3_STATUS.HB3S[i]=1'b1. HB3TM=0 means that                         |  |  |  |
|      |                                |     | hardware barrier 3 is disabled.                                              |  |  |  |

## 2.1141 HW BARRIER 4 TRIG MASK

Cluster hardware barrier 4 trigger mask configuration register. - Offset: 0xd0 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1141.1 Fields

 ${"reg": [{"name": "HB4TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HB4TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HB4TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "reg": ["rw"], "rw"], "rw": ["rw"], "rw"$ 

## Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HB4TMigger mask for hardware barrier 4 bitfield. Hardware barrier 4 will be

triggered only if for all HB4TM[i] = 1'b1,

HW\_BARRIER\_4\_STATUS.HB4S[i]=1'b1. HB4TM=0 means that

hardware barrier 4 is disabled.

## 2.1142 HW\_BARRIER\_5\_TRIG\_MASK

Cluster hardware barrier 5 trigger mask configuration register. - Offset: 0xd4 - Reset default: 0x0 - Reset mask: 0xff

### 2.1142.1 Fields

{"reg": [{"name": "HB5TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

### Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HB5TMigger mask for hardware barrier 5 bitfield. Hardware barrier 5 will be

triggered only if for all HB5TM[i] = 1'b1,

 $HW_BARRIER_5_STATUS.HB5S[i]=1$ 'b1. HB5TM=0 means that

hardware barrier 5 is disabled.

## 2.1143 HW\_BARRIER\_6\_TRIG\_MASK

Cluster hardware barrier 6 trigger mask configuration register. - Offset: 0xd8 - Reset default: 0x0 - Reset mask: 0xff

### 2.1143.1 Fields

{"reg": [{"name": "HB6TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

## Bits Type Reset NameDescription

31:8 Reserved

## Bits Type Reset NameDescription

7:0 rw 0x0 HB6TMigger mask for hardware barrier 6 bitfield. Hardware barrier 6 will be triggered only if for all HB6TM[i] = 1'b1, HW\_BARRIER\_6\_STATUS.HB6S[i]=1'b1. HB6TM=0 means that hardware barrier 6 is disabled.

## 2.1144 HW\_BARRIER\_7\_TRIG\_MASK

Cluster hardware barrier 7 trigger mask configuration register. - Offset: 0xdc - Reset default: 0x0 - Reset mask: 0xff

#### 2.1144.1 Fields

 ${"reg": [{"name": "HB7TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HB7TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HB7TM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "reg": ["rw"], "rw"], "rw": ["rw"], "rw"$ 

| Bits        | Type Reset NameDescription |     |                                                                                                                                                                                                                        |  |  |  |  |
|-------------|----------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 31:8<br>7:0 | rw                         | 0x0 | Reserved  HB7TMigger mask for hardware barrier 7 bitfield. Hardware barrier 7 will be triggered only if for all HB7TM[i] = 1'b1,  HW_BARRIER_7_STATUS.HB7S[i]=1'b1. HB7TM=0 means that hardware barrier 7 is disabled. |  |  |  |  |

## 2.1145 HW\_BARRIER\_0\_STATUS

Cluster hardware barrier 0 status register. - Offset: 0xe0 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1145.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits | Type Reset NameDescription |     |                                                                                                               |  |  |  |
|------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:8 |                            |     | Reserved                                                                                                      |  |  |  |
| 7:0  | $_{\rm ro}$                | 0x0 | HBS Current status of hardware barrier 0 bitfield. HBS[i]=1'b1 means that                                     |  |  |  |
|      |                            |     | cluster core i has triggered hardware barrier 0. It is cleared when HBS matches HW_BARRIER_0_TRIG_MASK.HB0TM. |  |  |  |

## 2.1146 HW\_BARRIER\_1\_STATUS

Cluster hardware barrier 1 status register. - Offset: 0xe4 - Reset default: 0x0 - Reset mask: 0xff

### 2.1146.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"lattr": ["ro"], "rotate": 0}, {"lattr": ["ro"], "rotate": ["ro"], "r

| Bits        | Type Reset NameDescription |     |                                                                                                               |  |  |  |  |
|-------------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 31:8<br>7:0 | ro                         | 0x0 | Reserved HBS Current status of hardware barrier 1 bitfield. HBS[i]=1'b1 means that                            |  |  |  |  |
|             |                            |     | cluster core i has triggered hardware barrier 1. It is cleared when HBS matches HW_BARRIER_1_TRIG_MASK.HB1TM. |  |  |  |  |

## 2.1147 HW\_BARRIER\_2\_STATUS

Cluster hardware barrier 2 status register. - Offset: 0xe8 - Reset default: 0x0 - Reset mask: 0xff

### 2.1147.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits        | Type Reset NameDescription |     |                                                                                                                                                                                                   |  |  |  |  |
|-------------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 31:8<br>7:0 | ro                         | 0x0 | Reserved  HBS Current status of hardware barrier 2 bitfield. HBS[i]=1'b1 means that cluster core i has triggered hardware barrier 2. It is cleared when HBS matches HW BARRIER 2 TRIG MASK.HB2TM. |  |  |  |  |

## 2.1148 HW\_BARRIER\_3\_STATUS

Cluster hardware barrier 3 status register. - Offset: Oxec - Reset default: Ox0 - Reset mask: Oxff

### 2.1148.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits | Type Reset NameDescription |     |                                                                                                               |  |  |  |
|------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:8 |                            |     | Reserved                                                                                                      |  |  |  |
| 7:0  | $_{\rm ro}$                | 0x0 | HBS Current status of hardware barrier 3 bitfield. HBS[i]=1'b1 means that                                     |  |  |  |
|      |                            |     | cluster core i has triggered hardware barrier 3. It is cleared when HBS matches HW_BARRIER_3_TRIG_MASK.HB3TM. |  |  |  |

## 2.1149 HW\_BARRIER\_4\_STATUS

Cluster hardware barrier 4 status register. - Offset: Oxfo - Reset default: Oxo - Reset mask: Oxff

### 2.1149.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits | Type Reset NameDescription |     |                                                                                                                                                   |  |  |  |
|------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:8 |                            |     | Reserved                                                                                                                                          |  |  |  |
| 7:0  | ro                         | 0x0 | HBS Current status of hardware barrier 4 bitfield. HBS[i]=1'b1 means that cluster core i has triggered hardware barrier 4. It is cleared when HBS |  |  |  |
|      |                            |     | matches HW_BARRIER_4_TRIG_MASK.HB4TM.                                                                                                             |  |  |  |

## 2.1150 HW\_BARRIER\_5\_STATUS

Cluster hardware barrier 5 status register. - Offset: 0xf4 - Reset default: 0x0 - Reset mask: 0xff

### 2.1150.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits        | Type Reset NameDescription |     |                                                                                                                                                                                                   |  |  |  |  |
|-------------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 31:8<br>7:0 | ro                         | 0x0 | Reserved  HBS Current status of hardware barrier 5 bitfield. HBS[i]=1'b1 means that cluster core i has triggered hardware barrier 5. It is cleared when HBS matches HW BARRIER 5 TRIG MASK.HB5TM. |  |  |  |  |

## 2.1151 HW\_BARRIER\_6\_STATUS

Cluster hardware barrier 6 status register. - Offset: 0xf8 - Reset default: 0x0 - Reset mask: 0xff

### 2.1151.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits | Type Reset NameDescription |     |                                                                                                               |  |  |  |
|------|----------------------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--|
| 31:8 |                            |     | Reserved                                                                                                      |  |  |  |
| 7:0  | $_{\rm ro}$                | 0x0 | HBS Current status of hardware barrier 6 bitfield. HBS[i]=1'b1 means that                                     |  |  |  |
|      |                            |     | cluster core i has triggered hardware barrier 6. It is cleared when HBS matches HW_BARRIER_6_TRIG_MASK.HB6TM. |  |  |  |

## 2.1152 HW\_BARRIER\_7\_STATUS

Cluster hardware barrier 7 status register. - Offset: Oxfc - Reset default: Ox0 - Reset mask: Oxff

#### 2.1152.1 Fields

{"reg": [{"name": "HBS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"language of the configue of the c

| Bits        | Type Reset NameDescription |     |                                                                                                                                                                                                  |  |  |  |  |  |
|-------------|----------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 31:8<br>7:0 | ro                         | 0x0 | Reserved HBS Current status of hardware barrier 7 bitfield. HBS[i]=1'b1 means that cluster core i has triggered hardware barrier 7. It is cleared when HBS matches HW_BARRIER_7_TRIG_MASK.HB7TM. |  |  |  |  |  |

## 2.1153 HW\_BARRIER\_0\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x100 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1153.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 0. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1154 HW\_BARRIER\_1\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x104 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1154.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 1. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1155 HW\_BARRIER\_2\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x108 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1155.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 2. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1156 HW\_BARRIER\_3\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x10c - Reset default: 0x0 - Reset mask: 0xff

### 2.1156.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"I

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 3. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1157 HW\_BARRIER\_4\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x110 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1157.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 4. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1158 HW\_BARRIER\_5\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x114 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1158.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 5. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1159 HW\_BARRIER\_6\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x118 - Reset default: 0x0 - Reset mask: 0xff

### 2.1159.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 6. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1160 HW\_BARRIER\_7\_STATUS\_SUM

Cluster hardware barrier summary status register. - Offset: 0x11c - Reset default: 0x0 - Reset mask: 0xff

#### 2.1160.1 Fields

{"reg": [{"name": "HBSS", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {"

| Bits        | Type | Reset | Name | Description                                                                                                   |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------|
| 31:8<br>7:0 | ro   | 0x0   | HBSS | Reserved Current status of hardware barrier 7. HBSS[i] represents a summary of the barrier status for core i. |

## 2.1161 HW\_BARRIER\_0\_TARGET\_MASK

Cluster hardware barrier 0 target mask configuration register. - Offset: 0x120 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1161.1 Fields

 ${"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "reg": ["rw"], "rw"], "rw": ["rw"], "rw"$ 

## Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HBTAMister hardware barrier 0 target mask configuration bitfield.

HBATM[i]=1'b1 means that cluster core i will receive hardware barrier 0

event when HW\_BARRIER\_0\_STATUS will match

HW\_BARRIER\_0\_TRIG\_MASK.

## 2.1162 HW\_BARRIER\_1\_TARGET\_MASK

Cluster hardware barrier 1 target mask configuration register. - Offset: 0x124 - Reset default: 0x0 - Reset mask: 0xff

### 2.1162.1 Fields

{"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

### Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HBTAMister hardware barrier 1 target mask configuration bitfield.

HBATM[i]=1'b1 means that cluster core i will receive hardware barrier 1

event when HW\_BARRIER\_1\_STATUS will match

HW\_BARRIER\_1\_TRIG\_MASK.

## 2.1163 HW\_BARRIER\_2\_TARGET\_MASK

Cluster hardware barrier 2 target mask configuration register. - Offset: 0x128 - Reset default: 0x0 - Reset mask: 0xff

### 2.1163.1 Fields

{"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

## Bits Type Reset NameDescription

31:8 Reserved

### Bits Type Reset NameDescription

7:0 rw 0x0 HBTAMister hardware barrier 2 target mask configuration bitfield.

HBATM[i]=1'b1 means that cluster core i will receive hardware barrier 2 event when HW\_BARRIER\_2\_STATUS will match HW\_BARRIER\_2\_TRIG\_MASK.

## 2.1164 HW\_BARRIER\_3\_TARGET\_MASK

Cluster hardware barrier 3 target mask configuration register. - Offset: 0x12c - Reset default: 0x0 - Reset mask: 0xff

#### 2.1164.1 Fields

 ${"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": ["rw"], "rotate$ 

#### Bits Type Reset NameDescription

31:8 Reserved

7:0 rw 0x0 HBTAMister hardware barrier 3 target mask configuration bitfield.

 ${\rm HBATM[i]}{=}1'{\rm b1}$  means that cluster core i will receive hardware barrier 3 event when HW\_BARRIER\_3\_STATUS will match

HW\_BARRIER\_3\_TRIG\_MASK.

### 2.1165 HW BARRIER 4 TARGET MASK

Cluster hardware barrier 4 target mask configuration register. - Offset: 0x130 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1165.1 Fields

{"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

## Bits Type Reset NameDescription

31:8 Reserved

7:0 rw 0x0 HBTAMister hardware barrier 4 target mask configuration bitfield.

 ${\rm HBATM[i]}{=}1$ 'b1 means that cluster core i will receive hardware barrier 4 event when HW BARRIER 4 STATUS will match

HW\_BARRIER\_4\_TRIG\_MASK.

### $2.1166~{ m HW}~{ m BARRIER}~5~{ m TARGET}~{ m MASK}$

Cluster hardware barrier 5 target mask configuration register. - Offset: 0x134 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1166.1 Fields

 ${"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "rotate": 0}, {"reg": ["rw"], "reg": ["rw"], "rw"], "rw": ["rw"], "rw"$ 

## Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HBTAMister hardware barrier 5 target mask configuration bitfield.

HBATM[i]=1'b1 means that cluster core i will receive hardware barrier 5 event when HW BARRIER 5 STATUS will match

HW\_BARRIER\_5\_TRIG\_MASK.

## 2.1167 HW\_BARRIER\_6\_TARGET\_MASK

Cluster hardware barrier 6 target mask configuration register. - Offset: 0x138 - Reset default: 0x0 - Reset mask: 0xff

### 2.1167.1 Fields

{"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

### Bits Type Reset NameDescription

31:8

Reserved

7:0 rw 0x0 HBTAMister hardware barrier 6 target mask configuration bitfield.

 $\mathrm{HBATM}[\mathrm{i}]{=}1\mathrm{'b}1$  means that cluster core i will receive hardware barrier 6

event when HW\_BARRIER\_6\_STATUS will match

HW\_BARRIER\_6\_TRIG\_MASK.

## 2.1168 HW\_BARRIER\_7\_TARGET\_MASK

Cluster hardware barrier 7 target mask configuration register. - Offset: 0x13c - Reset default: 0x0 - Reset mask: 0xff

### 2.1168.1 Fields

{"reg": [{"name": "HBTAM", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config": {

## Bits Type Reset NameDescription

31:8

Reserved

## Bits Type Reset NameDescription

7:0 rw 0x0 HBTAMıster hardware barrier 7 target mask configuration bitfield.

HBATM[i]=1'b1 means that cluster core i will receive hardware barrier 7 event when HW\_BARRIER\_7\_STATUS will match

HW\_BARRIER\_7\_TRIG\_MASK.

## 2.1169 HW\_BARRIER\_0\_TRIG

Cluster hardware barrier 0 trigger command register. - Offset: 0x140 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1169.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_0_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1170 HW BARRIER 1 TRIG

Cluster hardware barrier 1 trigger command register. - Offset: 0x144 - Reset default: 0x0 - Reset mask: 0xff

### 2.1170.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_1_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1171 HW\_BARRIER\_2\_TRIG

Cluster hardware barrier 2 trigger command register. - Offset: 0x148 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1171.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | WO   | 0x0   | Т    | Reserved Sets HW_BARRIER_2_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1172 HW\_BARRIER\_3\_TRIG

Cluster hardware barrier 3 trigger command register. - Offset: 0x14c - Reset default: 0x0 - Reset mask: 0xff

### 2.1172.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_3_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1173 HW\_BARRIER\_4\_TRIG

Cluster hardware barrier 4 trigger command register. - Offset: 0x150 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1173.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_4_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1174 HW\_BARRIER\_5\_TRIG

Cluster hardware barrier 5 trigger command register. - Offset: 0x154 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1174.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | WO   | 0x0   | Т    | Reserved Sets HW_BARRIER_5_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1175 HW\_BARRIER\_6\_TRIG

Cluster hardware barrier 6 trigger command register. - Offset: 0x158 - Reset default: 0x0 - Reset mask: 0xff

### 2.1175.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_6_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1176 HW\_BARRIER\_7\_TRIG

Cluster hardware barrier 7 trigger command register. - Offset: 0x15c - Reset default: 0x0 - Reset mask: 0xff

#### 2.1176.1 Fields

{"reg": [{"name": "T", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {"land

| Bits        | Type | Reset | Name | Description                                                      |
|-------------|------|-------|------|------------------------------------------------------------------|
| 31:8<br>7:0 | wo   | 0x0   | Т    | Reserved Sets HW_BARRIER_7_STATUS.HBS[i] to 1'b1 when T[i]=1'b1. |

## 2.1177 HW\_BARRIER\_0\_SELF\_TRIG

Cluster hardware barrier 0 self trigger command register. - Offset: 0x160 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1177.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "font

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_0_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1178 HW\_BARRIER\_1\_SELF\_TRIG

Cluster hardware barrier 1 self trigger command register. - Offset: 0x164 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1178.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fonter": 1, "fonter": 0}], "config": {"lanes": 1, "fonter": 0}], "config": {"lanes": 1, "fonter": 0}]

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_1_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1179 HW\_BARRIER\_2\_SELF\_TRIG

Cluster hardware barrier 2 self trigger command register. - Offset: 0x168 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1179.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "font

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_2_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1180 HW\_BARRIER\_3\_SELF\_TRIG

Cluster hardware barrier 3 self trigger command register. - Offset: 0x16c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1180.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "font

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_3_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1181 HW\_BARRIER\_4\_SELF\_TRIG

Cluster hardware barrier 4 self trigger command register. - Offset: 0x170 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1181.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fonter": 1, "fonter": 0}], "config": {"lanes": 1, "fonter": 0}], "config": {"lanes": 1, "fonter": 0}]

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_4_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1182 HW\_BARRIER\_5\_SELF\_TRIG

Cluster hardware barrier 5 self trigger command register. - Offset: 0x174 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1182.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "font

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_5_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1183 HW\_BARRIER\_6\_SELF\_TRIG

Cluster hardware barrier 6 self trigger command register. - Offset: 0x178 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1183.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "font

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_6_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1184 HW BARRIER 7 SELF TRIG

Cluster hardware barrier 7 self trigger command register. - Offset: 0x17c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1184.1 Fields

{"reg": [{"name": "T", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fontate": 0}]

| Bits | Type | Reset | Name | Description                                                            |
|------|------|-------|------|------------------------------------------------------------------------|
| 31:0 | ro   | 0x0   | Т    | Sets HW_BARRIER_7_STATUS.HBS[i] to 1'b1 when issued by cluster core i. |

## 2.1185 HW\_BARRIER\_0\_TRIG\_WAIT

Cluster hardware barrier 0 trigger and wait command register. - Offset: 0x180 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1185.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

## Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_0[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_0 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

### 2.1186 HW BARRIER 1 TRIG WAIT

Cluster hardware barrier 1 trigger and wait command register. - Offset: 0x184 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1186.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_1[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_1 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1187 HW\_BARRIER\_2\_TRIG\_WAIT

Cluster hardware barrier 2 trigger and wait command register. - Offset: 0x188 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1187.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_2[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_2 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

### 2.1188 HW BARRIER 3 TRIG WAIT

Cluster hardware barrier 3 trigger and wait command register. - Offset: 0x18c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1188.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

## Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_3[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_3 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1189 HW\_BARRIER\_4\_TRIG\_WAIT

Cluster hardware barrier 4 trigger and wait command register. - Offset: 0x190 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1189.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_4[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_4 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1190 HW\_BARRIER\_5\_TRIG\_WAIT

Cluster hardware barrier 5 trigger and wait command register. - Offset: 0x194 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1190.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_5[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_5 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

### 2.1191 HW BARRIER 6 TRIG WAIT

Cluster hardware barrier 6 trigger and wait command register. - Offset: 0x198 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1191.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

### Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_6[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_6 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1192 HW\_BARRIER\_7\_TRIG\_WAIT

Cluster hardware barrier 7 trigger and wait command register. - Offset: 0x19c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1192.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

## Bits Type Reset NameDescription

31:0 ro 0x0 EBMSet HW\_BARRIER\_7[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_7 is released. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1193 HW\_BARRIER\_0\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 0 trigger, wait and clear command register. - Offset: 0x1a0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1193.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

### 2.1193.2 HW\_BARRIER\_0\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_0[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_0 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1194 HW\_BARRIER\_1\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 1 trigger, wait and clear command register. - Offset: 0x1a4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1194.1 Fields

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

## 2.1194.2 HW\_BARRIER\_1\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_1[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_1 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1195 HW\_BARRIER\_2\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 2 trigger, wait and clear command register. - Offset: 0x1a8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1195.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

### 2.1195.2 HW\_BARRIER\_2\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_2[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_2 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1196 HW\_BARRIER\_3\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 3 trigger, wait and clear command register. - Offset: 0x1ac - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1196.1 Fields

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

## 2.1196.2 HW\_BARRIER\_3\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_3[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_3 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1197 HW\_BARRIER\_4\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 4 trigger, wait and clear command register. - Offset: 0x1b0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1197.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

## 2.1197.2 HW\_BARRIER\_4\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_4[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_4 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

### 2.1198 HW\_BARRIER\_5\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 5 trigger, wait and clear command register. - Offset: 0x1b4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1198.1 Fields

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

## 2.1198.2 HW\_BARRIER\_5\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_5[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_5 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1199 HW\_BARRIER\_6\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 6 trigger, wait and clear command register. - Offset: 0x1b8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1199.1 Fields

{"reg": [{"name": "EBM", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "for

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

### 2.1199.2 HW\_BARRIER\_6\_TRIG\_WAIT\_CLEAR . EBM

Set HW\_BARRIER\_6[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_6 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1200 HW\_BARRIER\_7\_TRIG\_WAIT\_CLEAR

Cluster hardware barrier 7 trigger, wait and clear command register. - Offset: 0x1bc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1200.1 Fields

| Bits | Type | Reset | Name |  |
|------|------|-------|------|--|
| 31:0 | ro   | 0x0   | EBM  |  |

## ${\bf 2.1200.2 \quad HW\_BARRIER\_7\_TRIG\_WAIT\_CLEAR \; . \; EBM}$

Set HW\_BARRIER\_7[i] when issued by cluster core i and gate the issuing cluster core i clock until HW\_BARRIER\_7 is released. In addition, EVENT\_BUFFER.EB[i] bits are cleared after the read if EVT\_MASK[i]=1'b1. The read content of this bitfield is equivalent to EVENT\_BUFFER\_MASKED.EBM

## 2.1201 cluster\_ctrl\_unit / doc / registers.md

## **2.1202** Summary

| Name                                    | Offset                    | Length | Description                                |
|-----------------------------------------|---------------------------|--------|--------------------------------------------|
| cluster_control_unit.EOC                | 0x0                       | 4      | End Of Computation status register.        |
| cluster_control_unit.FETCH_EN           | 0x4                       | 4      | Cluster cores fetch enable                 |
|                                         |                           |        | configuration register.                    |
| cluster_control_unit.CLOCK_GATE         | 0x8                       | 4      | Cluster clock gate configuration register. |
| cluster_control_unit.DBG_RESUME         | 0xc                       | 4      | Cluster cores debug resume register.       |
| cluster_control_unit.DBG_HALT_STATUS    | 0x10                      | 4      | Cluster cores debug halt status register.  |
| cluster_control_unit.DBG_HALT_MASK      | 0x14                      | 4      | Cluster cores debug halt mask              |
|                                         |                           |        | configuration register.                    |
| cluster_control_unit.BOOT_ADDRO         | 0x18                      | 4      | Cluster core 0 boot address                |
|                                         |                           |        | configuration register.                    |
| cluster_control_unit.TCDM_ARB_POLICY_CI | H <b>0</b> x1c            | 4      | TCDM arbitration policy ch0 for            |
|                                         |                           |        | cluster cores configuration register.      |
| cluster_control_unit.TCDM_ARB_POLICY_CI | H0x20                     | 4      | TCDM arbitration policy ch1 for            |
|                                         |                           |        | DMA/HWCE configuration register.           |
| cluster_control_unit.TCDM_ARB_POLICY_CI | H <b>0</b> <u>x</u> 1214P | 4      | Read only duplicate of                     |
|                                         |                           |        | TCDM_ARB_POLICY_CH0                        |
|                                         |                           |        | register                                   |
| cluster_control_unit.TCDM_ARB_POLICY_CI | H10 <u>x</u> 1218P        | 4      | Read only duplicate of                     |
|                                         |                           |        | TCDM_ARB_POLICY_CH1                        |
|                                         |                           |        | register                                   |

## 2.1203 EOC

End Of Computation status register. - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x1

### 2.1203.1 Fields

```
{"reg": [{"name": "eoc", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {
```

| Bits      | Type | Reset | Name | Description                                                                                                                |
|-----------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | eoc  | Reserved End of computation status flag bitfield: - 1'b0: program execution under going - 1'b1: end of computation reached |

## 2.1204 FETCH\_EN

Cluster cores fetch enable configuration register. - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xff

## 2.1204.1 Fields

{"reg": [{"name": "COREO", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "CORE1", "bits"

| Bits | Type | Reset | Name  | Description                                                        |
|------|------|-------|-------|--------------------------------------------------------------------|
| 31:8 |      |       |       | Reserved                                                           |
| 7    | rw   | 0x0   | CORE7 | Core 7 fetch enable configuration bit<br>field: - 1'b0: disabled - |
|      |      |       |       | 1'b1: enabled                                                      |
| 6    | rw   | 0x0   | CORE6 | Core 6 fetch enable configuration bitfield: - 1'b0: disabled -     |
|      |      |       |       | 1'b1: enabled                                                      |
| 5    | rw   | 0x0   | CORE5 | Core 5 fetch enable configuration bitfield: - 1'b0: disabled -     |
|      |      |       |       | 1'b1: enabled                                                      |
| 4    | rw   | 0x0   | CORE4 | Core 4 fetch enable configuration bitfield: - 1'b0: disabled -     |
|      |      |       |       | 1'b1: enabled                                                      |
| 3    | rw   | 0x0   | CORE3 | Core 3 fetch enable configuration bitfield: - 1'b0: disabled -     |
|      |      |       |       | 1'b1: enabled                                                      |
| 2    | rw   | 0x0   | CORE2 | Core 2 fetch enable configuration bitfield: - 1'b0: disabled -     |
|      |      |       |       | 1'b1: enabled                                                      |
| 1    | rw   | 0x0   | CORE1 | Core 1 fetch enable configuration bit<br>field: - 1'b0: disabled - |
|      |      |       |       | 1'b1: enabled                                                      |
| 0    | rw   | 0x0   | CORE0 | Core 0 fetch enable configuration bit<br>field: - 1'b0: disabled - |
|      |      |       |       | 1'b1: enabled                                                      |

## 2.1205 CLOCK\_GATE

Cluster clock gate configuration register. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x1

### 2.1205.1 Fields

{"reg": [{"name": "EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {"

| Bits      | Type | Reset | Name | Description                                                                                |
|-----------|------|-------|------|--------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | EN   | Reserved<br>Cluster clock gate configuration bitfield: - 1'b0: disabled -<br>1'b1: enabled |

## 2.1206 DBG\_RESUME

Cluster cores debug resume register. - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xff

## 2.1206.1 Fields

{"reg": [{"name": "COREO", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "CORE1", "bits"

| Bits | Type | Reset | Name | Description                                                       |
|------|------|-------|------|-------------------------------------------------------------------|
| 31:8 |      |       |      | Reserved                                                          |
| 7    | wo   | 0x0   | CORE | 7 Core 7 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 7                                             |
| 6    | wo   | 0x0   | CORE | 6 Core 6 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 6                                             |
| 5    | WO   | 0x0   | CORE | 6 Core 5 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 5                                             |
| 4    | wo   | 0x0   | CORE | 4 Core 4 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 4                                             |
| 3    | wo   | 0x0   | CORE | 3 Core 3 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 3                                             |
| 2    | wo   | 0x0   | CORE | 2 Core 2 debug resume configuration bitfield: - 1'b0: stay halted |
|      |      |       |      | - 1'b1: resume core 2                                             |
| 1    | wo   | 0x0   | CORE | Core 1 debug resume configuration bitfield: - 1'b0: stay halted   |
|      |      |       |      | - 1'b1: resume core 1                                             |
| 0    | wo   | 0x0   | CORE | Core 0 debug resume configuration bitfield: - 1'b0: stay halted   |
|      |      |       |      | - 1'b1: resume core 0                                             |

## 2.1207 DBG\_HALT\_STATUS

Cluster cores debug halt status register. - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xff

## 2.1207.1 Fields

{"reg": [{"name": "COREO", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "CORE1", "bits"

| Bits | Type | Reset | Name  | Description                                                                |
|------|------|-------|-------|----------------------------------------------------------------------------|
| 31:8 |      |       |       | Reserved                                                                   |
| 7    | ro   | 0x0   | CORE7 | Core 7 debug halt status flag bit<br>field: - 1'b0: running - 1'b1: halted |
| 6    | ro   | 0x0   | CORE6 | Core 6 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 5    | ro   | 0x0   | CORE5 | Core 5 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 4    | ro   | 0x0   | CORE4 | Core 4 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 3    | ro   | 0x0   | CORE3 | Core 3 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 2    | ro   | 0x0   | CORE2 | Core 2 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 1    | ro   | 0x0   | CORE1 | Core 1 debug halt status flag bitfield: - 1'b0: running - 1'b1: halted     |
| 0    | ro   | 0x0   | CORE0 |                                                                            |

## $2.1208 \quad DBG\_HALT\_MASK$

Cluster cores debug halt mask configuration register. - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xff

## 2.1208.1 Fields

{"reg": [{"name": "COREO", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "CORE1", "bits"

| Bits | Type | Reset | Name Description                                                           |
|------|------|-------|----------------------------------------------------------------------------|
| 31:8 |      |       | Reserved                                                                   |
| 7    | rw   | 0x0   | CORECore 7 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 6    | rw   | 0x0   | CORECore 6 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 5    | rw   | 0x0   | CORECore 5 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 4    | rw   | 0x0   | CORECore 4 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 3    | rw   | 0x0   | CORECore 3 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 2    | rw   | 0x0   | CORECore 2 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |
| 1    | rw   | 0x0   | CORECore 1 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |

| Bits | Type | Reset | Name Description                                                           |
|------|------|-------|----------------------------------------------------------------------------|
| 0    | rw   | 0x0   | CORECore 0 debug halt mask bitfield. When bit is set, core will be part of |
|      |      |       | mask group and stopped when one of the members of the group stops.         |

## 2.1209 BOOT\_ADDR0

Cluster core 0 boot address configuration register. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1209.1 Fields

{"reg": [{"name": "BA", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "fon

| Bits | Type | Reset | Name | Description                                         |
|------|------|-------|------|-----------------------------------------------------|
| 31:0 | rw   | 0x0   | BA   | Cluster core 0 boot address configuration bitfield. |

## 2.1210 TCDM\_ARB\_POLICY\_CH0

TCDM arbitration policy ch0 for cluster cores configuration register. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0x1

### 2.1210.1 Fields

{"reg": [{"name": "POL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {

| Bits      | Type | Reset | Name | Description                                                                                                             |
|-----------|------|-------|------|-------------------------------------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | POL  | Reserved TCDM arbitration policy for cluster cores configuration bitfield: - 1'b0: fair round robin - 1'b1: fixed order |

## 2.1211 TCDM\_ARB\_POLICY\_CH1

TCDM arbitration policy ch1 for DMA/HWCE configuration register. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1211.1 Fields

{"reg": [{"name": "POL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {

| Bits      | Type | Reset | Name | Description                                                                                                        |
|-----------|------|-------|------|--------------------------------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | POL  | Reserved TCDM arbitration policy for DMA/HWCE configuration bitfield: - 1'b0: fair round robin - 1'b1: fixed order |

## 2.1212 TCDM\_ARB\_POLICY\_CH0\_REP

Read only duplicate of TCDM\_ARB\_POLICY\_CH0 register - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1212.1 Fields

{"reg": [{"name": "POL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {

| Bits      | Type | Reset | Name | Description                                                                                                             |
|-----------|------|-------|------|-------------------------------------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | POL  | Reserved TCDM arbitration policy for cluster cores configuration bitfield: - 1'b0: fair round robin - 1'b1: fixed order |

## 2.1213 TCDM\_ARB\_POLICY\_CH1\_REP

Read only duplicate of TCDM\_ARB\_POLICY\_CH1 register - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1213.1 Fields

{"reg": [{"name": "POL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {

| Bits | Type | Reset | Name | Description                                                                                                        |
|------|------|-------|------|--------------------------------------------------------------------------------------------------------------------|
| 31:1 | rw   | 0x0   | POL  | Reserved TCDM arbitration policy for DMA/HWCE configuration bitfield: - 1'b0: fair round robin - 1'b1: fixed order |

## 2.1214 cluster\_icache\_ctrl / doc / registers.md

## 2.1215 Summary

| Name                                                | Offset | Length | Description                                                      |
|-----------------------------------------------------|--------|--------|------------------------------------------------------------------|
| cluster_icache_ctrl.ENABLE                          | 0x0    | 4      | Cluster instruction cache unit enable configuration register.    |
| cluster_icache_ctrl.FLUSH                           | 0x4    | 4      | Cluster instruction cache unit flush command register.           |
| cluster_icache_ctrl.LO_FLUSH                        | 0x8    | 4      | Cluster level 0 instruction cache unit flush command register.   |
| cluster_icache_ctrl.SEL_FLUSH                       | 0xc    | 4      | Cluster instruction cache unit selective flush command register. |
| $cluster\_icache\_ctrl. \texttt{L1\_L15\_PREFETCH}$ | 0x10   | 4      | Enable L1 and L1.5 prefetch register.                            |

### 2.1216 ENABLE

Cluster instruction cache unit enable configuration register. - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1216.1 Fields

{"reg": [{"name": "EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {"I

| Bits      | Type | Reset | Name | Description                                                                                              |
|-----------|------|-------|------|----------------------------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x0   | EN   | Reserved<br>Cluster instruction cache enable configuration bitfield: - 1'b0:<br>disabled - 1'b1: enabled |

## 2.1217 FLUSH

Cluster instruction cache unit flush command register. - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x1

## 2.1217.1 Fields

{"reg": [{"name": "FL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config": {"

| Bits | Type | Reset | Name                | Description                                   |
|------|------|-------|---------------------|-----------------------------------------------|
| 31:1 |      |       |                     | Reserved                                      |
| 0    | rw   | 0x0   | $\operatorname{FL}$ | Cluster instruction cache full flush command. |

## 2.1218 L0\_FLUSH

Cluster level 0 instruction cache unit flush command register. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x1

### 2.1218.1 Fields

| Bits | Type | Reset | Name     | Description                                           |
|------|------|-------|----------|-------------------------------------------------------|
| 31:1 |      |       |          | Reserved                                              |
| 0    | rw   | 0x0   | $L0\_FL$ | Cluster level 0 instruction cache full flush command. |

### 2.1219 SEL FLUSH

Cluster instruction cache unit selective flush command register. - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1219.1 Fields

{"reg": [{"name": "ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                                                               |
|------|------|-------|------|---------------------------------------------------------------------------|
| 31:0 | rw   | 0x0   | ADDR | Cluster instruction cache selective flush address configuration bitfield. |

### 2.1220 L1\_L15\_PREFETCH

Enable L1 and L1.5 prefetch register. - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xff

# 2.1220.1 Fields

{"reg": [{"name": "COREO", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "CORE1", "bits"

| Bits | Type | Reset | Name Description                                                    |
|------|------|-------|---------------------------------------------------------------------|
| 31:8 |      |       | Reserved                                                            |
| 7    | rw   | 0x0   | CORE7 Core 7 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 6    | rw   | 0x0   | CORE6 Core 6 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 5    | rw   | 0x0   | CORE5 Core 5 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 4    | rw   | 0x0   | CORE4 Core 4 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |

| Bits | Type | Reset | Name Description                                                    |
|------|------|-------|---------------------------------------------------------------------|
| 3    | rw   | 0x0   | CORE3 Core 3 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 2    | rw   | 0x0   | CORE2 Core 2 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 1    | rw   | 0x0   | CORE1 Core 1 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |
| 0    | rw   | 0x0   | CORE0 Core 0 icache prefetch enable configuration bitfield: - 1'b0: |
|      |      |       | disabled - 1'b1: enabled                                            |

# 2.1221 ethernet / doc / registers.md

### 2.1222 Summary

| Name                          | Offset | Length | Description                                             |
|-------------------------------|--------|--------|---------------------------------------------------------|
| eth_framing.CONFIGO           | 0x0    | 4      | Configures the lower 4 bytes of the devices MAC address |
| $eth\_framing. {\tt CONFIG1}$ | 0x4    | 4      | Configures the: upper 2 bytes of the devices MAC        |
|                               |        |        | address, promiscuous flag, MDIO interface               |
| $eth\_framing. {\tt CONFIG2}$ | 0x8    | 4      | The FCS TX status                                       |
| $eth\_framing. {\tt CONFIG3}$ | 0xc    | 4      | The FCS RX status                                       |

#### 2.1223 CONFIG0

Configures the lower 4 bytes of the devices MAC address - Offset: 0x0 - Reset default: 0x890702 - Reset mask: 0xffffffff

### 2.1223.1 Fields

{"reg": [{"name": "lower\_mac\_address", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"

| Bits | Type | Reset    | Name                  | Description                             |
|------|------|----------|-----------------------|-----------------------------------------|
| 31:0 | rw   | 0x890702 | $lower\_mac\_address$ | Lower 32 bit of the devices MAC address |

### 2.1224 CONFIG1

Configures the: upper 2 bytes of the devices MAC address, promiscuous flag, MDIO interface - Offset: 0x4 - Reset default: 0x2301 - Reset mask: 0xfffff

#### 2.1224.1 Fields

{"reg": [{"name": "upper\_mac\_address", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "prof

| Bits  | Type | Reset  | Name                  | Description                             |
|-------|------|--------|-----------------------|-----------------------------------------|
| 31:20 |      |        |                       | Reserved                                |
| 19    | rw   | 0x0    | phy_mdio_oe           | MDIO output enable                      |
| 18    | rw   | 0x0    | phy_mdio_o            | MDIO output                             |
| 17    | rw   | 0x0    | phy_mdclk             | MDIO clock                              |
| 16    | rw   | 0x0    | promiscuous           | promiscuous flag                        |
| 15:0  | rw   | 0x2301 | $upper\_mac\_address$ | Upper 16 bit of the devices MAC address |

#### 2.1225 CONFIG2

The FCS TX status - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1225.1 Fields

{"reg": [{"name": "tx\_fcs\_reg", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name       | Description   |
|------|------|-------|------------|---------------|
| 31:0 | ro   | 0x0   | tx_fcs_reg | FCS TX status |

### 2.1226 CONFIG3

The FCS RX status - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1226.1 Fields

{"reg": [{"name": "rx\_fcs\_reg", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name           | Description   |
|------|------|-------|----------------|---------------|
| 31:0 | ro   | 0x0   | $rx\_fcs\_reg$ | FCS RX status |

# 2.1227 fp\_cluster / doc / registers.md

### 2.1228 Summary

| Name Offset                                                                    | Length          | nDescription                                                     |
|--------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------|
| spatz_cluster_peripheral.PERF_COUNT@ROENA                                      | ABLE80          |                                                                  |
|                                                                                |                 | start tracking.                                                  |
| spatz_cluster_peripheral.PERF_COUNT@R8ENA                                      | ABLE <u>8</u> 1 |                                                                  |
| spatz_cluster_peripheral.HART_SELECOxOO                                        | 8               | start tracking. Select from which hart in the cluster, starting  |
| space_craster_peripheral.httl_bbbbook_vo                                       | O               | from 0,                                                          |
| spatz_cluster_peripheral.HART_SELECUx18                                        | 8               | Select from which hart in the cluster, starting                  |
|                                                                                |                 | from 0,                                                          |
| spatz_cluster_peripheral.PERF_COUNT <b>6</b> R20                               | 8               | Performance counter. Set corresponding                           |
|                                                                                |                 | PERF_COUNTER_ENABLE bits                                         |
| spatz_cluster_peripheral.PERF_COUNTGR28                                        | 8               | depending on what Performance counter. Set corresponding         |
| spacz_cruster_peripheral.r.i.iicoonrunzu                                       | O               | PERF_COUNTER_ENABLE bits                                         |
|                                                                                |                 | depending on what                                                |
| $spatz\_cluster\_peripheral. {\tt CL\_CLINT\_S} {\tt GT} 30$                   | 8               | Set bits in the cluster-local CLINT. Writing a                   |
|                                                                                |                 | 1 at location i sets the cluster-local interrupt                 |
| spatz_cluster_peripheral.CL_CLINT_COEA8                                        | 8               | Clear bits in the cluster-local CLINT.                           |
|                                                                                |                 | Writing a 1 at location i clears the                             |
| spatz_cluster_peripheral.HW_BARRIER0x40                                        | 8               | cluster-local interrupt Hardware barrier register. Loads to this |
| spacz_cruster_peripheral.nw_battttbttox40                                      | O               | register will block until all cores have                         |
| spatz_cluster_peripheral.ICACHE_PREFET&T8H                                     | ENA®L           | EControls prefetching of the instruction cache.                  |
| spatz_cluster_peripheral.SPATZ_STAT0\$50                                       | 8               | Sets the status of the Spatz cluster.                            |
| $spatz\_cluster\_peripheral. {\tt CLUSTER\_B00{\tt X}\underline{5}{\tt \$01}}$ | NTRO&           | Controls the cluster boot process.                               |

# 2.1229 PERF\_COUNTER\_ENABLE

Enable particular performance counter and start tracking. - Reset default: 0x0 - Reset mask: 0x7fffffff

### **2.1229.1** Instances

| Name                  | Offset |
|-----------------------|--------|
| PERF_COUNTER_ENABLE_0 |        |
| PERF_COUNTER_ENABLE_1 | UX8    |

### **2.1229.2** Fields

```
{"reg": [{"name": "CYCLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "TCDM_ACCESSED"
```

| Bits  | Type | Reset | Name                                           |
|-------|------|-------|------------------------------------------------|
| 63:31 |      |       | Reserved                                       |
| 30    | rw   | 0x0   | ICACHE_STALL                                   |
| 29    | rw   | 0x0   | ICACHE_DOUBLE_HIT                              |
| 28    | rw   | 0x0   | ICACHE_PREFETCH                                |
| 27    | rw   | 0x0   | ICACHE_HIT                                     |
| 26    | rw   | 0x0   | ICACHE_MISS                                    |
| 25    | rw   | 0x0   | DMA_BUSY                                       |
| 24    | rw   | 0x0   | DMA_B_DONE                                     |
| 23    | rw   | 0x0   | DMA_W_BW                                       |
| 22    | rw   | 0x0   | DMA_W_DONE                                     |
| 21    | rw   | 0x0   | $DMA_R_BW$                                     |
| 20    | rw   | 0x0   | DMA_R_DONE                                     |
| 19    | rw   | 0x0   | DMA_AR_BW                                      |
| 18    | rw   | 0x0   | DMA_AR_DONE                                    |
| 17    | rw   | 0x0   | DMA_AW_BW                                      |
| 16    | rw   | 0x0   | DMA_AW_DONE                                    |
| 15    | rw   | 0x0   | DMA_BUF_R_STALL                                |
| 14    | rw   | 0x0   | DMA_BUF_W_STALL                                |
| 13    | rw   | 0x0   | $\mathrm{DMA}_{-}\mathrm{W}_{-}\mathrm{STALL}$ |
| 12    | rw   | 0x0   | DMA_R_STALL                                    |
| 11    | rw   | 0x0   | DMA_AR_STALL                                   |
| 10    | rw   | 0x0   | DMA_AW_STALL                                   |
| 9     | rw   | 0x0   | RETIRED_ACC                                    |
| 8     | rw   | 0x0   | RETIRED_I                                      |
| 7     | rw   | 0x0   | RETIRED_LOAD                                   |
| 6     | rw   | 0x0   | RETIRED_INSTR                                  |
| 5     | rw   | 0x0   | ISSUE_CORE_TO_FPU                              |
| 4     | rw   | 0x0   | ISSUE_FPU_SEQ                                  |
| 3     | rw   | 0x0   | ISSUE_FPU                                      |
| 2     | rw   | 0x0   | TCDM_CONGESTED                                 |
| 1     | rw   | 0x0   | TCDM_ACCESSED                                  |
| 0     | rw   | 0x0   | CYCLE                                          |

### 2.1229.3 PERF\_COUNTER\_ENABLE . ICACHE\_STALL

Incremented for instruction cache stalls. This is a hart-local signal

### 2.1229.4 PERF\_COUNTER\_ENABLE . ICACHE\_DOUBLE\_HIT

Incremented for instruction cache double hit. This is a hart-local signal

# ${\bf 2.1229.5 \quad PERF\_COUNTER\_ENABLE \; . \; ICACHE\_PREFETCH}$

Incremented for instruction cache prefetches. This is a hart-local signal

### 2.1229.6 PERF COUNTER ENABLE . ICACHE HIT

Incremented for instruction cache hits. This is a hart-local signal

### 2.1229.7 PERF COUNTER ENABLE . ICACHE MISS

Incremented for instruction cache misses. This is a hart-local signal

#### 2.1229.8 PERF COUNTER ENABLE . DMA BUSY

Incremented whenever DMA is busy. This is a DMA-local signal

### 2.1229.9 PERF\_COUNTER\_ENABLE.DMA\_B\_DONE

Incremented whenever B handshake occurs. This is a DMA-local signal

#### 2.1229.10 PERF\_COUNTER\_ENABLE . DMA\_W\_BW

Whenever W handshake occurs, the counter is incremented by the number of bytes transfered in this cycle *This is a DMA-local signal* 

### 2.1229.11 PERF\_COUNTER\_ENABLE.DMA\_W\_DONE

Incremented whenvever W handshake occurs. This is a DMA-local signal

### 2.1229.12 PERF\_COUNTER\_ENABLE . DMA\_R\_BW

Whenever R handshake occurs, the counter is incremented by the number of bytes transferred in this cycle *This is a DMA-local signal* 

#### 2.1229.13 PERF COUNTER ENABLE.DMA R DONE

Incremented whenever R handshake occurs. This is a DMA-local signal

# ${\bf 2.1229.14\ \ PERF\_COUNTER\_ENABLE\ .\ DMA\_AR\_BW}$

Whenever AR handshake occurs, the counter is incremented by the number of bytes transferred for this transaction *This is a DMA-local signal* 

### 2.1229.15 PERF\_COUNTER\_ENABLE . DMA\_AR\_DONE

Incremented whenever AR handshake occurs. This is a DMA-local signal

### 2.1229.16 PERF COUNTER ENABLE.DMA AW BW

Whenever AW handshake occurs, the counter is incremented by the number of bytes transferred for this transaction *This is a DMA-local signal* 

### 2.1229.17 PERF\_COUNTER\_ENABLE.DMA\_AW\_DONE

Incremented whenever AW handshake occurs. This is a DMA-local signal

## $2.1229.18 \quad PERF\_COUNTER\_ENABLE \; . \; DMA\_BUF\_R\_STALL$

Incremented whenever r\_valid = 1 but r\_ready = 0. This is a DMA-local signal

#### 2.1229.19 PERF COUNTER ENABLE.DMA BUF W STALL

Incremented whenever w ready = 1 but w valid = 0. This is a DMA-local signal

### 2.1229.20 PERF\_COUNTER\_ENABLE.DMA\_W\_STALL

Incremented whenever w\_valid = 1 but w\_ready = 0. This is a DMA-local signal

### 2.1229.21 PERF\_COUNTER\_ENABLE . DMA\_R\_STALL

Incremented whenever r ready = 1 but r valid = 0. This is a DMA-local signal

### 2.1229.22 PERF\_COUNTER\_ENABLE.DMA\_AR\_STALL

Incremented whenever ar\_valid = 1 but ar\_ready = 0. This is a DMA-local signal

### 2.1229.23 PERF COUNTER ENABLE.DMA AW STALL

Incremented whenever aw\_valid = 1 but aw\_ready = 0. This is a DMA-local signal

### 2.1229.24 PERF COUNTER ENABLE . RETIRED ACC

Offloaded instructions retired by the core. This is a hart-local signal.

### 2.1229.25 PERF\_COUNTER\_ENABLE . RETIRED\_I

Base instructions retired by the core. This is a hart-local signal.

### 2.1229.26 PERF COUNTER ENABLE . RETIRED LOAD

Load instructions retired by the core. This is a hart-local signal.

### 2.1229.27 PERF COUNTER ENABLE RETIRED INSTR

Instructions retired by the core. This is a hart-local signal.

### 2.1229.28 PERF\_COUNTER\_ENABLE.ISSUE\_CORE\_TO\_FPU

Incremented whenever the core issues an FPU instruction. This is a hart-local signal.

### 2.1229.29 PERF\_COUNTER\_ENABLE.ISSUE\_FPU\_SEQ

Incremented whenever the FPU Sequencer issues an FPU instruction. Might be non available if the hardware doesn't support FREP. This is a hart-local signal.

### 2.1229.30 PERF\_COUNTER\_ENABLE.ISSUE\_FPU

Core operations performed in the FPU. This is a hart-local signal.

### 2.1229.31 PERF\_COUNTER\_ENABLE.TCDM\_CONGESTED

Incremented whenever an access two ards the TCDM is made but the arbitration logic didn't grant the access (due to congestion). Is strictly less than TCDM\_ACCESSED. This is a cluster-global signal.

#### 2.1229.32 PERF COUNTER ENABLE . TCDM ACCESSED

Increased whenever the TCDM is accessed. Each individual access is tracked, so if n cores access the TCDM, n will be added. Accesses are tracked at the TCDM, so it doesn't matter whether the cores or the for example the SSR hardware accesses the TCDM. This is a cluster-global signal.

### 2.1229.33 PERF\_COUNTER\_ENABLE . CYCLE

Cycle counter. Counts up as long as the cluster is powered.

# 2.1230 HART\_SELECT

Select from which hart in the cluster, starting from 0, the event should be counted. For each performance counter the cores can be selected individually. If a hart greater than the clusters total hart size is selected the selection will wrap and the hart corresponding to hart\_select % total\_harts\_in\_cluster will be selected. - Reset default: 0x0 - Reset mask: 0x3ff

#### **2.1230.1** Instances

| Name          | Offset |
|---------------|--------|
| HART_SELECT_0 | 0x10   |
| HART_SELECT_1 | 0x18   |

#### 2.1230.2 Fields

{"reg": [{"name": "HART\_SELECT", "bits": 10, "attr": ["rw"], "rotate": -90}, {"bits": 54}], "c

| Bits  | Type | Reset | Name    | Description                                        |
|-------|------|-------|---------|----------------------------------------------------|
| 63:10 |      |       |         | Reserved                                           |
| 9:0   | rw   | 0x0   | HART_SE | ELEC'Select source of per-hart performance counter |

# 2.1231 PERF\_COUNTER

Performance counter. Set corresponding PERF\_COUNTER\_ENABLE bits depending on what performance metric you would like to track. - Reset default: 0x0 - Reset mask: 0xfffffffffff

#### **2.1231.1** Instances

| Name              |    | Offset |
|-------------------|----|--------|
| PERF_COUNTER_     | _0 | 0x20   |
| $PERF\_COUNTER\_$ | _1 | 0x28   |

#### 2.1231.2 Fields

{"reg": [{"name": "PERF\_COUNTER", "bits": 48, "attr": ["rw"], "rotate": 0}, {"bits": 16}], "co

| Bits  | Type | Reset        | Name         | Description         |
|-------|------|--------------|--------------|---------------------|
| 63:48 |      |              |              | Reserved            |
| 47:0  | rw   | $\mathbf{x}$ | PERF_COUNTER | Performance counter |

# 2.1232 CL\_CLINT\_SET

Set bits in the cluster-local CLINT. Writing a 1 at location i sets the cluster-local interrupt of hart i, where i is relative to the first hart in the cluster, ignoring the cluster base hart ID. - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1232.1 Fields

{"reg": [{"name": "CL\_CLINT\_SET", "bits": 32, "attr": ["wo"], "rotate": 0}, {"bits": 32}], "co

| Bits  | Type | Reset | Name    | Description                                |
|-------|------|-------|---------|--------------------------------------------|
| 63:32 |      |       |         | Reserved                                   |
| 31:0  | WO   | X     | CL_CLIN | T_SETSet cluster-local interrupt of hart i |

### 2.1233 CL\_CLINT\_CLEAR

Clear bits in the cluster-local CLINT. Writing a 1 at location i clears the cluster-local interrupt of hart i, where i is relative to the first hart in the cluster, ignoring the cluster base hart ID. - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1233.1 Fields

{"reg": [{"name": "CL\_CLINT\_CLEAR", "bits": 32, "attr": ["wo"], "rotate": 0}, {"bits": 32}], "

| Bits  | Type | Reset | Name    | Description                                                    |
|-------|------|-------|---------|----------------------------------------------------------------|
| 63:32 |      |       | CI CLIM | Reserved                                                       |
| 31:0  | WO   | X     | CL_CLIN | $\Gamma$ _CLEA $\Omega$ lear cluster-local interrupt of hart i |

### 2.1234 HW\_BARRIER

Hardware barrier register. Loads to this register will block until all cores have performed the load. At this stage we know that they reached the same point in the control flow, i.e., the cores are synchronized. - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1234.1 Fields

{"reg": [{"name": "HW\_BARRIER", "bits": 32, "attr": ["ro"], "rotate": 0}, {"bits": 32}], "conf

| Bits  | Type       | Reset | Name       | Description                |
|-------|------------|-------|------------|----------------------------|
| 63:32 |            |       |            | Reserved                   |
| 31:0  | $_{ m ro}$ | X     | HW_BARRIER | Hardware barrier register. |

### 2.1235 ICACHE\_PREFETCH\_ENABLE

Controls prefetching of the instruction cache. - Offset: 0x48 - Reset default: 0x1 - Reset mask: 0x1

### 2.1235.1 Fields

{"reg": [{"name": "ICACHE\_PREFETCH\_ENABLE", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits"

| Bits | Type | Reset | Name   | Description                              |
|------|------|-------|--------|------------------------------------------|
| 63:1 |      |       |        | Reserved                                 |
| 0    | wo   | 0x1   | ICACHE | _PREFETCH_ENAMATE ware barrier register. |

### 2.1236 SPATZ STATUS

Sets the status of the Spatz cluster. - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1236.1 Fields

{"reg": [{"name": "SPATZ\_CLUSTER\_PROBE", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 6

| Bits | Type | Reset | Name          | Description                                 |
|------|------|-------|---------------|---------------------------------------------|
| 63:1 |      |       |               | Reserved                                    |
| 0    | WO   | 0x0   | SPATZ_CLUSTER | _PROBLES the cluster is computing a kernel. |

### 2.1237 CLUSTER\_BOOT\_CONTROL

Controls the cluster boot process. - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1237.1 Fields

{"reg": [{"name": "ENTRY\_POINT", "bits": 32, "attr": ["rw"], "rotate": 0}, {"bits": 32}], "constants"

| Bits  | Type | Reset | Name       | Description                       |
|-------|------|-------|------------|-----------------------------------|
| 63:32 |      |       |            | Reserved                          |
| 31:0  | rw   | 0x0   | ENTRY_POIN | T Post-bootstrapping entry point. |

# 2.1238 gp\_timer1\_system\_timer / doc / registers.md

### 2.1239 Summary

| Name              | Offset | Length | Description                       |
|-------------------|--------|--------|-----------------------------------|
| timer unit.CFG LO | 0x0    | 4      | Timer Low Configuration register. |

| Name                           | Offset | Length | Description                         |
|--------------------------------|--------|--------|-------------------------------------|
| timer_unit.CFG_HI              | 0x4    | 4      | Timer HIGH Configuration register.  |
| timer_unit.CNT_LO              | 0x8    | 4      | Timer Low counter value register.   |
| timer_unit.CNT_HI              | 0xc    | 4      | Timer High counter value register.  |
| timer_unit.CMP_LO              | 0x10   | 4      | Timer Low comparator value          |
|                                |        |        | register.                           |
| timer_unit.CMP_HI              | 0x14   | 4      | Timer High comparator value         |
|                                |        |        | register.                           |
| timer_unit.START_LO            | 0x18   | 4      | Start Timer Low counting register.  |
| timer_unit.START_HI            | 0x1c   | 4      | Start Timer High counting register. |
| timer_unit.RESET_LO            | 0x20   | 4      | Reset Timer Low counter register.   |
| $timer\_unit. {\tt RESET\_HI}$ | 0x24   | 4      | Reset Timer High counter register.  |

# $2.1240 \quad CFG\_LO$

 $\hbox{Timer Low Configuration register. - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x8000ffff} \\$ 

### 2.1240.1 Fields

{"reg": [{"name": "ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "RESET", "bits

| Bits | Тур | eRese | etNamDescription                                                                                                                                                                                                                            |
|------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | rw  | 0x0   | CASCTimer low + Timer high 64bit cascaded mode configuration bitfield.                                                                                                                                                                      |
| 30:1 | 6   |       | Reserved                                                                                                                                                                                                                                    |
| 15:8 | rw  | 0x0   | PVAITimer low prescaler value bitfield. Ftimer = Fclk / $(1 + PRESC_VAL)$                                                                                                                                                                   |
| 7    | rw  | 0x0   | CCF <b>G</b> imer low clock source configuration bit<br>field: - 1'b0: FLL or FLL+Prescaler - 1'b1: Reference clock at 32kHz                                                                                                                |
| 6    | rw  | 0x0   | PEN Timer low prescaler enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                     |
| 5    | rw  | 0x0   | ONETSner low one shot configuration bitfield: - 1'b0: let Timer low enabled counting when compare match with CMP_LO occurs 1'b1: disable Timer low when compare match with CMP_LO occurs.                                                   |
| 4    | rw  | 0x0   | MODEmer low continuous mode configuration bitfield: - 1'b0: Continue mode - continue incrementing Timer low counter when compare match with CMP_LO occurs 1'b1: Cycle mode - reset Timer low counter when compare match with CMP_LO occurs. |
| 3    | rw  | 0x0   | IEM Timer low input event mask configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                     |
| 2    | rw  | 0x0   | IRQENmer low compare match interrupt enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                        |
| 1    | rw  | 0x0   | RESETmer low counter reset command bitfield. Cleared after Timer Low reset execution.                                                                                                                                                       |
| 0    | rw  | 0x0   | ENABIner low enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                                |

### 2.1241 CFG\_HI

Timer HIGH Configuration register. - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1241.1 Fields

{"reg": [{"name": "ENABLE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "RESET", "bits

| Bits | Тур | eRese | tNam@escription                                                                                                                                                                                                                                |
|------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 |     |       | Reserved                                                                                                                                                                                                                                       |
| 7    | rw  | 0x0   | CLK <b>CFi</b> Ger high clock source configuration bit<br>field: - 1'b0: FLL or FLL+Prescaler - 1'b1: Reference clock at 32kHz                                                                                                                 |
| 6    | rw  | 0x0   | PEN Timer high prescaler enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                       |
| 5    | rw  | 0x0   | ONETSmer high one shot configuration bitfield: - 1'b0: let Timer high enabled counting when compare match with CMP_HI occurs 1'b1: disable Timer high when compare match with CMP_HI occurs.                                                   |
| 4    | rw  | 0x0   | MODEmer high continuous mode configuration bitfield: - 1'b0: Continue mode - continue incrementing Timer high counter when compare match with CMP_HI occurs 1'b1: Cycle mode - reset Timer high counter when compare match with CMP_HI occurs. |
| 3    | rw  | 0x0   | IEM Timer high input event mask configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                       |
| 2    | rw  | 0x0   | IRQENmer high compare match interrupt enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                          |
| 1    | wo  | 0x0   | RESETImer high counter reset command bitfield. Cleared after Timer high reset execution.                                                                                                                                                       |
| 0    | rw  | 0x0   | ENABIne r high enable configuration bitfield: - 1'b0: disabled - 1'b1: enabled                                                                                                                                                                 |

# 2.1242 CNT\_LO

Timer Low counter value register. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1242.1 Fields

{"reg": [{"name": "cnt\_lo", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name               | Description                       |
|------|------|-------|--------------------|-----------------------------------|
| 31:0 | rw   | 0x0   | $\mathrm{cnt}$ _lo | Timer Low counter value bitfield. |

### 2.1243 CNT\_HI

Timer High counter value register. - Offset: Oxc - Reset default: OxO - Reset mask: Oxffffffff

#### 2.1243.1 Fields

{"reg": [{"name": "cnt\_hi", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name              | Description                        |
|------|------|-------|-------------------|------------------------------------|
| 31:0 | rw   | 0x0   | $\mathrm{cnt}$ hi | Timer High counter value bitfield. |

### 2.1244 CMP\_LO

Timer Low comparator value register. - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1244.1 Fields

{"reg": [{"name": "cmp\_lo", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name               | Description                          |
|------|------|-------|--------------------|--------------------------------------|
| 31:0 | rw   | 0x0   | $\mathrm{cmp\_lo}$ | Timer Low comparator value bitfield. |

### 2.1245 CMP\_HI

Timer High comparator value register. - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1245.1 Fields

{"reg": [{"name": "cmp\_hi", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name   | Description                           |
|------|------|-------|--------|---------------------------------------|
| 31:0 | rw   | 0x0   | cmp_hi | Timer High comparator value bitfield. |

### 2.1246 START\_LO

Start Timer Low counting register. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1246.1 Fields

{"reg": [{"name": "strt\_lo", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "config

| Bits      | Type | Reset | Name    | Description                                                                     |  |
|-----------|------|-------|---------|---------------------------------------------------------------------------------|--|
| 31:1<br>0 | WO   | 0x0   | strt_lo | Reserved Timer Low start command bitfield. When executed, CFG_LO.ENABLE is set. |  |

### 2.1247 START\_HI

Start Timer High counting register. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0x1

### 2.1247.1 Fields

{"reg": [{"name": "strt\_hi", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "config

| Bits      | Type | Reset | Name    | Description                                                                      |  |
|-----------|------|-------|---------|----------------------------------------------------------------------------------|--|
| 31:1<br>0 | wo   | 0x0   | strt_hi | Reserved Timer High start command bitfield. When executed, CFG_HI.ENABLE is set. |  |

### 2.1248 RESET\_LO

Reset Timer Low counter register. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1248.1 Fields

{"reg": [{"name": "rst\_lo", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "config"

| Bits      | Type | Reset | Name   | Description                                                                            |
|-----------|------|-------|--------|----------------------------------------------------------------------------------------|
| 31:1<br>0 | wo   | 0x0   | rst_lo | Reserved Timer Low counter reset command bitfield. When executed, CFG_LO.RESET is set. |

### 2.1249 RESET\_HI

Reset Timer High counter register. - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1249.1 Fields

{"reg": [{"name": "rst\_hi", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "config"

| Bits      | Type | Reset | Name   | Description                                                                             |
|-----------|------|-------|--------|-----------------------------------------------------------------------------------------|
| 31:1<br>0 | wo   | 0x0   | rst_hi | Reserved Timer High counter reset command bitfield. When executed, CFG_HI.RESET is set. |

# $2.1250 \quad gp\_timer2\_advanced\_timer \; / \; doc \; / \; registers.md$

# **2.1251** Summary

| Name                                         | Offset | Length | Description                        |
|----------------------------------------------|--------|--------|------------------------------------|
| apb_adv_timer.TO_CMD                         | 0x0    | 4      | ADV_TIMER0 command register.       |
| apb_adv_timer.TO_CONFIG                      | 0x4    | 4      | ADV_TIMER0 configuration register. |
| apb_adv_timer.TO_THRESHOLD                   | 0x8    | 4      | ADV_TIMER0 threshold configuration |
|                                              |        |        | register.                          |
| apb_adv_timer.TO_TH_CHANNELO                 | 0xc    | 4      | ADV_TIMER0 channel 0 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.TO\_TH\_CHANNEL1$           | 0x10   | 4      | ADV_TIMER0 channel 1 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.TO\_TH\_CHANNEL2$           | 0x14   | 4      | ADV_TIMER0 channel 2 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.TO\_TH\_CHANNEL3$           | 0x18   | 4      | ADV_TIMER0 channel 3 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer. {	t TO\_COUNTER}$          | 0x1c   | 4      | ADV_TIMER0 counter register.       |
| $apb\_adv\_timer.T1\_CMD$                    | 0x20   | 4      | ADV_TIMER1 command register.       |
| apb_adv_timer.T1_CONFIG                      | 0x24   | 4      | ADV_TIMER1 configuration register. |
| $apb\_adv\_timer. T1\_THRESHOLD$             | 0x28   | 4      | ADV_TIMER1 threshold configuration |
|                                              |        |        | register.                          |
| apb_adv_timer.T1_TH_CHANNELO                 | 0x2c   | 4      | ADV_TIMER1 channel 0 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.T1\_TH\_CHANNEL1$           | 0x30   | 4      | ADV_TIMER1 channel 1 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.T1\_TH\_CHANNEL2$           | 0x34   | 4      | ADV_TIMER1 channel 2 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.T1\_TH\_CHANNEL3$           | 0x38   | 4      | ADV_TIMER1 channel 3 threshold     |
|                                              |        |        | configuration register.            |
| apb_adv_timer.T1_COUNTER                     | 0x3c   | 4      | ADV_TIMER1 counter register.       |
| apb_adv_timer.T2_CMD                         | 0x40   | 4      | ADV_TIMER2 command register.       |
| $apb\_adv\_timer.T2\_CONFIG$                 | 0x44   | 4      | ADV_TIMER2 configuration register. |
| $apb\_adv\_timer.T2\_THRESHOLD$              | 0x48   | 4      | ADV_TIMER2 threshold configuration |
|                                              |        |        | register.                          |
| $apb\_adv\_timer. \texttt{T2\_TH\_CHANNELO}$ | 0x4c   | 4      | ADV_TIMER2 channel 0 threshold     |
|                                              |        |        | configuration register.            |
| $apb\_adv\_timer.T2\_TH\_CHANNEL1$           | 0x50   | 4      | ADV_TIMER2 channel 1 threshold     |
|                                              |        |        | configuration register.            |
|                                              |        |        |                                    |

| Name                               | Offset | Length | Description                        |
|------------------------------------|--------|--------|------------------------------------|
| apb_adv_timer.T2_TH_CHANNEL2       | 0x54   | 4      | ADV_TIMER2 channel 2 threshold     |
|                                    |        |        | configuration register.            |
| $apb\_adv\_timer.T2\_TH\_CHANNEL3$ | 0x58   | 4      | ADV_TIMER2 channel 3 threshold     |
|                                    |        |        | configuration register.            |
| apb_adv_timer.T2_COUNTER           | 0x5c   | 4      | ADV_TIMER2 counter register.       |
| apb_adv_timer.T3_CMD               | 0x60   | 4      | ADV_TIMER3 command register.       |
| apb_adv_timer.T3_CONFIG            | 0x64   | 4      | ADV_TIMER3 configuration register. |
| $apb\_adv\_timer.T3\_THRESHOLD$    | 0x68   | 4      | ADV_TIMER3 threshold configuration |
|                                    |        |        | register.                          |
| $apb\_adv\_timer.T3\_TH\_CHANNELO$ | 0x6c   | 4      | ADV_TIMER3 channel 0 threshold     |
|                                    |        |        | configuration register.            |
| $apb\_adv\_timer.T3\_TH\_CHANNEL1$ | 0x70   | 4      | ADV_TIMER3 channel 1 threshold     |
|                                    |        |        | configuration register.            |
| $apb\_adv\_timer.T3\_TH\_CHANNEL2$ | 0x74   | 4      | ADV_TIMER3 channel 2 threshold     |
|                                    |        |        | configuration register.            |
| apb_adv_timer.T3_TH_CHANNEL3       | 0x78   | 4      | ADV_TIMER3 channel 3 threshold     |
|                                    |        |        | configuration register.            |
| apb_adv_timer.T3_COUNTER           | 0x7c   | 4      | ADV_TIMER3 counter register.       |
| apb_adv_timer.EVENT_CFG            | 0x80   | 4      | ADV_TIMERS events configuration    |
|                                    |        |        | register.                          |
| apb_adv_timer.CG                   | 0x84   | 4      | ADV_TIMERS channels clock gating   |
|                                    |        |        | configuration register.            |

# $2.1252 \quad T0\_CMD$

### **2.1252.1** Fields

| Bits | Type | Reset | Name   | Description                         |
|------|------|-------|--------|-------------------------------------|
| 31:5 | wo   | 0x0   | RFU    | ?                                   |
| 4    | wo   | 0x0   | ARM    | ADV_TIMER0 arm command bitfield.    |
| 3    | WO   | 0x0   | RESET  | ADV_TIMER0 reset command bitfield.  |
| 2    | WO   | 0x0   | UPDATE | ADV_TIMER0 update command bitfield. |
| 1    | wo   | 0x0   | STOP   | ADV_TIMER0 stop command bitfield.   |
| 0    | WO   | 0x0   | START  | ADV_TIMER0 start command bitfield.  |

# 2.1253 T0\_CONFIG

ADV\_TIMER0 configuration register. - Offset: 0x4 - Reset default: 0x1000 - Reset mask: 0xff1fff

#### 2.1253.1 Fields

{"reg": [{"name": "INSEL", "bits": 8, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3

| Bits                    | Type           | Reset               | Name                          |
|-------------------------|----------------|---------------------|-------------------------------|
| 31:24<br>23:16<br>15:13 | rw             | 0x0                 | Reserved<br>PRESC<br>Reserved |
| 12                      | rw             | 0x1                 | UPDOWNSEL                     |
| 11<br>10:8<br>7:0       | rw<br>rw<br>rw | $0x0 \\ 0x0 \\ 0x0$ | CLKSEL<br>MODE<br>INSEL       |

### 2.1253.2 TO\_CONFIG . PRESC

ADV\_TIMER0 prescaler value configuration bitfield.

### 2.1253.3 T0\_CONFIG . UPDOWNSEL

ADV\_TIMER0 center-aligned mode configuration bitfield: - 1'b0: The counter counts up and down alternatively. - 1'b1: The counter counts up and resets to 0 when reach threshold.

#### 2.1253.4 TO CONFIG. CLKSEL

ADV TIMER0 clock source configuration bitfield: - 1'b0: FLL - 1'b1: reference clock at 32kHz

#### 2.1253.5 TO CONFIG. MODE

ADV\_TIMER0 trigger mode configuration bitfield: - 3'h0: trigger event at each clock cycle. - 3'h1: trigger event if input source is 0 - 3'h2: trigger event if input source is 1 - 3'h3: trigger event on input source rising edge - 3'h4: trigger event on input source falling edge - 3'h5: trigger event on input source falling or rising edge - 3'h6: trigger event on input source rising edge when armed - 3'h7: trigger event on input source falling edge when armed

#### 2.1253.6 TO CONFIG . INSEL

ADV\_TIMER0 input source configuration bit field: - 0-31: GPIO[0] to GPIO[31] - 32-35: Channel 0 to 3 of ADV\_TIMER0 - 36-39: Channel 0 to 3 of ADV\_TIMER1 - 40-43: Channel 0 to 3 of ADV\_TIMER2 - 44-47: Channel 0 to 3 of ADV\_TIMER3

### 2.1254 T0\_THRESHOLD

ADV\_TIMER0 threshold configuration register. - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1254.1 Fields

{"reg": [{"name": "TH\_LO", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "TH\_HI", "bits":

| Bits  | Type | Reset | Name Description                                                                                                       |
|-------|------|-------|------------------------------------------------------------------------------------------------------------------------|
| 31:16 | rw   | 0x0   | TH_HI ADV_TIMER0 threshold high part configuration bitfield. It                                                        |
| 15:0  | rw   | 0x0   | defines end counter value.  TH_LOADV_TIMER0 threshold low part configuration bitfield. It defines start counter value. |

### 2.1255 T0\_TH\_CHANNEL0

ADV\_TIMER0 channel 0 threshold configuration register. - Offset: 0xc - Reset default: 0x0 - Reset mask: 0x7ffff

#### 2.1255.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

#### 2.1255.2 TO\_TH\_CHANNELO. MODE

ADV\_TIMER0 channel 0 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1255.3 TO TH CHANNELO. TH

ADV\_TIMER0 channel 0 threshold configuration bitfield.

### 2.1256 TO TH CHANNEL1

ADV\_TIMER0 channel 1 threshold configuration register. - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1256.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits                   | Type     | Reset      | Name                   |
|------------------------|----------|------------|------------------------|
| 31:19<br>18:16<br>15:0 | rw<br>rw | 0x0<br>0x0 | Reserved<br>MODE<br>TH |

### 2.1256.2 TO\_TH\_CHANNEL1 . MODE

ADV\_TIMER0 channel 1 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1256.3 T0\_TH\_CHANNEL1. TH

ADV\_TIMER0 channel 1 threshold configuration bitfield.

### 2.1257 TO TH CHANNEL2

ADV\_TIMER0 channel 2 threshold configuration register. - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1257.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name          |
|-------|------|-------|---------------|
| 31:19 |      |       | Reserved      |
| 18:16 | rw   | 0x0   | MODE          |
| 15:0  | rw   | 0x0   | $\mathrm{TH}$ |
|       |      |       |               |

### 2.1257.2 $T0\_TH\_CHANNEL2$ . MODE

ADV\_TIMER0 channel 2 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1257.3 T0\_TH\_CHANNEL2. TH

ADV\_TIMER0 channel 2 threshold configuration bitfield.

#### 2.1258 T0\_TH\_CHANNEL3

ADV\_TIMER0 channel 3 threshold configuration register. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1258.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

### 2.1258.2 TO\_TH\_CHANNEL3 . MODE

ADV\_TIMER0 channel 3 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1258.3 T0\_TH\_CHANNEL3. TH

ADV\_TIMER0 channel 3 threshold configuration bitfield.

### 2.1259 T0\_COUNTER

ADV\_TIMER0 counter register. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1259.1 Fields

{"reg": [{"name": "COUNTER", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config"

| Bits  | Type | Reset | Name    | Description               |
|-------|------|-------|---------|---------------------------|
| 31:16 |      |       |         | Reserved                  |
| 15:0  | ro   | 0x0   | COUNTER | ADV_TIMER0 counter value. |

### 2.1260 T1\_CMD

ADV\_TIMER1 command register. - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1f

#### 2.1260.1 Fields

{"reg": [{"name": "START", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "STOP", "bits":

| Bits | Type | Reset | Name   | Description                         |
|------|------|-------|--------|-------------------------------------|
| 31:5 |      |       |        | Reserved                            |
| 4    | wo   | 0x0   | ARM    | ADV_TIMER1 arm command bitfield.    |
| 3    | wo   | 0x0   | RESET  | ADV_TIMER1 reset command bitfield.  |
| 2    | wo   | 0x0   | UPDATE | ADV_TIMER1 update command bitfield. |
| 1    | WO   | 0x0   | STOP   | ADV_TIMER1 stop command bitfield.   |
| 0    | WO   | 0x0   | START  | ADV_TIMER1 start command bitfield.  |

### 2.1261 T1\_CONFIG

ADV\_TIMER1 configuration register. - Offset: 0x24 - Reset default: 0x1000 - Reset mask: 0xff1fff

#### 2.1261.1 Fields

{"reg": [{"name": "INSEL", "bits": 8, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3

| Bits              | Type     | Reset        | Name                            |
|-------------------|----------|--------------|---------------------------------|
| 31:24<br>23:16    | rw       | 0x0          | Reserved<br>PRESC               |
| 15:13<br>12<br>11 | rw<br>rw | 0x1<br>0x0   | Reserved<br>UPDOWNSEL<br>CLKSEL |
| 10:8<br>7:0       | rw<br>rw | $0x0 \\ 0x0$ | MODE<br>INSEL                   |

### 2.1261.2 T1\_CONFIG . PRESC

ADV\_TIMER1 prescaler value configuration bitfield.

### 2.1261.3 T1\_CONFIG . UPDOWNSEL

ADV\_TIMER1 center-aligned mode configuration bitfield: - 1'b0: The counter counts up and down alternatively. - 1'b1: The counter counts up and resets to 0 when reach threshold.

#### 2.1261.4 T1\_CONFIG.CLKSEL

ADV TIMER1 clock source configuration bitfield: - 1'b0: FLL - 1'b1: reference clock at 32kHz

#### 2.1261.5 T1\_CONFIG . MODE

ADV\_TIMER1 trigger mode configuration bitfield: - 3'h0: trigger event at each clock cycle. - 3'h1: trigger event if input source is 0 - 3'h2: trigger event if input source is 1 - 3'h3: trigger event on input source rising edge - 3'h4: trigger event on input source falling edge - 3'h5: trigger event on input source falling or rising edge - 3'h6: trigger event on input source rising edge when armed - 3'h7: trigger event on input source falling edge when armed

### 2.1261.6 T1\_CONFIG . INSEL

ADV\_TIMER1 input source configuration bit field: - 0-31: GPIO[0] to GPIO[31] - 32-35: Channel 0 to 3 of ADV\_TIMER0 - 36-39: Channel 0 to 3 of ADV\_TIMER1 - 40-43: Channel 0 to 3 of ADV\_TIMER2 - 44-47: Channel 0 to 3 of ADV\_TIMER3

#### 2.1262 T1 THRESHOLD

ADV\_TIMER1 threshold configuration register. - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1262.1 Fields

{"reg": [{"name": "TH\_LO", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "TH\_HI", "bits":

| Bits  | Type                         | Reset | Name Description                                                |  |  |  |
|-------|------------------------------|-------|-----------------------------------------------------------------|--|--|--|
| 31:16 | rw                           | 0x0   | TH_HI ADV_TIMER1 threshold high part configuration bitfield. It |  |  |  |
|       |                              |       | defines end counter value.                                      |  |  |  |
| 15:0  | rw                           | 0x0   | TH_LOADV_TIMER1 threshold low part configuration bitfield. It   |  |  |  |
|       | defines start counter value. |       |                                                                 |  |  |  |

### 2.1263 T1\_TH\_CHANNEL0

ADV\_TIMER1 channel 0 threshold configuration register. - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1263.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

### 2.1263.2 T1\_TH\_CHANNEL0. MODE

ADV\_TIMER1 channel 0 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1263.3 T1 TH CHANNELO. TH

ADV TIMER1 channel 0 threshold configuration bitfield.

### 2.1264 T1\_TH\_CHANNEL1

ADV\_TIMER1 channel 1 threshold configuration register. - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1264.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

#### 2.1264.2 T1\_TH\_CHANNEL1. MODE

ADV\_TIMER1 channel 1 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1264.3 T1\_TH\_CHANNEL1. TH

ADV TIMER1 channel 1 threshold configuration bitfield.

### 2.1265 T1\_TH\_CHANNEL2

ADV\_TIMER1 channel 2 threshold configuration register. - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1265.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type             | Reset | Name          |
|-------|------------------|-------|---------------|
| 31:19 |                  | 0.0   | Reserved      |
| 18:16 | $^{\mathrm{rw}}$ | 0x0   | MODE          |
| 15:0  | rw               | 0x0   | $\mathrm{TH}$ |

### 2.1265.2 T1\_TH\_CHANNEL2. MODE

ADV\_TIMER1 channel 2 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1265.3 T1\_TH\_CHANNEL2. TH

ADV\_TIMER1 channel 2 threshold configuration bitfield.

### 2.1266 T1\_TH\_CHANNEL3

ADV\_TIMER1 channel 3 threshold configuration register. - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1266.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

### 2.1266.2 $T1\_TH\_CHANNEL3$ . MODE

ADV\_TIMER1 channel 3 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1266.3 T1\_TH\_CHANNEL3. TH

ADV\_TIMER1 channel 3 threshold configuration bitfield.

# 2.1267 T1\_COUNTER

ADV\_TIMER1 counter register. - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1267.1 Fields

{"reg": [{"name": "COUNTER", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config"

| Bits          | Type | Reset | Name    | Description                        |
|---------------|------|-------|---------|------------------------------------|
| 31:16<br>15:0 | ro   | 0x0   | COUNTER | Reserved ADV TIMER1 counter value. |

#### 2.1268 T2 CMD

ADV\_TIMER2 command register. - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0x1f

### 2.1268.1 Fields

{"reg": [{"name": "START", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "STOP", "bits":

| Bits | Type | Reset | Name   | Description                         |
|------|------|-------|--------|-------------------------------------|
| 31:5 |      |       |        | Reserved                            |
| 4    | WO   | 0x0   | ARM    | ADV_TIMER2 arm command bitfield.    |
| 3    | WO   | 0x0   | RESET  | ADV_TIMER2 reset command bitfield.  |
| 2    | WO   | 0x0   | UPDATE | ADV_TIMER2 update command bitfield. |
| 1    | WO   | 0x0   | STOP   | ADV_TIMER2 stop command bitfield.   |
| 0    | wo   | 0x0   | START  | ADV_TIMER2 start command bitfield.  |

### 2.1269 T2 CONFIG

ADV\_TIMER2 configuration register. - Offset: 0x44 - Reset default: 0x1000 - Reset mask: 0xff1fff

#### 2.1269.1 Fields

{"reg": [{"name": "INSEL", "bits": 8, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3

| Bits           | Type | Reset | Name              |
|----------------|------|-------|-------------------|
| 31:24<br>23:16 | rw   | 0x0   | Reserved<br>PRESC |
| 15:13          |      |       | Reserved          |
| 12             | rw   | 0x1   | UPDOWNSEL         |
| 11             | rw   | 0x0   | CLKSEL            |
| 10:8           | rw   | 0x0   | MODE              |
| 7:0            | rw   | 0x0   | INSEL             |
|                |      |       |                   |

### 2.1269.2 T2\_CONFIG . PRESC

ADV\_TIMER2 prescaler value configuration bitfield.

### 2.1269.3 T2\_CONFIG . UPDOWNSEL

ADV\_TIMER2 center-aligned mode configuration bitfield: - 1'b0: The counter counts up and down alternatively. - 1'b1: The counter counts up and resets to 0 when reach threshold.

#### 2.1269.4 T2 CONFIG . CLKSEL

ADV TIMER2 clock source configuration bitfield: - 1'b0: FLL - 1'b1: reference clock at 32kHz

#### 2.1269.5 T2 CONFIG. MODE

ADV\_TIMER2 trigger mode configuration bitfield: - 3'h0: trigger event at each clock cycle. - 3'h1: trigger event if input source is 0 - 3'h2: trigger event if input source is 1 - 3'h3: trigger event on input source rising edge - 3'h4: trigger event on input source falling edge - 3'h5: trigger event on input source falling or rising edge - 3'h6: trigger event on input source rising edge when armed - 3'h7: trigger event on input source falling edge when armed

#### 2.1269.6 T2 CONFIG . INSEL

ADV\_TIMER2 input source configuration bit field: - 0-31: GPIO[0] to GPIO[31] - 32-35: Channel 0 to 3 of ADV\_TIMER0 - 36-39: Channel 0 to 3 of ADV\_TIMER1 - 40-43: Channel 0 to 3 of ADV\_TIMER2 - 44-47: Channel 0 to 3 of ADV\_TIMER3

### 2.1270 T2\_THRESHOLD

ADV\_TIMER2 threshold configuration register. - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1270.1 Fields

{"reg": [{"name": "TH\_LO", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "TH\_HI", "bits":

| Bits  | Type                         | Reset | Name Description                                                |  |  |
|-------|------------------------------|-------|-----------------------------------------------------------------|--|--|
| 31:16 | rw                           | 0x0   | TH_HI ADV_TIMER2 threshold high part configuration bitfield. It |  |  |
|       |                              |       | defines end counter value.                                      |  |  |
| 15:0  | rw                           | 0x0   | TH_LOADV_TIMER2 threshold low part configuration bitfield. It   |  |  |
|       | defines start counter value. |       |                                                                 |  |  |

### 2.1271 T2\_TH\_CHANNEL0

ADV\_TIMER2 channel 0 threshold configuration register. - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1271.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

#### 2.1271.2 T2\_TH\_CHANNEL0. MODE

ADV\_TIMER2 channel 0 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1271.3 T2 TH CHANNELO. TH

ADV\_TIMER2 channel 0 threshold configuration bitfield.

### 2.1272 T2 TH CHANNEL1

ADV\_TIMER2 channel 1 threshold configuration register. - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1272.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits           | Type | Reset | Name             |
|----------------|------|-------|------------------|
| 31:19<br>18:16 | rw   | 0x0   | Reserved<br>MODE |
| 15:0           | rw   | 0x0   | TH               |

#### 2.1272.2 T2\_TH\_CHANNEL1. MODE

ADV\_TIMER2 channel 1 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1272.3 $T2\_TH\_CHANNEL1$ . TH

ADV\_TIMER2 channel 1 threshold configuration bitfield.

### 2.1273 T2 TH CHANNEL2

ADV\_TIMER2 channel 2 threshold configuration register. - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0x7fffff

### 2.1273.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits                   | Type     | Reset      | Name                   |
|------------------------|----------|------------|------------------------|
| 31:19<br>18:16<br>15:0 | rw<br>rw | 0x0<br>0x0 | Reserved<br>MODE<br>TH |

### 2.1273.2 T2\_TH\_CHANNEL2. MODE

ADV\_TIMER2 channel 2 threshold match action on channel output signal configuration bitfield:
- 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1273.3 T2\_TH\_CHANNEL2. TH

ADV\_TIMER2 channel 2 threshold configuration bitfield.

#### 2.1274 T2\_TH\_CHANNEL3

ADV\_TIMER2 channel 3 threshold configuration register. - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1274.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name          |
|-------|------|-------|---------------|
| 31:19 |      |       | Reserved      |
| 18:16 | rw   | 0x0   | MODE          |
| 15:0  | rw   | 0x0   | $\mathrm{TH}$ |

### 2.1274.2 T2\_TH\_CHANNEL3 . MODE

ADV\_TIMER2 channel 3 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1274.3 T2\_TH\_CHANNEL3. TH

ADV\_TIMER2 channel 3 threshold configuration bitfield.

### 2.1275 T2 COUNTER

ADV\_TIMER2 counter register. - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1275.1 Fields

{"reg": [{"name": "COUNTER", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config"

| Bits  | Type | Reset | Name    | Description               |
|-------|------|-------|---------|---------------------------|
| 31:16 |      |       |         | Reserved                  |
| 15:0  | ro   | 0x0   | COUNTER | ADV_TIMER2 counter value. |

### 2.1276 T3\_CMD

ADV\_TIMER3 command register. - Offset: 0x60 - Reset default: 0x0 - Reset mask: 0x1f

#### 2.1276.1 Fields

{"reg": [{"name": "START", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "STOP", "bits":

| Bits | Type | Reset | Name   | Description                         |
|------|------|-------|--------|-------------------------------------|
| 31:5 |      |       |        | Reserved                            |
| 4    | wo   | 0x0   | ARM    | ADV_TIMER3 arm command bitfield.    |
| 3    | wo   | 0x0   | RESET  | ADV_TIMER3 reset command bitfield.  |
| 2    | wo   | 0x0   | UPDATE | ADV_TIMER3 update command bitfield. |
| 1    | WO   | 0x0   | STOP   | ADV_TIMER3 stop command bitfield.   |
| 0    | WO   | 0x0   | START  | ADV_TIMER3 start command bitfield.  |

### 2.1277 T3\_CONFIG

ADV\_TIMER3 configuration register. - Offset: 0x64 - Reset default: 0x1000 - Reset mask: 0xff1fff

#### 2.1277.1 Fields

{"reg": [{"name": "INSEL", "bits": 8, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3

| Bits                    | Type | Reset | Name                          |
|-------------------------|------|-------|-------------------------------|
| 31:24<br>23:16<br>15:13 | rw   | 0x0   | Reserved<br>PRESC<br>Reserved |
| 12                      | rw   | 0x1   | UPDOWNSEL                     |
| 11                      | rw   | 0x0   | CLKSEL                        |
| 10:8                    | rw   | 0x0   | MODE                          |
| 7:0                     | rw   | 0x0   | INSEL                         |

### 2.1277.2 T3\_CONFIG . PRESC

ADV\_TIMER3 prescaler value configuration bitfield.

### 2.1277.3 T3\_CONFIG . UPDOWNSEL

ADV\_TIMER3 center-aligned mode configuration bitfield: - 1'b0: The counter counts up and down alternatively. - 1'b1: The counter counts up and resets to 0 when reach threshold.

#### 2.1277.4 T3\_CONFIG . CLKSEL

ADV\_TIMER3 clock source configuration bitfield: - 1'b0: FLL - 1'b1: reference clock at 32kHz

### 2.1277.5 T3\_CONFIG . MODE

ADV\_TIMER3 trigger mode configuration bitfield: - 3'h0: trigger event at each clock cycle. - 3'h1: trigger event if input source is 0 - 3'h2: trigger event if input source is 1 - 3'h3: trigger event on input source rising edge - 3'h4: trigger event on input source falling edge - 3'h5: trigger event on input source falling or rising edge - 3'h6: trigger event on input source rising edge when armed - 3'h7: trigger event on input source falling edge when armed

### 2.1277.6 T3\_CONFIG . INSEL

ADV\_TIMER3 input source configuration bit field: - 0-31: GPIO[0] to GPIO[31] - 32-35: Channel 0 to 3 of ADV\_TIMER0 - 36-39: Channel 0 to 3 of ADV\_TIMER1 - 40-43: Channel 0 to 3 of ADV\_TIMER2 - 44-47: Channel 0 to 3 of ADV\_TIMER3

#### 2.1278 T3 THRESHOLD

ADV\_TIMER3 threshold configuration register. - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1278.1 Fields

{"reg": [{"name": "TH\_LO", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "TH\_HI", "bits":

| Bits  | Type | Reset | Name Description                                                |
|-------|------|-------|-----------------------------------------------------------------|
| 31:16 | rw   | 0x0   | TH_HI ADV_TIMER3 threshold high part configuration bitfield. It |
|       |      |       | defines end counter value.                                      |
| 15:0  | rw   | 0x0   | TH_LOADV_TIMER3 threshold low part configuration bitfield. It   |
|       |      |       | defines start counter value.                                    |

### 2.1279 T3\_TH\_CHANNEL0

ADV\_TIMER3 channel 0 threshold configuration register. - Offset: 0x6c - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1279.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

### 2.1279.2 T3\_TH\_CHANNEL0. MODE

ADV\_TIMER3 channel 0 threshold match action on channel output signal configuration bitfield: -3'h0: set. -3'h1: toggle then next threshold match action is clear. -3'h2: set then next threshold match action is clear. -3'h3: toggle. -3'h4: clear. -3'h5: toggle then next threshold match action is set. -3'h6: clear then next threshold match action is set.

#### 2.1279.3 T3 TH CHANNELO. TH

ADV\_TIMER3 channel 0 threshold configuration bitfield.

### 2.1280 T3\_TH\_CHANNEL1

ADV\_TIMER3 channel 1 threshold configuration register. - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0x7fffff

### 2.1280.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

#### 2.1280.2 T3\_TH\_CHANNEL1. MODE

ADV\_TIMER3 channel 1 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

#### 2.1280.3 T3\_TH\_CHANNEL1. TH

ADV TIMER3 channel 1 threshold configuration bitfield.

### 2.1281 T3\_TH\_CHANNEL2

ADV\_TIMER3 channel 2 threshold configuration register. - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0x7ffff

#### 2.1281.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      | 0.0   | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

### 2.1281.2 T3\_TH\_CHANNEL2. MODE

ADV\_TIMER3 channel 2 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1281.3 T3\_TH\_CHANNEL2. TH

ADV\_TIMER3 channel 2 threshold configuration bitfield.

### 2.1282 T3\_TH\_CHANNEL3

ADV\_TIMER3 channel 3 threshold configuration register. - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0x7fffff

#### 2.1282.1 Fields

{"reg": [{"name": "TH", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 3,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:19 |      |       | Reserved |
| 18:16 | rw   | 0x0   | MODE     |
| 15:0  | rw   | 0x0   | TH       |

#### 2.1282.2 T3\_TH\_CHANNEL3. MODE

ADV\_TIMER3 channel 3 threshold match action on channel output signal configuration bitfield: - 3'h0: set. - 3'h1: toggle then next threshold match action is clear. - 3'h2: set then next threshold match action is clear. - 3'h3: toggle. - 3'h4: clear. - 3'h5: toggle then next threshold match action is set. - 3'h6: clear then next threshold match action is set.

### 2.1282.3 T3\_TH\_CHANNEL3. TH

ADV\_TIMER3 channel 3 threshold configuration bitfield.

### 2.1283 T3\_COUNTER

ADV TIMER3 counter register. - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1283.1 Fields

{"reg": [{"name": "COUNTER", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config"

| Bits  | Type | Reset | Name    | Description               |  |
|-------|------|-------|---------|---------------------------|--|
| 31:16 |      |       |         | Reserved                  |  |
| 15:0  | ro   | 0x0   | COUNTER | ADV_TIMER3 counter value. |  |

### 2.1284 EVENT\_CFG

ADV\_TIMERS events configuration register. - Offset: 0x80 - Reset default: 0x0 - Reset mask: 0xfffff

#### 2.1284.1 Fields

{"reg": [{"name": "SELO", "bits": 4, "attr": ["rw"], "rotate": 0}, {"name": "SEL1", "bits": 4,

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:20 |      |       | Reserved |
| 19:16 | rw   | 0x0   | ENA      |
| 15:12 | rw   | 0x0   | SEL3     |
| 11:8  | rw   | 0x0   | SEL2     |
| 7:4   | rw   | 0x0   | SEL1     |
| 3:0   | rw   | 0x0   | SEL0     |

#### 2.1284.2 EVENT\_CFG.ENA

ADV\_TIMER output event enable configuration bitfield. ENA[i]=1 enables output event i generation.

#### 2.1284.3 EVENT\_CFG. SEL3

ADV\_TIMER output event 3 source configuration bitfiled: - 4'h0: ADV\_TIMER0 channel 0. - 4'h1: ADV\_TIMER0 channel 1. - 4'h2: ADV\_TIMER0 channel 2. - 4'h3: ADV\_TIMER0 channel 3. - 4'h4: ADV\_TIMER1 channel 0. - 4'h5: ADV\_TIMER1 channel 1. - 4'h6: ADV\_TIMER1 channel 2. - 4'h7: ADV\_TIMER1 channel 3. - 4'h8: ADV\_TIMER2 channel 0. - 4'h9: ADV\_TIMER2 channel 1. - 4'hA: ADV\_TIMER2 channel 2. - 4'hB: ADV\_TIMER2 channel 3. - 4'hC: ADV\_TIMER3 channel 0. - 4'hD: ADV\_TIMER3 channel 1. - 4'hE: ADV\_TIMER3 channel 2. - 4'hF: ADV\_TIMER3 channel 3.

#### 2.1284.4 EVENT\_CFG . SEL2

ADV\_TIMER output event 2 source configuration bitfiled: - 4'h0: ADV\_TIMER0 channel 0. - 4'h1: ADV\_TIMER0 channel 1. - 4'h2: ADV\_TIMER0 channel 2. - 4'h3: ADV\_TIMER0 channel 3. - 4'h4: ADV\_TIMER1 channel 0. - 4'h5: ADV\_TIMER1 channel 1. - 4'h6: ADV\_TIMER1 channel 2. - 4'h7: ADV\_TIMER1 channel 3. - 4'h8: ADV\_TIMER2 channel 0. - 4'h9: ADV\_TIMER2 channel 1. - 4'hA: ADV\_TIMER2 channel 2. - 4'hB: ADV\_TIMER2 channel 3. - 4'hC: ADV\_TIMER3 channel 0. - 4'hD: ADV\_TIMER3 channel 1. - 4'hE: ADV\_TIMER3 channel 2. - 4'hF: ADV\_TIMER3 channel 3.

#### 2.1284.5 EVENT\_CFG . SEL1

ADV\_TIMER output event 1 source configuration bitfiled: - 4'h0: ADV\_TIMER0 channel 0. - 4'h1: ADV\_TIMER0 channel 1. - 4'h2: ADV\_TIMER0 channel 2. - 4'h3: ADV\_TIMER0 channel 3. - 4'h4: ADV\_TIMER1 channel 0. - 4'h5: ADV\_TIMER1 channel 1. - 4'h6: ADV\_TIMER1 channel 2. - 4'h7: ADV\_TIMER1 channel 3. - 4'h8: ADV\_TIMER2 channel 0. - 4'h9: ADV\_TIMER2 channel 1. - 4'hA: ADV\_TIMER2 channel 2. - 4'hB: ADV\_TIMER2 channel 3. - 4'hC: ADV\_TIMER3 channel 0. - 4'hD: ADV\_TIMER3 channel 1. - 4'hE: ADV\_TIMER3 channel 2. - 4'hF: ADV\_TIMER3 channel 3.

### 2.1284.6 EVENT\_CFG . SEL0

ADV\_TIMER output event 0 source configuration bitfiled: - 4'h0: ADV\_TIMER0 channel 0. - 4'h1: ADV\_TIMER0 channel 1. - 4'h2: ADV\_TIMER0 channel 2. - 4'h3: ADV\_TIMER0 channel 3. - 4'h4: ADV\_TIMER1 channel 0. - 4'h5: ADV\_TIMER1 channel 1. - 4'h6: ADV\_TIMER1 channel 2. - 4'h7: ADV\_TIMER1 channel 3. - 4'h8: ADV\_TIMER2 channel 0. - 4'h9: ADV\_TIMER2 channel 1. - 4'hA: ADV\_TIMER2 channel 2. - 4'hB: ADV\_TIMER2 channel 3. - 4'hC: ADV\_TIMER3 channel 0. - 4'hD: ADV\_TIMER3 channel 1. - 4'hE: ADV\_TIMER3 channel 2. - 4'hF: ADV\_TIMER3 channel 3.

# 2.1285 CG

ADV\_TIMERS channels clock gating configuration register. - Offset: 0x84 - Reset default: 0x0 - Reset mask: 0xf

# 2.1285.1 Fields

{"reg": [{"name": "ENA", "bits": 4, "attr": ["rw"], "rotate": 0}, {"bits": 28}], "config": {"lattr": ["rw"], "rotate": 0}, {"lattr": ["rw"], "rotate": ["rw"], "rotate":

| Bits        | Type | Reset | Name | Description                                                                                                         |
|-------------|------|-------|------|---------------------------------------------------------------------------------------------------------------------|
| 31:4<br>3:0 | rw   | 0x0   | ENA  | Reserved ADV_TIMER clock gating configuration bitfield ENA[i]=0: clock gate ADV_TIMERi ENA[i]=1: enable ADV_TIMERi. |

# 2.1286 gpio / doc / registers.md

# 2.1287 Summary

| Name                      | Offset | Length | Description                        |
|---------------------------|--------|--------|------------------------------------|
| gpio.INTR_STATE           | 0x0    | 4      | Interrupt State Register           |
| gpio.INTR_ENABLE          | 0x4    | 4      | Interrupt Enable Register          |
| gpio.INTR_TEST            | 0x8    | 4      | Interrupt Test Register            |
| gpio.ALERT_TEST           | 0xc    | 4      | Alert Test Register                |
| gpio.DATA_IN              | 0x10   | 4      | GPIO Input data read value         |
| gpio.DIRECT_OUT           | 0x14   | 4      | GPIO direct output data write      |
|                           |        |        | value                              |
| gpio.MASKED_OUT_LOWER     | 0x18   | 4      | GPIO write data lower with mask.   |
| gpio.MASKED_OUT_UPPER     | 0x1c   | 4      | GPIO write data upper with mask.   |
| gpio.DIRECT_OE            | 0x20   | 4      | GPIO Output Enable.                |
| gpio.MASKED_OE_LOWER      | 0x24   | 4      | GPIO write Output Enable lower     |
|                           |        |        | with mask.                         |
| gpio.MASKED_OE_UPPER      | 0x28   | 4      | GPIO write Output Enable upper     |
|                           |        |        | with mask.                         |
| gpio.INTR_CTRL_EN_RISING  | 0x2c   | 4      | GPIO interrupt enable for GPIO,    |
|                           |        |        | rising edge.                       |
| gpio.INTR_CTRL_EN_FALLING | 0x30   | 4      | GPIO interrupt enable for GPIO,    |
|                           |        |        | falling edge.                      |
| gpio.INTR_CTRL_EN_LVLHIGH | 0x34   | 4      | GPIO interrupt enable for GPIO,    |
|                           |        |        | level high.                        |
| gpio.INTR_CTRL_EN_LVLLOW  | 0x38   | 4      | GPIO interrupt enable for GPIO,    |
|                           |        |        | level low.                         |
| gpio.CTRL_EN_INPUT_FILTER | 0x3c   | 4      | filter enable for GPIO input bits. |

# 2.1288 INTR\_STATE

Interrupt State Register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1288.1 Fields

{"reg": [{"name": "gpio", "bits": 32, "attr": ["rw1c"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name | Description                                                 |
|------|------|-------|------|-------------------------------------------------------------|
| 31:0 | rw1c | 0x0   | gpio | raised if any of GPIO pin detects configured interrupt mode |

# 2.1289 INTR ENABLE

Interrupt Enable Register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1289.1 Fields

{"reg": [{"name": "gpio", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                                                        |
|------|------|-------|------|--------------------------------------------------------------------|
| 31:0 | rw   | 0x0   | gpio | Enable interrupt when corresponding bit in INTR_STATE.gpio is set. |

# 2.1290 INTR TEST

Interrupt Test Register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1290.1 Fields

{"reg": [{"name": "gpio", "bits": 32, "attr": ["wo"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                                                 |
|------|------|-------|------|-------------------------------------------------------------|
| 31:0 | wo   | 0x0   | gpio | Write 1 to force corresponding bit in INTR_STATE.gpio to 1. |

# 2.1291 ALERT\_TEST

Alert Test Register - Offset: 0xc - Reset default: 0x0 - Reset mask: 0x1

#### 2.1291.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name           | Description                                      |
|------|------|-------|----------------|--------------------------------------------------|
| 31:1 |      |       |                | Reserved                                         |
| 0    | WO   | 0x0   | $fatal\_fault$ | Write 1 to trigger one alert event of this kind. |

# 2.1292 DATA IN

GPIO Input data read value - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1292.1 Fields

{"reg": [{"name": "DATA\_IN", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name    | Description |
|------|------|-------|---------|-------------|
| 31:0 | ro   | X     | DATA_IN |             |

# 2.1293 DIRECT OUT

GPIO direct output data write value - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1293.1 Fields

{"reg": [{"name": "DIRECT\_OUT", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name       | Description |
|------|------|-------|------------|-------------|
| 31:0 | rw   | X     | DIRECT_OUT |             |

# 2.1294 MASKED\_OUT\_LOWER

GPIO write data lower with mask.

Masked write for DATA OUT[15:0].

Upper 16 bits of this register are used as mask. Writing lower 16 bits of the register changes DATA\_OUT[15:0] value if mask bits are set.

Read-back of this register returns upper 16 bits as zero and lower 16 bits as DATA\_OUT[15:0]. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1294.1 Fields

{"reg": [{"name": "data", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "mask", "bits": 1

| Bits  | Type | Reset | Name     | Description                                                                                            |
|-------|------|-------|----------|--------------------------------------------------------------------------------------------------------|
| 31:16 | WO   | X     | $\max$ k | Write data mask[15:0]. A value of 1 in mask[i] allows the updating of DATA $OUT[i]$ , $0 \le i \le 15$ |
| 15:0  | rw   | X     | data     | Write data value[15:0]. Value to write into DATA_OUT[i], valid in the presence of mask[i]==1           |

# 2.1295 MASKED\_OUT\_UPPER

GPIO write data upper with mask.

Masked write for DATA\_OUT[31:16].

Upper 16 bits of this register are used as mask. Writing lower 16 bits of the register changes DATA\_OUT[31:16] value if mask bits are set.

Read-back of this register returns upper 16 bits as zero and lower 16 bits as DATA\_OUT[31:16]. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1295.1 Fields

{"reg": [{"name": "data", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "mask", "bits": 16

| Bits  | Type | Reset | Name                  | Description                                                                                                                                |
|-------|------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | wo   | X     | $\operatorname{mask}$ | Write data mask[31:16]. A value of 1 in mask[i] allows the                                                                                 |
| 15:0  | rw   | x     | data                  | updating of DATA_OUT[i], 16 <= i <= 31<br>Write data value[31:16]. Value to write into DATA_OUT[i], valid<br>in the presence of mask[i]==1 |

# 2.1296 DIRECT\_OE

GPIO Output Enable.

Setting direct\_oe[i] to 1 enables output mode for GPIO[i] - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1296.1 Fields

{"reg": [{"name": "DIRECT\_OE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description |
|------|------|-------|-----------|-------------|
| 31:0 | rw   | X     | DIRECT_OE |             |

# 2.1297 MASKED\_OE\_LOWER

GPIO write Output Enable lower with mask.

Masked write for DATA\_OE[15:0], the register that controls output mode for GPIO pins [15:0].

Upper 16 bits of this register are used as mask. Writing lower 16 bits of the register changes DATA\_OE[15:0] value if mask bits are set.

Read-back of this register returns upper 16 bits as zero and lower 16 bits as DATA\_OE[15:0]. - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1297.1 Fields

{"reg": [{"name": "data", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "mask", "bits": 16

| Bits  | Type | Reset | Name | Description                                                                               |
|-------|------|-------|------|-------------------------------------------------------------------------------------------|
| 31:16 | rw   | x     | mask | Write OE mask[15:0]. A value of 1 in mask[i] allows the                                   |
| 15.0  |      |       | 1-4- | updating of DATA_OE[i], $0 \le i \le 15$                                                  |
| 15:0  | rw   | X     | data | Write OE value[15:0]. Value to write into DATA_OE[i], valid in the presence of mask[i]==1 |

#### 2.1298 MASKED OE UPPER

GPIO write Output Enable upper with mask.

Masked write for DATA\_OE[31:16], the register that controls output mode for GPIO pins [31:16].

Upper 16 bits of this register are used as mask. Writing lower 16 bits of the register changes DATA\_OE[31:16] value if mask bits are set.

Read-back of this register returns upper 16 bits as zero and lower 16 bits as DATA\_OE[31:16]. - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1298.1 Fields

{"reg": [{"name": "data", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "mask", "bits": 16

| Bits  | Type | Reset | Name | Description                                              |
|-------|------|-------|------|----------------------------------------------------------|
| 31:16 | rw   | x     | mask | Write OE mask[31:16]. A value of 1 in mask[i] allows the |
|       |      |       |      | updating of DATA $OE[i]$ , $16 \le i \le 31$             |

| Bits | Type | Reset | Name | Description                                                                                |
|------|------|-------|------|--------------------------------------------------------------------------------------------|
| 15:0 | rw   | х     | data | Write OE value[31:16]. Value to write into DATA_OE[i], valid in the presence of mask[i]==1 |

# 2.1299 INTR\_CTRL\_EN\_RISING

GPIO interrupt enable for GPIO, rising edge.

If INTR\_ENABLE[i] is true, a value of 1 on INTR\_CTRL\_EN\_RISING[i] enables rising-edge interrupt detection on GPIO[i]. - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1299.1 Fields

{"reg": [{"name": "INTR\_CTRL\_EN\_RISING", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                | Description |
|------|------|-------|---------------------|-------------|
| 31:0 | rw   | 0x0   | INTR_CTRL_EN_RISING |             |

# 2.1300 INTR\_CTRL\_EN\_FALLING

GPIO interrupt enable for GPIO, falling edge.

If INTR\_ENABLE[i] is true, a value of 1 on INTR\_CTRL\_EN\_FALLING[i] enables falling-edge interrupt detection on GPIO[i]. - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1300.1 Fields

{"reg": [{"name": "INTR\_CTRL\_EN\_FALLING", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:0 | rw   | 0x0   | INTR_CTRL_EN_FALLING |             |

# 2.1301 INTR\_CTRL\_EN\_LVLHIGH

GPIO interrupt enable for GPIO, level high.

If INTR\_ENABLE[i] is true, a value of 1 on INTR\_CTRL\_EN\_LVLHIGH[i] enables level high interrupt detection on GPIO[i]. - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1301.1 Fields

{"reg": [{"name": "INTR\_CTRL\_EN\_LVLHIGH", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:0 | rw   | 0x0   | INTR_CTRL_EN_LVLHIGH |             |

# 2.1302 INTR\_CTRL\_EN\_LVLLOW

GPIO interrupt enable for GPIO, level low.

If INTR\_ENABLE[i] is true, a value of 1 on INTR\_CTRL\_EN\_LVLLOW[i] enables level low interrupt detection on GPIO[i]. - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1302.1 Fields

{"reg": [{"name": "INTR\_CTRL\_EN\_LVLLOW", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                | Description |
|------|------|-------|---------------------|-------------|
| 31:0 | rw   | 0x0   | INTR_CTRL_EN_LVLLOW |             |

# 2.1303 CTRL\_EN\_INPUT\_FILTER

filter enable for GPIO input bits.

If CTRL\_EN\_INPUT\_FILTER[i] is true, a value of input bit [i] must be stable for 16 cycles before transitioning. - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1303.1 Fields

{"reg": [{"name": "CTRL\_EN\_INPUT\_FILTER", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                 | Description |
|------|------|-------|----------------------|-------------|
| 31:0 | rw   | 0x0   | CTRL_EN_INPUT_FILTER |             |

# 2.1304 hyperbus / doc / registers.md

#### 2.1305 Summary

| Name                           | Offset | Length | Description                     |
|--------------------------------|--------|--------|---------------------------------|
| hyperbus.T_LATENCY_ACCESS      | 0x0    | 4      | Initial latency                 |
| hyperbus.EN_LATENCY_ADDITIONAL | 0x4    | 4      | Force 2x Latency count          |
| hyperbus.T_BURST_MAX           | 0x8    | 4      | Max burst Length between two    |
|                                |        |        | memory refresh                  |
| hyperbus.T_READ_WRITE_RECOVERY | 0xc    | 4      | Idle time between transactions  |
| hyperbus.T_RX_CLOCK_DELAY      | 0x10   | 4      | RX Delay Line                   |
| hyperbus.T_TX_CLOCK_DELAY      | 0x14   | 4      | TX Delay Line                   |
| hyperbus.ADDRESS_MASK_MSB      | 0x18   | 4      | Address Mask MSB                |
| hyperbus.ADDRESS_SPACE         | 0x1c   | 4      | L2 sleep configuration register |
| hyperbus.PHYS_IN_USE           | 0x20   | 4      | Number of PHYs on use           |
| hyperbus.WHICH_PHY             | 0x24   | 4      | PHY used in single PHY mode     |
| hyperbus.CSO_BASE              | 0x28   | 4      | CS0 Base address range          |
| hyperbus.CSO_END               | 0x2c   | 4      | CS0 End address range           |
| hyperbus.CS1_BASE              | 0x30   | 4      | CS1 Base address range          |
| hyperbus.CS1_END               | 0x34   | 4      | CS1 End address range           |
| hyperbus.CS2_BASE              | 0x38   | 4      | CS2 Base address range          |
| hyperbus.CS2_END               | 0x3c   | 4      | CS2 End address range           |
| hyperbus.CS3_BASE              | 0x40   | 4      | CS3 Base address range          |
| hyperbus.CS3_END               | 0x44   | 4      | CS3 End address range           |

# 2.1306 T\_LATENCY\_ACCESS

Initial latency - Offset: 0x0 - Reset default: 0x6 - Reset mask: 0xf

# 2.1306.1 Fields

{"reg": [{"name": "T\_LATENCY\_ACCESS", "bits": 4, "attr": ["rw"], "rotate": -90}, {"bits": 28}]

| Bits | Type | Reset | Name               | Description     |
|------|------|-------|--------------------|-----------------|
| 31:4 |      |       |                    | Reserved        |
| 3:0  | rw   | 0x6   | $T_LATENCY_ACCESS$ | Initial latency |

# 2.1307 EN\_LATENCY\_ADDITIONAL

Force 2x Latency count - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x1

# 2.1307.1 Fields

{"reg": [{"name": "EN\_LATENCY\_ADDITIONAL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name                | Description              |
|------|------|-------|---------------------|--------------------------|
| 31:1 |      |       |                     | Reserved                 |
| 0    | rw   | 0x0   | EN_LATENCY_ADDITION | ONÆbree 2x Latency count |

# 2.1308 T\_BURST\_MAX

Max burst Length between two memory refresh - Offset: 0x8 - Reset default: 0x15e - Reset mask: 0xffff

# 2.1308.1 Fields

{"reg": [{"name": "T\_BURST\_MAX", "bits": 16, "attr": ["rw"], "rotate": 0}, {"bits": 16}], "con

| Bits  | Type | Reset | Name   | Description                                               |
|-------|------|-------|--------|-----------------------------------------------------------|
| 31:16 |      |       |        | Reserved                                                  |
| 15:0  | rw   | 0x15e | T_BURS | $\Gamma_{MAM}$ ax burst Length between two memory refresh |

# 2.1309 T\_READ\_WRITE\_RECOVERY

Idle time between transactions - Offset: 0xc - Reset default: 0x6 - Reset mask: 0xf

#### 2.1309.1 Fields

{"reg": [{"name": "T\_READ\_WRITE\_RECOVERY", "bits": 4, "attr": ["rw"], "rotate": -90}, {"bits":

| Bits | Type | Reset | Name     | Description                            |
|------|------|-------|----------|----------------------------------------|
| 31:4 |      |       |          | Reserved                               |
| 3:0  | rw   | 0x6   | $T_READ$ | _WRITE_RECOMERIme between transactions |

# 2.1310 T\_RX\_CLOCK\_DELAY

RX Delay Line - Offset: 0x10 - Reset default: 0x8 - Reset mask: 0xf

### 2.1310.1 Fields

{"reg": [{"name": "T\_RX\_CLOCK\_DELAY", "bits": 4, "attr": ["rw"], "rotate": -90}, {"bits": 28}]

| Bits | Type | Reset | Name               | Description   |
|------|------|-------|--------------------|---------------|
| 31:4 |      |       |                    | Reserved      |
| 3:0  | rw   | 0x8   | $T_RX_CLOCK_DELAY$ | RX Delay Line |

# 2.1311 T\_TX\_CLOCK\_DELAY

TX Delay Line - Offset: 0x14 - Reset default: 0x8 - Reset mask: 0xf

#### 2.1311.1 Fields

{"reg": [{"name": "T\_TX\_CLOCK\_DELAY", "bits": 4, "attr": ["rw"], "rotate": -90}, {"bits": 28}]

| Bits | Type | Reset | Name               | Description   |
|------|------|-------|--------------------|---------------|
| 31:4 |      |       |                    | Reserved      |
| 3:0  | rw   | 0x8   | $T_TX_CLOCK_DELAY$ | TX Delay Line |

# ${\bf 2.1312 \quad ADDRESS\_MASK\_MSB}$

Address Mask MSB - Offset: 0x18 - Reset default: 0x19 - Reset mask: 0x7ffff

### 2.1312.1 Fields

{"reg": [{"name": "ADDRESS\_MASK\_MSB", "bits": 19, "attr": ["rw"], "rotate": 0}, {"bits": 13}],

| Bits  | Type | Reset | Name                |        |             | Description      |
|-------|------|-------|---------------------|--------|-------------|------------------|
| 31:19 |      |       |                     |        |             | Reserved         |
| 18:0  | rw   | 0x19  | ${ m ADDRESS}_{\_}$ | _MASK_ | $_{ m MSB}$ | Address Mask MSB |

# 2.1313 ADDRESS\_SPACE

L2 sleep configuration register - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0x1

# 2.1313.1 Fields

{"reg": [{"name": "ADDRESS\_SPACE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "

| Bits | Type | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:1 |      |       |      | Reserved    |

| Bits | Type | Reset | Name                                          | Description |
|------|------|-------|-----------------------------------------------|-------------|
| 0    | rw   | 0x0   | ADDRESS_SPACE L2 sleep configuration register |             |

# 2.1314 PHYS\_IN\_USE

Number of PHYs on use - Offset: 0x20 - Reset default: 0x1 - Reset mask: 0x1

#### 2.1314.1 Fields

{"reg": [{"name": "PHYS\_IN\_USE", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "contact": -90}, ["name": "PHYS\_IN\_USE", "bits": 1, "attr": ["rw"], "rotate": -90}, ["bits": 31]], "contact": -90}, ["name": "PHYS\_IN\_USE", "bits": 1, "attr": ["rw"], "rotate": -90}, ["bits": 31]], "contact": -90}, ["bits": -90], ["b

| Bits      | Type | Reset | Name     | Description                                                              |
|-----------|------|-------|----------|--------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x1   | PHYS_IN_ | Reserved _USEmber of PHYs on use: - 1'b0: Uses 1 PHY - 1'b1: Uses 2 PHYs |

# 2.1315 WHICH\_PHY

PHY used in single PHY mode - Offset: 0x24 - Reset default: 0x1 - Reset mask: 0x1

### 2.1315.1 Fields

{"reg": [{"name": "WHICH\_PHY", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "conf

| Bits      | Type | Reset | Name   | Description                                                                          |
|-----------|------|-------|--------|--------------------------------------------------------------------------------------|
| 31:1<br>0 | rw   | 0x1   | WHICH_ | Reserved _PPIYY used in single PHY mode: - 1'b0: PHY 0 is used - 1'b1: PHY 1 is used |

# 2.1316 CS0\_BASE

### 2.1316.1 Fields

{"reg": [{"name": "CSO\_BASE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset      | Name        | Description            |
|------|------|------------|-------------|------------------------|
| 31:0 | rw   | 0x80000000 | $CS0\_BASE$ | CS0 Base address range |

# 2.1317 CS0\_END

CS0 End address range - Offset: 0x2c - Reset default: 0x81000000 - Reset mask: 0xffffffff

#### 2.1317.1 Fields

{"reg": [{"name": "CSO\_END", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset      | Name    | Description           |
|------|------|------------|---------|-----------------------|
| 31:0 | rw   | 0x81000000 | CS0_END | CS0 End address range |

# 2.1318 CS1\_BASE

CS1 Base address range - Offset: 0x30 - Reset default: 0x81000000 - Reset mask: 0xffffffff

#### 2.1318.1 Fields

{"reg": [{"name": "CS1\_BASE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset      | Name     | Description            |
|------|------|------------|----------|------------------------|
| 31:0 | rw   | 0x81000000 | CS1_BASE | CS1 Base address range |

# 2.1319 CS1\_END

CS1 End address range - Offset: 0x34 - Reset default: 0x82000000 - Reset mask: 0xffffffff

#### 2.1319.1 Fields

{"reg": [{"name": "CS1\_END", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset      | Name    | Description           |
|------|------|------------|---------|-----------------------|
| 31:0 | rw   | 0x82000000 | CS1_END | CS1 End address range |

# 2.1320 CS2\_BASE

 ${
m CS2~Base~address~range}$  - Offset:  ${\tt 0x38-Reset~default:~0x82000000}$  - Reset mask:  ${\tt 0xfffffffff}$ 

#### 2.1320.1 Fields

{"reg": [{"name": "CS2\_BASE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset      | Name     | Description            |
|------|------|------------|----------|------------------------|
| 31:0 | rw   | 0x82000000 | CS2_BASE | CS2 Base address range |

# 2.1321 CS2\_END

CS2 End address range - Offset: 0x3c - Reset default: 0x83000000 - Reset mask: 0xffffffff

# 2.1321.1 Fields

{"reg": [{"name": "CS2\_END", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset      | Name    | Description           |
|------|------|------------|---------|-----------------------|
| 31:0 | rw   | 0x83000000 | CS2_END | CS2 End address range |

# 2.1322 CS3\_BASE

CS3 Base address range - Offset: 0x40 - Reset default: 0x83000000 - Reset mask: 0xffffffff

# 2.1322.1 Fields

{"reg": [{"name": "CS3\_BASE", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset      | Name     | Description            |
|------|------|------------|----------|------------------------|
| 31:0 | rw   | 0x83000000 | CS3_BASE | CS3 Base address range |

# 2.1323 CS3\_END

CS3 End address range - Offset: 0x44 - Reset default: 0x84000000 - Reset mask: 0xffffffff

### 2.1323.1 Fields

{"reg": [{"name": "CS3\_END", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset      | Name    | Description           |  |
|------|------|------------|---------|-----------------------|--|
| 31:0 | rw   | 0x84000000 | CS3_END | CS3 End address range |  |

# $2.1324 \quad i2c \ / \ doc \ / \ registers.md$

# 2.1325 Summary

| Name                                       | Offset | Lengtl | h Description                                         |
|--------------------------------------------|--------|--------|-------------------------------------------------------|
| i2c.INTR_STATE                             | 0x0    | 4      | Interrupt State Register                              |
| i2c.INTR_ENABLE                            | 0x4    | 4      | Interrupt Enable Register                             |
| i2c.INTR_TEST                              | 0x8    | 4      | Interrupt Test Register                               |
| i2c.ALERT_TEST                             | 0xc    | 4      | Alert Test Register                                   |
| i2c.CTRL                                   | 0x10   | 4      | I2C Control Register                                  |
| i2c.STATUS                                 | 0x14   | 4      | I2C Live Status Register for Host and Target          |
|                                            |        |        | modes                                                 |
| i2c.RDATA                                  | 0x18   | 4      | I2C Read Data                                         |
| i2c.FDATA                                  | 0x1c   | 4      | I2C Host Format Data                                  |
| i2c.FIFO_CTRL                              | 0x20   | 4      | I2C FIFO control register                             |
| $i2c. {\tt HOST\_FIFO\_CONFIG}$            | 0x24   | 4      | Host mode FIFO configuration                          |
| i2c.TARGET_FIFO_CONFIG                     | 0x28   | 4      | Target mode FIFO configuration                        |
| $i2c. {\tt HOST\_FIFO\_STATUS}$            | 0x2c   | 4      | Host mode FIFO status register                        |
| i2c.TARGET_FIFO_STATUS                     | 0x30   | 4      | Target mode FIFO status register                      |
| i2c.OVRD                                   | 0x34   | 4      | I2C Override Control Register                         |
| i2c.VAL                                    | 0x38   | 4      | Oversampled RX values                                 |
| i2c.TIMINGO                                | 0x3c   | 4      | Detailed I2C Timings (directly corresponding to       |
|                                            |        |        | table 10 in the I2C Specification).                   |
| i2c.TIMING1                                | 0x40   | 4      | Detailed I2C Timings (directly corresponding to       |
|                                            |        |        | table 10 in the I2C Specification).                   |
| i2c.TIMING2                                | 0x44   | 4      | Detailed I2C Timings (directly corresponding to       |
|                                            |        |        | table 10 in the I2C Specification).                   |
| i2c.TIMING3                                | 0x48   | 4      | Detailed I2C Timings (directly corresponding to       |
|                                            |        |        | table 10, in the I2C Specification).                  |
| i2c.TIMING4                                | 0x4c   | 4      | Detailed I2C Timings (directly corresponding to       |
|                                            |        |        | table 10, in the I2C Specification).                  |
| i2c.TIMEOUT_CTRL                           | 0x50   | 4      | I2C clock stretching and bus timeout control.         |
| i2c.TARGET_ID                              | 0x54   | 4      | I2C target address and mask pairs                     |
| i2c.ACQDATA                                | 0x58   | 4      | I2C target acquired data                              |
| i2c.TXDATA                                 | 0x5c   | 4      | I2C target transmit data                              |
| $i2c. {\tt HOST\_TIMEOUT\_CTRL}$           | 0x60   | 4      | I2C host clock generation timeout value (in units     |
|                                            |        |        | of input clock frequency).                            |
| ${ m i}2{ m c}.{	t TARGET\_TIMEOUT\_CTRL}$ | 0x64   | 4      | I2C target internal stretching timeout control.       |
| i2c.TARGET_NACK_COUNT                      | 0x68   | 4      | Number of times the I2C target has NACK'ed a          |
|                                            |        |        |                                                       |
|                                            |        |        | new transaction since the last read of this register. |

| Name                        | Offset           | Lengtl | h Description                                                                                             |
|-----------------------------|------------------|--------|-----------------------------------------------------------------------------------------------------------|
| i2c.ACQ_FIFO_NEXT_DATA      | 0x70             | 4      | The data byte pending to be written to the ACQ FIFO.                                                      |
| i2c.HOST_NACK_HANDLER_TIME( | <b>)U'()</b> x74 | 4      | Timeout in Host-Mode for an unhandled NACK before hardware automatically ends the transaction.            |
| i2c.CONTROLLER_EVENTS       | 0x78             | 4      | Latched events that explain why the controller halted.                                                    |
| i2c.TARGET_EVENTS           | 0x7c             | 4      | Latched events that can cause the target module to stretch the clock at the beginning of a read transfer. |

# ${\bf 2.1326\quad INTR\_STATE}$

Interrupt State Register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x7fff

# 2.1326.1 Fields

{"reg": [{"name": "fmt\_threshold", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "rx\_threshold", "bits": 1, "attr": ["ro"], "bits": ["ro"],

| Bits | TypeRese | etName Description                                                                                                                                                                                                         |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:1 | .5       | Reserved                                                                                                                                                                                                                   |
| 14   | rw1c0x0  | host_titaeget mode interrupt: raised if the host stops sending the clock during an ongoing transaction.                                                                                                                    |
| 13   | rw1c0x0  | unexp_street mode interrupt: raised if STOP is received without a preceding NACK during an external host read.                                                                                                             |
| 12   | ro 0x0   | acq_stretchet mode interrupt: raised if the target is stretching clocks due to full ACQ FIFO or zero count in TARGET_ACK_CTRL.NBYTES (if enabled). This is a level status interrupt.                                       |
| 11   | ro 0x0   | tx_threshold mode interrupt: asserted whilst the TX FIFO level is below the low threshold. This is a level status interrupt.                                                                                               |
| 10   | ro 0x0   | tx_stretahget mode interrupt: raised if the target is stretching clocks for a read command. This is a level status interrupt.                                                                                              |
| 9    | rw1c0x0  | cmd_cdmstleted target mode interrupt. In host mode, raised if the host issues a repeated START or terminates the transaction by issuing STOP. In target mode, raised if the external host issues a STOP or repeated START. |
| 8    | rw1c0x0  | sda_unktsblmode interrupt: raised if the target does not assert a constant value of SDA during transmission.                                                                                                               |
| 7    | rw1c0x0  |                                                                                                                                                                                                                            |
| 6    | rw1c0x0  | sda_intleoftremode interrupt: raised if the SDA line goes low when host is trying to assert high                                                                                                                           |
| 5    | rw1c0x0  | scl_interventeemede interrupt: raised if the SCL line drops early (not supported without clock synchronization).                                                                                                           |

### Bits TypeResetName Description

- 4 ro 0x0 controllhosthaltode interrupt: raised if the controller FSM is halted, such as on an unexpected NACK or lost arbitration. Check CONTROLLER\_EVENTS for the reason. The interrupt will be released when the bits in CONTROLLER\_EVENTS are cleared.
- 3 rw1c0x0 rx overlflost mode interrupt: raised if the RX FIFO has overflowed.
- 2 ro 0x0 acq\_th**testgot**dmode interrupt: asserted whilst the ACQ FIFO level is above the high threshold. This is a level status interrupt.
- 1 ro 0x0 rx\_thrdshstldmode interrupt: asserted whilst the RX FIFO level is above the high threshold. This is a level status interrupt.
- 0 ro 0x0 fmt\_threshtomode interrupt: asserted whilst the FMT FIFO level is below the low threshold. This is a level status interrupt.

# 2.1327 INTR\_ENABLE

Interrupt Enable Register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x7fff

#### 2.1327.1 Fields

{"reg": [{"name": "fmt\_threshold", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "rx\_threshold", "bits": 1, "attr": ["rw"], "rotate": -90}, "rotate": "rx\_threshold", "bits": 1, "attr": ["rw"], "rotate": -90}, "rotate": "rx\_threshold", "rx\_threshold", "

| Bits  | Type | Reset | Name                           | Description                                          |
|-------|------|-------|--------------------------------|------------------------------------------------------|
| 31:15 |      |       |                                | Reserved                                             |
| 14    | rw   | 0x0   | $host\_timeout$                | Enable interrupt when INTR_STATE.host_timeout is     |
|       |      |       |                                | set.                                                 |
| 13    | rw   | 0x0   | $unexp\_stop$                  | Enable interrupt when INTR_STATE.unexp_stop is set.  |
| 12    | rw   | 0x0   | $acq\_stretch$                 | Enable interrupt when INTR_STATE.acq_stretch is set. |
| 11    | rw   | 0x0   | $tx\_threshold$                | Enable interrupt when INTR_STATE.tx_threshold is     |
|       |      |       |                                | set.                                                 |
| 10    | rw   | 0x0   | $tx\_stretch$                  | Enable interrupt when INTR_STATE.tx_stretch is set.  |
| 9     | rw   | 0x0   | $\operatorname{cmd}$ _complete | Enable interrupt when INTR_STATE.cmd_complete is     |
|       |      |       |                                | set.                                                 |
| 8     | rw   | 0x0   | $sda\_unstable$                | Enable interrupt when INTR_STATE.sda_unstable is     |
|       |      |       |                                | set.                                                 |
| 7     | rw   | 0x0   | stretch_timeou                 | ntEnable interrupt when INTR_STATE.stretch_timeout   |
|       |      |       |                                | is set.                                              |
| 6     | rw   | 0x0   | $sda\_interference$            | cEnable interrupt when INTR_STATE.sda_interference   |
|       |      |       |                                | is set.                                              |
| 5     | rw   | 0x0   | scl_interference               | eEnable interrupt when INTR_STATE.scl_interference   |
|       |      |       |                                | is set.                                              |
| 4     | rw   | 0x0   | controller_halt                | Enable interrupt when INTR_STATE.controller_halt     |
|       |      |       |                                | is set.                                              |
| 3     | rw   | 0x0   | $rx\_overflow$                 | Enable interrupt when INTR_STATE.rx_overflow is set. |

| Bits | Type | Reset | Name             | Description                                       |
|------|------|-------|------------------|---------------------------------------------------|
| 2    | rw   | 0x0   | $acq\_threshold$ | Enable interrupt when INTR_STATE.acq_threshold is |
|      |      |       |                  | set.                                              |
| 1    | rw   | 0x0   | $rx\_threshold$  | Enable interrupt when INTR_STATE.rx_threshold is  |
|      |      |       |                  | set.                                              |
| 0    | rw   | 0x0   | $fmt\_threshold$ | Enable interrupt when INTR_STATE.fmt_threshold is |
|      |      |       |                  | set.                                              |

# 2.1328 INTR\_TEST

Interrupt Test Register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x7fff

# 2.1328.1 Fields

{"reg": [{"name": "fmt\_threshold", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "rx\_threshold", "bits": 1, "attr": ["wo"], "bits": ["wo"], "bits":

| Bits  | Type | Reset | Name                           | Description                                         |
|-------|------|-------|--------------------------------|-----------------------------------------------------|
| 31:15 |      |       |                                | Reserved                                            |
| 14    | wo   | 0x0   | $host\_timeout$                | Write 1 to force INTR_STATE.host_timeout to 1.      |
| 13    | wo   | 0x0   | $unexp\_stop$                  | Write 1 to force INTR_STATE.unexp_stop to 1.        |
| 12    | wo   | 0x0   | $acq\_stretch$                 | Write 1 to force INTR_STATE.acq_stretch to 1.       |
| 11    | wo   | 0x0   | $tx\_threshold$                | Write 1 to force INTR_STATE.tx_threshold to 1.      |
| 10    | wo   | 0x0   | $tx\_stretch$                  | Write 1 to force INTR_STATE.tx_stretch to 1.        |
| 9     | wo   | 0x0   | $\operatorname{cmd}$ _complete | Write 1 to force INTR_STATE.cmd_complete to 1.      |
| 8     | wo   | 0x0   | $sda\_unstable$                | Write 1 to force INTR_STATE.sda_unstable to 1.      |
| 7     | wo   | 0x0   | $stretch\_timeout$             | Write 1 to force INTR_STATE.stretch_timeout to 1.   |
| 6     | wo   | 0x0   | sda_interference               | eWrite 1 to force INTR_STATE.sda_interference to 1. |
| 5     | wo   | 0x0   | $scl\_interference$            | Write 1 to force INTR_STATE.scl_interference to 1.  |
| 4     | wo   | 0x0   | $controller\_halt$             | Write 1 to force INTR_STATE.controller_halt to 1.   |
| 3     | wo   | 0x0   | $rx\_overflow$                 | Write 1 to force INTR_STATE.rx_overflow to 1.       |
| 2     | wo   | 0x0   | $acq\_threshold$               | Write 1 to force INTR_STATE.acq_threshold to 1.     |
| 1     | wo   | 0x0   | $rx\_threshold$                | Write 1 to force INTR_STATE.rx_threshold to 1.      |
| 0     | wo   | 0x0   | $fmt\_threshold$               | Write 1 to force INTR_STATE.fmt_threshold to 1.     |

# ${\bf 2.1329 \quad ALERT\_TEST}$

Alert Test Register - Offset: 0xc - Reset default: 0x0 - Reset mask: 0x1

# 2.1329.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name           | Description                                      |
|------|------|-------|----------------|--------------------------------------------------|
| 31:1 |      |       |                | Reserved                                         |
| 0    | wo   | 0x0   | $fatal\_fault$ | Write 1 to trigger one alert event of this kind. |

#### 2.1330 CTRL

I2C Control Register - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0x7f

#### 2.1330.1 Fields

{"reg": [{"name": "ENABLEHOST", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "ENABLETAR

| Bits | Type | Reset | Name                        |
|------|------|-------|-----------------------------|
| 31:7 |      |       | Reserved                    |
| 6    | rw   | 0x0   | TX_STRETCH_CTRL_EN          |
| 5    | rw   | 0x0   | MULTI_CONTROLLER_MONITOR_EN |
| 4    | rw   | 0x0   | ACK_CTRL_EN                 |
| 3    | rw   | 0x0   | NACK_ADDR_AFTER_TIMEOUT     |
| 2    | rw   | 0x0   | LLPBK                       |
| 1    | rw   | 0x0   | ENABLETARGET                |
| 0    | rw   | 0x0   | ENABLEHOST                  |

#### 2.1330.2 CTRL . TX\_STRETCH\_CTRL\_EN

If set to 1, this bit causes a read transfer addressed to this target to set the corresponding bit in TARGET\_EVENTS.

While TARGET\_EVENTS.TX\_PENDING is 1, subsequent read transactions will stretch the clock, even if there is data in the TX FIFO.

If enabled, this function allows software to confirm the data in the TX FIFO should be released for the current read. This may be useful for cases where the TX FIFO has data that does not apply to the current transfer. For example, the transaction could've targeted an alternate function via another address.

### 2.1330.3 CTRL . MULTI CONTROLLER MONITOR EN

Enable the bus monitor in multi-controller mode.

If a 0->1 transition happens while CTRL.ENABLEHOST and CTRL.ENABLETARGET are both 0, the bus monitor will enable and begin in the "bus busy" state. To transition to a bus free state, HOST\_TIMEOUT\_CTRL must be nonzero, so the bus monitor may count out idle cycles to confirm the freedom to transmit. In addition, the bus monitor will track whether the bus is free based on the enabled timeouts and detected Stop symbols. For multi-controller mode,

ensure CTRL.MULTI\_CONTROLLER\_MONITOR\_EN becomes 1 no later than CTRL.ENABLEHOST or CTRL.ENABLETARGET. This bit can be set at the same time as either or both of the other two, though.

Note that if CTRL.MULTI\_CONTROLLER\_MONITOR\_EN is set after CTRL.ENABLEHOST or CTRL.ENABLETARGET, the bus monitor will begin in the "bus free" state instead. This would violate the proper protocol for a controller to join a multi-controller environment. However, if this controller is known to be the first to join, this ordering will enable skipping the idle wait.

When 0, the bus monitor will report that the bus is always free, so the controller FSM is never blocked from transmitting.

#### 2.1330.4 CTRL . ACK CTRL EN

Enable I2C Target ACK Control Mode.

ACK Control Mode works together with TARGET\_ACK\_CTRL.NBYTES to allow software to control upper-layer protocol (N)ACKing (e.g. as in SMBus). This bit enables the mode when 1, and TARGET\_ACK\_CTRL.NBYTES limits how many bytes may be automatically ACK'd while the ACQ FIFO has space. If it is 0, the decision to ACK or NACK is made only from stretching timeouts and CTRL.NACK\_ADDR\_AFTER\_TIMEOUT.

#### 2.1330.5 CTRL . NACK\_ADDR\_AFTER\_TIMEOUT

Enable NACKing the address on a stretch timeout.

This is a Target mode feature. If enabled (1), a stretch timeout will cause the device to NACK the address byte. If disabled (0), a stretch timeout will cause the device to ACK the address byte. SMBus requires that devices always ACK their address, even for read commands. However, non-SMBus protocols may have a different approach and can choose to NACK instead.

Note that both cases handle data bytes the same way. For writes, the Target module will NACK all subsequent data bytes until it receives a Stop. For reads, the Target module will release SDA, causing 0xff to be returned for all data bytes until it receives a Stop.

# 2.1330.6 CTRL . LLPBK

Enable I2C line loopback test If line loopback is enabled, the internal design sees ACQ and RX data as "1"

#### 2.1330.7 CTRL . ENABLETARGET

Enable Target I2C functionality

#### 2.1330.8 CTRL . ENABLEHOST

Enable Host I2C functionality

#### 2.1331 STATUS

I2C Live Status Register for Host and Target modes - Offset: 0x14 - Reset default: 0x33c - Reset mask: 0x7ff

# 2.1331.1 Fields

{"reg": [{"name": "FMTFULL", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "RXFULL", "bits": 1, "attr": ["ro"], "rotate": -90}, "rotate"

| Bits  | Type       | Reset | Name     | Description                                                     |
|-------|------------|-------|----------|-----------------------------------------------------------------|
| 31:11 |            |       |          | Reserved                                                        |
| 10    | $_{ m ro}$ | x     | ACK_CTR  | L Target ETT CH stretching at (N)ACK phase due to zero count in |
|       |            |       |          | TARGET_ACK_CTRL.NBYTES                                          |
| 9     | $_{ m ro}$ | 0x1   | ACQEMPT  | YTarget mode receive FIFO is empty                              |
| 8     | $_{ m ro}$ | 0x1   | TXEMPTY  | Target mode TX FIFO is empty                                    |
| 7     | $_{ m ro}$ | X     | ACQFULL  | Target mode receive FIFO is full                                |
| 6     | $_{ m ro}$ | X     | TXFULL   | Target mode TX FIFO is full                                     |
| 5     | $_{ m ro}$ | 0x1   | RXEMPTY  | Host mode RX FIFO is empty                                      |
| 4     | $_{ m ro}$ | 0x1   | TARGETID | Exarget functionality is idle. No Target transaction is in      |
|       |            |       |          | progress                                                        |
| 3     | $_{ m ro}$ | 0x1   | HOSTIDLE | Host functionality is idle. No Host transaction is in progress  |
| 2     | $_{ m ro}$ | 0x1   | FMTEMPT  | Whost mode FMT FIFO is empty                                    |
| 1     | $_{ m ro}$ | X     | RXFULL   | Host mode RX FIFO is full                                       |
| 0     | ro         | X     | FMTFULL  | Host mode FMT FIFO is full                                      |

#### 2.1332 RDATA

I2C Read Data - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1332.1 Fields

{"reg": [{"name": "RDATA", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:8 |      |       |       | Reserved    |
| 7:0  | ro   | x     | RDATA |             |

#### 2.1333 FDATA

I2C Host Format Data

Writes to this register are used to define and drive Controller-Mode transactions. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0x1fff

#### 2.1333.1 Fields

{"reg": [{"name": "FBYTE", "bits": 8, "attr": ["wo"], "rotate": 0}, {"name": "START", "bits":

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:13 |      |       | Reserved |
| 12    | wo   | 0x0   | NAKOK    |
| 11    | wo   | 0x0   | RCONT    |
| 10    | wo   | 0x0   | READB    |
| 9     | wo   | 0x0   | STOP     |
| 8     | wo   | 0x0   | START    |
| 7:0   | WO   | 0x0   | FBYTE    |

#### 2.1333.2 FDATA . NAKOK

For the current controller-transmitter byte (WRITE), do not halt via CONTROLLER\_EVENTS or assert the 'controller\_halt' interrupt if the current byte is not ACK'd.

# 2.1333.3 FDATA . RCONT

Do not NACK the last byte read, let the read operation continue.

#### 2.1333.4 FDATA . READB

Transfer Direction Indicator.

If unset, this write to FDATA defines a controller-transmitter operation (WRITE). A single byte of data (FBYTE) is written to the bus.

If set, this write to FDATA defines a controller-receiver operation (READ). The value of FBYTE defines the number of bytes read from the bus. (256 if FBYTE==0)" After this number of bytes are read, the final byte will be NACKed to end the transfer unless RCONT is also set.

# 2.1333.5 FDATA . STOP

Issue a STOP condition after transmitting FBYTE.

#### 2.1333.6 FDATA . START

Issue a START condition before transmitting FBYTE.

#### 2.1333.7 FDATA . FBYTE

Format Byte.

If no flags are set, hardware will transmit this byte directly.

If READB is set, this field becomes the number of bytes hardware will automatically read from the bus.

# 2.1334 FIFO\_CTRL

I2C FIFO control register - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x183

#### 2.1334.1 Fields

{"reg": [{"name": "RXRST", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "FMTRST", "bits"

| Bits | Type | Reset | Name  | Description                                               |
|------|------|-------|-------|-----------------------------------------------------------|
| 31:9 |      |       |       | Reserved                                                  |
| 8    | wo   | 0x0   | TXRST | TX FIFO reset. Write 1 to the register resets it. Read    |
|      |      |       |       | returns 0                                                 |
| 7    | wo   | 0x0   | ACQRS | TACQ FIFO reset. Write 1 to the register resets it. Read  |
|      |      |       |       | returns 0                                                 |
| 6:2  |      |       |       | Reserved                                                  |
| 1    | wo   | 0x0   | FMTRS | TFMT fifo reset. Write 1 to the register resets FMT_FIFO. |
|      |      |       |       | Read returns 0                                            |
| 0    | wo   | 0x0   | RXRST | RX fifo reset. Write 1 to the register resets RX_FIFO.    |
|      |      |       |       | Read returns 0                                            |

# 2.1335 HOST\_FIFO\_CONFIG

Host mode FIFO configuration - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xfff0fff

#### 2.1335.1 Fields

{"reg": [{"name": "RX\_THRESH", "bits": 12, "attr": ["rw"], "rotate": 0}, {"bits": 4}, {"name":

| Bits  | Type | Reset | Name      | Description                                                          |
|-------|------|-------|-----------|----------------------------------------------------------------------|
| 31:28 |      |       |           | Reserved                                                             |
| 27:16 | rw   | 0x0   | $FMT_{-}$ | THRESHID level for FMT interrupts. Whilst the number of used entries |
|       |      |       |           | in the FMT FIFO is below this setting, the fmt_threshold interrupt   |
|       |      |       |           | will be asserted.                                                    |
| 15:12 |      |       |           | Reserved                                                             |

| Bits | Туре | Reset | Nan      | ne Description                                                           |
|------|------|-------|----------|--------------------------------------------------------------------------|
| 11:0 | rw   | 0x0   | $RX_{-}$ | THRES hold level for RX interrupts. Whilst the level of data in the RX   |
|      |      |       |          | FIFO is above this setting, the rx_threshold interrupt will be asserted. |

# 2.1336 TARGET\_FIFO\_CONFIG

Target mode FIFO configuration - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xfff0fff

#### 2.1336.1 Fields

| Bits           | Type | Reset | Name | Description                                                                                                                                                      |
|----------------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:28<br>27:16 | rw   | 0x0   | ACQ_ | Reserved THRESHId level for ACQ interrupts. Whilst the level of data in the ACQ FIFO is above this setting, the acq_threshold interrupt will be asserted.        |
| 15:12<br>11:0  | rw   | 0x0   | TX_T | Reserved HRIESHold level for TX interrupts. Whilst the number of used entries in the TX FIFO is below this setting, the tx_threshold interrupt will be asserted. |

# 2.1337 HOST FIFO STATUS

Host mode FIFO status register - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xfff0fff

#### 2.1337.1 Fields

{"reg": [{"name": "FMTLVL", "bits": 12, "attr": ["ro"], "rotate": 0}, {"bits": 4}, {"name": "R

| Bits  | Type | Reset | Name   | Description                    |
|-------|------|-------|--------|--------------------------------|
| 31:28 |      |       |        | Reserved                       |
| 27:16 | ro   | X     | RXLVL  | Current fill level of RX fifo  |
| 15:12 |      |       |        | Reserved                       |
| 11:0  | ro   | X     | FMTLVL | Current fill level of FMT fifo |

# 2.1338 TARGET\_FIFO\_STATUS

Target mode FIFO status register - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xfff0fff

# 2.1338.1 Fields

{"reg": [{"name": "TXLVL", "bits": 12, "attr": ["ro"], "rotate": 0}, {"bits": 4}, {"name": "AC

| Bits  | Type | Reset | Name   | Description                    |
|-------|------|-------|--------|--------------------------------|
| 31:28 |      |       |        | Reserved                       |
| 27:16 | ro   | X     | ACQLVL | Current fill level of ACQ fifo |
| 15:12 |      |       |        | Reserved                       |
| 11:0  | ro   | X     | TXLVL  | Current fill level of TX fifo  |

# 2.1339 OVRD

I2C Override Control Register - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0x7

# 2.1339.1 Fields

{"reg": [{"name": "TXOVRDEN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "SCLVAL", "b

| Bits | Type | Reset | Name   | Description                                               |
|------|------|-------|--------|-----------------------------------------------------------|
| 31:3 |      |       |        | Reserved                                                  |
| 2    | rw   | 0x0   | SDAVAL | Value for SDA Override. Set to 0 to drive TX Low, and set |
|      |      |       |        | to 1 for high-Z                                           |
| 1    | rw   | 0x0   | SCLVAL | Value for SCL Override. Set to 0 to drive TX Low, and set |
|      |      |       |        | to 1 for high-Z                                           |
| 0    | rw   | 0x0   | TXOVRI | DENerride the SDA and SCL TX signals.                     |

#### 2.1340 VAL

Oversampled RX values - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0xffffffff

# 2.1340.1 Fields

{"reg": [{"name": "SCL\_RX", "bits": 16, "attr": ["ro"], "rotate": 0}, {"name": "SDA\_RX", "bits

| Bits  | Type | Reset | Name Description                                                   |
|-------|------|-------|--------------------------------------------------------------------|
| 31:16 | ro   | X     | SDA_RXLast 16 oversampled values of SDA. Most recent bit is bit    |
|       |      |       | 16, oldest 31.                                                     |
| 15:0  | ro   | X     | SCL_RXLast 16 oversampled values of SCL. Most recent bit is bit 0, |
|       |      |       | oldest 15.                                                         |

# 2.1341 TIMING0

Detailed I2C Timings (directly corresponding to table 10 in the I2C Specification). All values are expressed in units of the input clock period. These must be greater than 2 in order for the change in SCL to propagate to the input of the FSM so that acknowledgements are detected correctly. - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0x1fff1fff

### 2.1341.1 Fields

{"reg": [{"name": "THIGH", "bits": 13, "attr": ["rw"], "rotate": 0}, {"bits": 3}, {"name": "TL

| Bits  | Type | Reset | Name Description                                                               |
|-------|------|-------|--------------------------------------------------------------------------------|
| 31:29 |      |       | Reserved                                                                       |
| 28:16 | rw   | 0x0   | TLOWThe actual time to hold SCL low between any two SCL pulses. This field     |
|       |      |       | is sized to have a range of at least Standard Mode's 4.7 us max with a         |
|       |      |       | core clock at 1 GHz.                                                           |
| 15:13 |      |       | Reserved                                                                       |
| 12:0  | rw   | 0x0   | THIGH he actual time to hold SCL high in a given pulse. This field is sized to |
|       |      |       | have a range of at least Standard Mode's 4.0 us max with a core clock at       |
|       |      |       | $1~\mathrm{GHz}.$                                                              |

#### 2.1342 TIMING1

Detailed I2C Timings (directly corresponding to table 10 in the I2C Specification). All values are expressed in units of the input clock period. - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0x1ff03ff

#### 2.1342.1 Fields

| Bits Type | e Rese | t NameDescription                                                                                                                                                                       |
|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:25     |        | Reserved                                                                                                                                                                                |
| 24:16 rw  | 0x0    | T_F The nominal fall time to anticipate for the bus (influences SDA hold times). This field is sized to have a range of at least Standard Mode's 300 ns max with a core clock at 1 GHz. |
| 15:10     |        | Reserved                                                                                                                                                                                |
| 9:0 rw    | 0x0    | T_R The nominal rise time to anticipate for the bus (depends on capacitance).  This field is sized to have a range of at least Standard Mode's 1000 ns max with a core clock at 1 GHz.  |

#### 2.1343 TIMING2

Detailed I2C Timings (directly corresponding to table 10 in the I2C Specification). All values are expressed in units of the input clock period. - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0x1fff1fff

#### 2.1343.1 Fields

{"reg": [{"name": "TSU\_STA", "bits": 13, "attr": ["rw"], "rotate": 0}, {"bits": 3}, {"name": "

| Bits           | Type | Reset | Name | Description                                                                                                                                           |
|----------------|------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:29<br>28:16 |      | 0x0   | THD_ | Reserved  ATA al hold time for start signals. This field is sized to have a range of                                                                  |
| 15:13          |      |       |      | at least Standard Mode's 4.0 us max with a core clock at 1 GHz. Reserved                                                                              |
| 12:0           | rw   | 0x0   | TSU_ | SAFAual setup time for repeated start signals. This field is sized to have a range of at least Standard Mode's 4.7 us max with a core clock at 1 GHz. |

#### 2.1344 TIMING3

Detailed I2C Timings (directly corresponding to table 10, in the I2C Specification). All values are expressed in units of the input clock period. - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0x1fff01ff

#### 2.1344.1 Fields

{"reg": [{"name": "TSU\_DAT", "bits": 9, "attr": ["rw"], "rotate": 0}, {"bits": 7}, {"name": "T

| Bits  | Type | Reset | Name       |
|-------|------|-------|------------|
| 31:29 |      |       | Reserved   |
| 28:16 | rw   | 0x0   | $THD\_DAT$ |
| 15:9  |      |       | Reserved   |
| 8:0   | rw   | 0x0   | $TSU\_DAT$ |

# 2.1344.2 TIMING3 . THD\_DAT

Actual hold time for data (or ack) bits. (Note, where required, the parameters TVD\_DAT is taken to be THD\_DAT+T\_F) This field is sized to have a range that accommodates Standard Mode's 3.45 us max for TVD\_DAT with a core clock at 1 GHz. However, this field is generally expected to represent a time substantially shorter than that. It should be long enough to cover the maximum round-trip latency from output pins, through pads and voltage transitions on the board, and back to the input pins, but it should not be substantially greater.

### 2.1344.3 TIMING3 . TSU\_DAT

Actual setup time for data (or ack) bits. This field is sized to have a range of at least Standard Mode's 250 ns max with a core clock at 1 GHz.

#### 2.1345 TIMING4

Detailed I2C Timings (directly corresponding to table 10, in the I2C Specification). All values are expressed in units of the input clock period. - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0x1fff1fff

#### 2.1345.1 Fields

{"reg": [{"name": "TSU\_STO", "bits": 13, "attr": ["rw"], "rotate": 0}, {"bits": 3}, {"name": "

| Bits  | Type | Reset | Name Description                                                                                   |
|-------|------|-------|----------------------------------------------------------------------------------------------------|
| 31:29 |      |       | Reserved                                                                                           |
| 28:16 | rw   | 0x0   | T_BUÆctual time between each STOP signal and the following START signal.                           |
|       |      |       | This field is sized to have a range of at least Standard Mode's 4.7 us max                         |
|       |      |       | with a core clock at 1 GHz.                                                                        |
| 15:13 |      |       | Reserved                                                                                           |
| 12:0  | rw   | 0x0   | TSU_\$\textit{ST} \text{Q} all setup time for stop signals. This field is sized to have a range of |
|       |      |       | at least Standard Mode's 4.0 us max with a core clock at 1 GHz.                                    |

#### 2.1346 TIMEOUT CTRL

I2C clock stretching and bus timeout control.

This timeout must be enabled by setting TIMEOUT\_CTRL.EN to 1, and the behavior of this feature depends on the value of TIMEOUT\_CTRL.MODE.

If the mode is "STRETCH\_TIMEOUT", this is used in I2C controller mode to detect whether a connected target is stretching a single low time beyond the timeout value. Configured as such, this timeout is more informative and doesn't do more than assert the "stretch\_timeout" interrupt.

If the mode is "BUS\_TIMEOUT", it is used to detect whether the clock has been held low for too long instead, inclusive of the controller's clock low time. This is useful for an SMBus context, where the VAL programmed should be tTIMEOUT:MIN. - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0xfffffffff

#### 2.1346.1 Fields

```
{"reg": [{"name": "VAL", "bits": 30, "attr": ["rw"], "rotate": 0}, {"name": "MODE", "bits": 1,
```

| Bits | Type | Reset | Name |
|------|------|-------|------|
| 31   | rw   | 0x0   | EN   |
| 30   | rw   | 0x0   | MODE |
| 29:0 | rw   | 0x0   | VAL  |

# 2.1346.2 TIMEOUT\_CTRL . EN

Enable stretch timeout or bus timeout feature

# 2.1346.3 TIMEOUT\_CTRL . MODE

Selects the timeout mode, between a stretch timeout and a bus timeout.

Between the two modes, the primary difference is how much of the clock low period is counted. For a stretch timeout, only the time that another device holds the clock low will be counted. For a bus timeout, the entire clock low time is counted, consistent with the SMBus tTIMEOUT type.

TIMEOUT\_CTRL.EN must be 1 for either of these features to be enabled.

| Valu | eName | Description                                                                         |
|------|-------|-------------------------------------------------------------------------------------|
| 0x0  | STRET | COTH TIME OUT a target stretch timeout. The counter will track how long the clock   |
|      |       | has been stretched by another device while the controller is active.                |
| 0x1  | BUS_7 | TINHEOUTHEOUT is a clock low timeout. The counter will track how long the clock low |
|      |       | period is, inclusive of the controller's ordinary low count. A timeout will set     |
|      |       | "CONTROLLER_EVENTS.BUS_TIMEOUT and cause a "controller_halt"                        |
|      |       | interrupt.                                                                          |

# 2.1346.4 TIMEOUT\_CTRL . VAL

Clock stretching timeout value (in units of input clock frequency)

### 2.1347 TARGET ID

I2C target address and mask pairs - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0xfffffff

#### 2.1347.1 Fields

{"reg": [{"name": "ADDRESSO", "bits": 7, "attr": ["rw"], "rotate": 0}, {"name": "MASKO", "bits

| Bits           | Type | Reset | Name  | Description                                                                                            |
|----------------|------|-------|-------|--------------------------------------------------------------------------------------------------------|
| 31:28<br>27:21 | rw   | 0x0   | MASK1 | Reserved I2C target mask number 1. At least one bit in MASK1 must be set to 1 for ADDRESS1 to be used. |

| Bits  | Type | Reset | Name Description                                                  |
|-------|------|-------|-------------------------------------------------------------------|
| 20:14 | rw   | 0x0   | ADDRESEC target address number 1                                  |
| 13:7  | rw   | 0x0   | MASK0 I2C target mask number 0. At least one bit in MASK0 must be |
|       |      |       | set to 1 for ADDRESS0 to be used.                                 |
| 6:0   | rw   | 0x0   | ADDRESEQC target address number 0                                 |

# 2.1348 ACQDATA

I2C target acquired data - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0x7ff

#### 2.1348.1 Fields

{"reg": [{"name": "ABYTE", "bits": 8, "attr": ["ro"], "rotate": 0}, {"name": "SIGNAL", "bits":

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31:11 |      |       | Reserved |
| 10:8  | ro   | X     | SIGNAL   |
| 7:0   | ro   | X     | ABYTE    |

#### 2.1348.2 ACQDATA . SIGNAL

Indicates any control symbols associated with the ABYTE.

For the STOP symbol, a stretch timeout or other unexpected events will cause a NACK\_STOP to appear in the ACQ FIFO. If the ACQ FIFO doesn't have enough space to record a START and a STOP, the transaction will be dropped entirely on a stretch timeout. In that case, the START byte will not appear (neither as START nor NACK\_START), but a standalone NACK\_STOP may, if there was space. Software can discard any standalone NACK\_STOP that appears.

See the associated values for more information about the contents.

#### ValuNam@escription

- 0x0 NONABYTE contains an ordinary data byte that was received and ACK'd.
- 0x1 STARTSTART condition preceded the ABYTE to start a new transaction. ABYTE contains the 7-bit I2C address plus R/W command bit in the order received on the bus, MSB first.
- 0x2 STOPA STOP condition was received for a transaction including a transfer that addressed this Target. No transfers addressing this Target in that transaction were NACK'd. ABYTE contains no data.
- 0x3 RESTARDeated START condition preceded the ABYTE, extending the current transaction with a new transfer. ABYTE contains the 7-bit I2C address plus R/W command bit in the order received on the bus, MSB first.
- 0x4 NACKBYTE contains an ordinary data byte that was received and NACK'd.

#### ValuNam Description

- 0x5 NACK\_STARTCondition preceded the ABYTE (including repeated START) that was part of a NACK'd transfer. The ABYTE contains the matching I2C address and command bit. The ABYTE was ACK'd, but the rest of the transaction was NACK'ed.
- 0x6 NACK\_tShowtion including a transfer that addressed this Target was ended, but the transaction ended abnormally and/or the transfer was NACK'd. The end can be due to a STOP condition or unexpected events, such as a bus timeout (if enabled). ABYTE contains no data. NACKing can occur for multiple reasons, including a stretch timeout, a SW-directed NACK, or lost arbitration. This signal is a bucket for all these error-type terminations.

Other values are reserved.

#### 2.1348.3 ACQDATA . ABYTE

Address for accepted transaction or acquired byte

#### 2.1349 TXDATA

I2C target transmit data - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0xff

#### 2.1349.1 Fields

{"reg": [{"name": "TXDATA", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config":

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:8 |      |       |        | Reserved    |
| 7:0  | WO   | 0x0   | TXDATA |             |

# 2.1350 HOST\_TIMEOUT\_CTRL

I2C host clock generation timeout value (in units of input clock frequency).

In an active transaction in Target-Mode, if the Controller ceases to send SCL pulses for this number of cycles then the "host\_timeout" interrupt will be asserted.

In multi-controller monitoring mode,  ${\tt HOST\_TIMEOUT\_CTRL}$  is required to be nonzero to transition out of the initial busy state. Set this CSR to 0 to disable this behaviour. - Offset:  ${\tt Ox60}$  - Reset default:  ${\tt Ox0}$  - Reset mask:  ${\tt Oxfffff}$ 

#### 2.1350.1 Fields

{"reg": [{"name": "HOST\_TIMEOUT\_CTRL", "bits": 20, "attr": ["rw"], "rotate": 0}, {"bits": 12}]

| Bits  | Type | Reset | Name              | Description |
|-------|------|-------|-------------------|-------------|
| 31:20 |      |       |                   | Reserved    |
| 19:0  | rw   | 0x0   | HOST_TIMEOUT_CTRL |             |

# 2.1351 TARGET TIMEOUT CTRL

I2C target internal stretching timeout control. When the target has stretched beyond this time it will send a NACK for incoming data bytes or release SDA for outgoing data bytes. The behavior for the address byte is configurable via CTRL.ACK\_ADDR\_AFTER\_TIMEOUT. Note that the count accumulates stretching time over the course of a transaction. In other words, this is equivalent to the SMBus cumulative target clock extension time. - Offset: 0x64 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1351.1 Fields

{"reg": [{"name": "VAL", "bits": 31, "attr": ["rw"], "rotate": 0}, {"name": "EN", "bits": 1, "

| Bits | Type | Reset  | Name | Description                                                                               |
|------|------|--------|------|-------------------------------------------------------------------------------------------|
| 31   | rw   | 0x0    | EN   | Enable timeout feature and send NACK once the timeout                                     |
| 30:0 | rw   | 0x $0$ | VAL  | has been reached<br>Clock stretching timeout value (in units of input clock<br>frequency) |

# 2.1352 TARGET\_NACK\_COUNT

Number of times the I2C target has NACK'ed a new transaction since the last read of this register. Reading this register clears it. This is useful because when the ACQ FIFO is full the software know that a NACK has occurred, but without this register would not know how many transactions it missed. When it reaches its maximum value it will stay at that value. - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1352.1 Fields

{"reg": [{"name": "TARGET\_NACK\_COUNT", "bits": 8, "attr": ["rc"], "rotate": -90}, {"bits": 24}

| Bits | Type                | Reset | Name              | Description |
|------|---------------------|-------|-------------------|-------------|
| 31:8 |                     |       |                   | Reserved    |
| 7:0  | $\operatorname{rc}$ | 0x0   | TARGET_NACK_COUNT |             |

# 2.1353 TARGET\_ACK\_CTRL

Controls for mid-transfer (N)ACK phase handling - Offset: 0x6c - Reset default: 0x0 - Reset mask: 0x800001ff

#### 2.1353.1 Fields

{"reg": [{"name": "NBYTES", "bits": 9, "attr": ["rw"], "rotate": 0}, {"bits": 22}, {"name": "N

| Bits | Type | Reset | Name     |
|------|------|-------|----------|
| 31   | wo   | x     | NACK     |
| 30:9 |      |       | Reserved |
| 8:0  | rw   | X     | NBYTES   |
|      |      |       |          |

#### 2.1353.2 TARGET ACK CTRL . NACK

When the Target module stretches on the (N)ACK phase of a Write due to TARGET\_ACK\_CTRL.NBYTES being 0, writing a 1 here will cause it to send a NACK.

If software chooses to NACK, note that the NACKing behavior is the same as if a stretch timeout occurred. The rest of the transaction will be NACK'd, including subsequent transfers. For the address byte, the (N)ACK phase of subsequent transfers will follow the behavior specified by CTRL.NACK\_ADDR\_AFTER\_TIMEOUT.

Automatically clears to 0.

### 2.1353.3 TARGET\_ACK\_CTRL . NBYTES

Remaining number of bytes the Target module may ACK automatically.

If CTRL.ACK\_CTRL\_EN is set to 1, the Target module will stretch the clock at the (N)ACK phase of a byte if this CSR is 0, awaiting software's instructions.

At the beginning of each Write transfer, this byte count is reset to 0. Writes to this CSR also are only accepted while the Target module is stretching the clock. The Target module will always ACK its address if the ACQ FIFO has space. For data bytes afterwards, it will stop at the (N)ACK phase and stretch the clock when this CSR is 0. For each data byte that is ACK'd in a transaction, the byte count will decrease by 1.

Note that a full ACQ FIFO can still cause the Target module to halt at the beginning of a new byte. The ACK Control Mode provides an additional synchronization point, during the (N)ACK phase

instead of after. For both cases, TARGET\_TIMEOUT\_CTRL applies, and stretching past the timeout will produce an automatic NACK.

This mode can be used to implement the mid-transfer (N)ACK responses required by various SMBus protocols.

### 2.1354 ACQ\_FIFO\_NEXT\_DATA

The data byte pending to be written to the ACQ FIFO.

This CSR is only valid while the Target module is stretching in the (N)ACK phase, indicated by STATUS.ACK\_CTRL\_STRETCH. It is intended to be used with ACK Control Mode, so software may check the current byte. - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0xff

#### 2.1354.1 Fields

{"reg": [{"name": "ACQ\_FIFO\_NEXT\_DATA", "bits": 8, "attr": ["ro"], "rotate": -90}, {"bits": 24]

| Bits | Type | Reset | Name               | Description |
|------|------|-------|--------------------|-------------|
| 31:8 |      |       |                    | Reserved    |
| 7:0  | ro   | x     | ACQ_FIFO_NEXT_DATA |             |

### 2.1355 HOST NACK HANDLER TIMEOUT

Timeout in Host-Mode for an unhandled NACK before hardware automatically ends the transaction. (in units of input clock frequency)

If an active Controller-Transmitter transfer receives a NACK from the Target, the CONTROLLER\_EVENTS.NACK bit is set. In turn, this causes the Controller FSM to halt awaiting software intervention, and the 'controller\_halt' interrupt may assert. Software must clear the CONTROLLER\_EVENTS.NACK bit to allow the state machine to continue, typically after clearing out the FMTFIFO to start a new transfer. While halted, the active transaction is not ended (no STOP (P) condition is created), and the block asserts SCL and leaves SDA released.

This timeout can be used to automatically produce a STOP condition, whether as a backstop for slow software responses (longer timeout) or as a convenience (short timeout). If the timeout expires, the Controller FSM will issue a STOP (P) condition on the bus to end the active transaction. Additionally, the CONTROLLER\_EVENTS.UNHANDLED\_NACK\_TIMEOUT bit is set to alert software, and the FSM will return to the idle state and halt until the bit is cleared.

The enable bit must be set for this feature to operate. - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1355.1 Fields

{"reg": [{"name": "VAL", "bits": 31, "attr": ["rw"], "rotate": 0}, {"name": "EN", "bits": 1, "attr": ["rw"], "bits": ["rw"], "bits":

| Bits       | Type     | Reset      | Name      | Description                                                                          |
|------------|----------|------------|-----------|--------------------------------------------------------------------------------------|
| 31<br>30:0 | rw<br>rw | 0x0<br>0x0 | EN<br>VAL | Timeout enable<br>Unhandled NAK timeout value (in units of input clock<br>frequency) |

# 2.1356 CONTROLLER\_EVENTS

Latched events that explain why the controller halted.

Any bits that are set must be written (with a 1) to clear the CONTROLLER\_HALT interrupt. - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0xf

#### 2.1356.1 Fields

{"reg": [{"name": "NACK", "bits": 1, "attr": ["rw1c"], "rotate": -90}, {"name": "UNHANDLED\_NAC

| Bits | Type | Reset | Name       | Description                                                 |
|------|------|-------|------------|-------------------------------------------------------------|
| 31:4 |      |       |            | Reserved                                                    |
| 3    | rw1c | 0x0   | ARBITRATIO | ON_HostSMode active transaction has terminated due to lost  |
|      |      |       |            | arbitration.                                                |
| 2    | rw1c | 0x0   | BUS_TIMEO  | WITHost-Mode active transaction has terminated due to a bus |
|      |      |       |            | timeout activated by TIMEOUT_CTRL.                          |
| 1    | rw1c | 0x0   | UNHANDLEI  | DA NHACHMOHEARONE Transaction has been ended by the         |
|      |      |       |            | HOST_NACK_HANDLER_TIMEOUT mechanism.                        |
| 0    | rw1c | 0x0   | NACK       | Received an unexpected NACK                                 |

# 2.1357 TARGET\_EVENTS

Latched events that can cause the target module to stretch the clock at the beginning of a read transfer.

These events cause TX FIFO-related stretching even when the TX FIFO has data available. Any bits that are set must be written (with a 1) to clear the tx\_stretch interrupt.

This CSR serves as a gate to prevent the Target module from responding to a read command with unrelated, leftover data. - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0x7

#### 2.1357.1 Fields

```
{"reg": [{"name": "TX_PENDING", "bits": 1, "attr": ["rw1c"], "rotate": -90}, {"name": "BUS_TIM
```

| Bits | Type | Reset | Name             |
|------|------|-------|------------------|
| 31:3 |      |       | Reserved         |
| 2    | rw1c | 0x0   | ARBITRATION_LOST |
| 1    | rw1c | 0x0   | BUS_TIMEOUT      |
| 0    | rw1c | 0x0   | TX_PENDING       |

# 2.1357.2 TARGET\_EVENTS . ARBITRATION\_LOST

A Target-Mode read transfer has terminated due to lost arbitration.

#### 2.1357.3 TARGET\_EVENTS . BUS\_TIMEOUT

A Target-Mode read transfer has terminated due to a bus timeout activated by TIMEOUT\_CTRL.

# 2.1357.4 TARGET\_EVENTS . TX\_PENDING

A new Target-Mode read transfer has arrived that addressed this target.

This bit is used by software to confirm the release of the contents in the TX FIFO. If the contents do not apply, software should first reset the TX FIFO, then load it with the correct data, then clear this bit.

Optionally enabled by CTRL.TX\_STRETCH\_CTRL\_EN.

# ${\bf 2.1358 \quad integer\_cluster \ / \ doc \ / \ pulp\_cluster\_peripherals\_memory\_map.md}$

# 2.1359 PULP Cluster Peripheral Memory Map

This document describes the memory-mapped peripheral devices accessible from the PULP cluster through the peripheral interconnect slave port.

#### 2.1360 Base Address

• Cluster Base Address: 0x5000\_0000

• Peripheral Offset: 0x0020\_0000

• External Offset: 0x0040\_0000

#### Cluster Peripheral Base Address:

 $0x5020\_0000 - 0x5040\_0000 (2 MiB region)$ 

# 2.1361 Peripheral Layout

| Peripheral          | ID  | Offset (from Peripheral Base) | Address Range                 |
|---------------------|-----|-------------------------------|-------------------------------|
| EOC                 | 0   | 0x0000                        | 0x5020_0000 - 0x5020_03FF     |
| Timer               | 1   | 0x0400                        | $0x5020\_0400 - 0x5020\_07FF$ |
| Event Unit (also 3) | 2/3 | 0x0800                        | $0x5020\_0800 - 0x5020\_0FFF$ |
| HWPE                | 4   | 0x1000                        | $0x5020\_1000 - 0x5020\_13FF$ |
| ICache Controller   | 5   | 0x1400                        | $0x5020\_1400 - 0x5020\_17FF$ |
| DMA (Cluster)       | 6   | 0x1800                        | $0x5020\_1800 - 0x5020\_1BFF$ |
| DMA (Fabric Ctrl)   | 7   | 0x1C00                        | $0x5020\_1C00 - 0x5020\_1FFF$ |
| HMR Unit            | 8   | 0x2000                        | $0x5020\_2000 - 0x5020\_23FF$ |
| External            | 9   | 0x2400                        | $0x5020\_2400 - 0x5020\_27FF$ |
| Error Unit          | 10  | 0x2800                        | 0x5020_2800 - 0x5020_2BFF     |

# 2.1362 Address Mapping Summary

| Region                  | Index         | Start Address              | End Address                | Notes                                              |
|-------------------------|---------------|----------------------------|----------------------------|----------------------------------------------------|
| TCDM                    | 0             | 0x5000_0000                | 0x5000_0000<br>+ TCDM_SIZE | Tightly Coupled Data Memory                        |
| Peripherals<br>External | $\frac{1}{2}$ | 0x5020_0000<br>0x5040_0000 | 0x5040_0000<br>0xFFFF_FFFF | Cluster Peripheral Region<br>Access beyond cluster |
| Below Cluster           | 3             | 0x0000_0000                | 0x5000_0000                | Not cluster-related                                |

# 2.1363 irq\_router / doc / registers.md

# 2.1364 Summary

| Name                       | Offset | Length | Description                               |
|----------------------------|--------|--------|-------------------------------------------|
| irq_router.IRQ_TARGET_MASK | 0x0    | 4      | Target selection bitmask control register |

# $2.1365 \quad IRQ\_TARGET\_MASK$

Target selection bitmask control register - Offset: 0x0 - Reset default: 0x1 - Reset mask: 0xffffffff

### 2.1365.1 Fields

 ${"reg": [{"name": "mask", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "feed of the configuration of the configu$ 

| Bits | Type | Reset | Name | Description                                                                                               |
|------|------|-------|------|-----------------------------------------------------------------------------------------------------------|
| 31:0 | rw   | 0x1   | mask | Target selection bitmask control register for single interrupt line. Reflects interrupt line logic level. |

## $2.1366 \quad l2\_ecc\_config\ /\ doc\ /\ registers.md$

## 2.1367 Summary

| Name                                  | Offset | Length | Description                   |
|---------------------------------------|--------|--------|-------------------------------|
| ECC_manager.mismatch_count            | 0x0    | 4      | Correctable mismatches caught |
|                                       |        |        | by ecc on access              |
| ECC_manager.scrub_interval            | 0x4    | 4      | Interval between scrubs       |
| ECC_manager.scrub_fix_count           | 0x8    | 4      | Correctable mismatches caught |
|                                       |        |        | by ecc on scrub               |
| ECC_manager.scrub_uncorrectable_count | 0xc    | 4      | Uncorrectable mismatches      |
|                                       |        |        | caught by ecc on scrub        |
| ECC_manager.write_mask_data_n         | 0x10   | 4      | Testing: Inverted write mask  |
|                                       |        |        | for data bits                 |
| ECC_manager.write_mask_ecc_n          | 0x14   | 4      | Testing: Inverted write mask  |
| _ 3 2                                 |        |        | for ECC bits                  |

### 2.1368 mismatch\_count

Correctable mismatches caught by ecc on access - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1368.1 Fields

 $\{"reg": [\{"name": "correctable\_mismatches", "bits": 32, "attr": ["rw0c"], "rotate": 0\}], "configure for the configuration of the con$ 

| Bits | Type | Reset | Name        | Description                                        |
|------|------|-------|-------------|----------------------------------------------------|
| 31:0 | rw0c | 0x0   | correctable | _mismatchesCorrectable mismatches caught by ecc on |
|      |      |       |             | access                                             |

### 2.1369 scrub\_interval

Interval between scrubs - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1369.1 Fields

{"reg": [{"name": "scrub\_interval", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"land

| Bits | Type | Reset | Name              | Description             |
|------|------|-------|-------------------|-------------------------|
| 31:0 | rw   | 0x0   | $scrub\_interval$ | Interval between scrubs |

## 2.1370 scrub\_fix\_count

Correctable mismatches caught by ecc on scrub - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1370.1 Fields

{"reg": [{"name": "correctable\_mismatches", "bits": 32, "attr": ["rw0c"], "rotate": 0}], "conf

| Bits | Type | Reset | Name        | Description                                               |
|------|------|-------|-------------|-----------------------------------------------------------|
| 31:0 | rw0c | 0x0   | correctable | _mismatches Correctable mismatches caught by ecc on scrub |

## ${\bf 2.1371 \quad scrub\_uncorrectable\_count}$

Uncorrectable mismatches caught by ecc on scrub - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1371.1 Fields

{"reg": [{"name": "uncorrectable\_mismatches", "bits": 32, "attr": ["rw0c"], "rotate": 0}], "co

| Bits | Type | Reset | Name Description                        |              |
|------|------|-------|-----------------------------------------|--------------|
| 31:0 | rw0c | 0x0   | uncorrectable_mismatches ca<br>on scrub | aught by ecc |

## 2.1372 write\_mask\_data\_n

Testing: Inverted write mask for data bits - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1372.1 Fields

{"reg": [{"name": "write\_mask\_data\_n", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {""

| Bits | Type | Reset | Name      | Description                                         |
|------|------|-------|-----------|-----------------------------------------------------|
| 31:0 | rw   | 0x0   | write_mas | k_data_n Testing: Inverted write mask for data bits |

## 2.1373 write\_mask\_ecc\_n

Testing: Inverted write mask for ECC bits - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0x7f

#### **2.1373.1** Fields

{"reg": [{"name": "write\_mask\_ecc\_n", "bits": 7, "attr": ["rw"], "rotate": -90}, {"bits": 25}]

| Bits | Type | Reset | Name                  | Description                                 |
|------|------|-------|-----------------------|---------------------------------------------|
| 31:7 |      |       |                       | Reserved                                    |
| 6:0  | rw   | 0x0   | $write\_mask\_ecc\_r$ | a Testing: Inverted write mask for ECC bits |

## 2.1374 mailbox / doc / registers.md

## 2.1375 Summary

| Name                 | Offset | Length | Description                                 |
|----------------------|--------|--------|---------------------------------------------|
| mailbox.IRQ_SND_STAT | 0x0    | 4      | Sender interrupt status register            |
| mailbox.IRQ_SND_SET  | 0x4    | 4      | Sender interrupt set register               |
| mailbox.IRQ_SND_CLR  | 0x8    | 4      | Sender interrupt clear register             |
| mailbox.IRQ_SND_EN   | 0xc    | 4      | Sender interrupt enable register            |
| mailbox.IRQ_RCV_STAT | 0x40   | 4      | Receiver interrupt status register          |
| mailbox.IRQ_RCV_SET  | 0x44   | 4      | Receiver interrupt set register             |
| mailbox.IRQ_RCV_CLR  | 0x48   | 4      | Receiver interrupt clear register           |
| mailbox.IRQ_RCV_EN   | 0x4c   | 4      | Receiver interrupt enable register          |
| mailbox.LETTER0      | 0x80   | 4      | Memory region 0 to put a message or pointer |
| mailbox.LETTER1      | 0x84   | 4      | Memory region 1 to put a message or pointer |

## 2.1376 IRQ\_SND\_STAT

Sender interrupt status register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1376.1 Fields

{"reg": [{"name": "stat", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "reserved", "bits"

| Bits | Type     | Reset  | Name             | Description                                                                                           |
|------|----------|--------|------------------|-------------------------------------------------------------------------------------------------------|
| 31:1 | ro<br>ro | X<br>X | reserved<br>stat | reserved Sender side interrupt status. Receiver confirms letter. Reflects interrupt line logic level. |

## 2.1377 IRQ\_SND\_SET

Sender interrupt set register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1377.1 Fields

{"reg": [{"name": "set", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "reserved", "bits"

| Bits | Type | Reset | Name     | Description                                                   |
|------|------|-------|----------|---------------------------------------------------------------|
| 31:1 | ro   | x     | reserved | reserved Sender side interrupt set. Receiver confirms letter. |
| 0    | wo   | x     | set      |                                                               |

### 2.1378 IRQ\_SND\_CLR

Sender interrupt clear register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1378.1 Fields

 ${"reg": [{"name": "clr", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "reserved", "bits": 1, "attr": ["wo"], "bits": ["wo"], "bi$ 

| Bits | Type | Reset | Name     | Description                                                     |
|------|------|-------|----------|-----------------------------------------------------------------|
| 31:1 | ro   | x     | reserved | reserved Sender side interrupt clear. Receiver confirms letter. |
| 0    | wo   | x     | clr      |                                                                 |

## 2.1379 IRQ\_SND\_EN

Sender interrupt enable register - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.1379.1 Fields

 ${"reg": [{"name": "en", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "reserved", "bits"}}$ 

| Bits      | Type     | Reset     | Name           | Description                                                      |
|-----------|----------|-----------|----------------|------------------------------------------------------------------|
| 31:1<br>0 | ro<br>rw | 0x0 $0x0$ | reserved<br>en | reserved Sender side interrupt enable. Receiver confirms letter. |

## 2.1380 IRQ\_RCV\_STAT

Receiver interrupt status register - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1380.1 Fields

{"reg": [{"name": "stat", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "reserved", "bit

| Bits | Type | Reset | Name    | Description                                                       |
|------|------|-------|---------|-------------------------------------------------------------------|
| 31:1 | ro   | X     | reserve | dreserved                                                         |
| 0    | ro   | X     | stat    | Receiver side interrupt status. Sender notifies receiver of a new |
|      |      |       |         | letter arriving. Reflects interrupt line logic level.             |

## 2.1381 IRQ\_RCV\_SET

Receiver interrupt set register - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1381.1 Fields

{"reg": [{"name": "set", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "reserved", "bits

| Bits | Type     | Reset  | Name            | Description                                                                              |
|------|----------|--------|-----------------|------------------------------------------------------------------------------------------|
| 31:1 | ro<br>wo | X<br>X | reserved<br>set | reserved Receiver side interrupt set. Sender notifies receiver of a new letter arriving. |

## 2.1382 IRQ\_RCV\_CLR

Receiver interrupt clear register - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1382.1 Fields

{"reg": [{"name": "clr", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "reserved", "bits

| Bits | Type | Reset | Name     | Description                                                                                |
|------|------|-------|----------|--------------------------------------------------------------------------------------------|
| 31:1 | ro   | X     | reserved | reserved Receiver side interrupt clear. Sender notifies receiver of a new letter arriving. |
| 0    | wo   | X     | clr      |                                                                                            |

## 2.1383 IRQ\_RCV\_EN

Receiver interrupt enable register - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1383.1 Fields

{"reg": [{"name": "en", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "reserved", "bits"

| Bits | Type | Reset | Name     | Description                                                                                 |
|------|------|-------|----------|---------------------------------------------------------------------------------------------|
| 31:1 | ro   | 0x0   | reserved | reserved Receiver side interrupt enable. Sender notifies receiver of a new letter arriving. |
| 0    | rw   | 0x0   | en       |                                                                                             |

### 2.1384 LETTER0

Memory region 0 to put a message or pointer - Offset: 0x80 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1384.1 Fields

{"reg": [{"name": "LETTERO", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1,

| Bits | Type | Reset | Name    | Description |
|------|------|-------|---------|-------------|
| 31:0 | rw   | 0x0   | LETTER0 |             |

#### 2.1385 LETTER1

Memory region 1 to put a message or pointer - Offset: 0x84 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1385.1 Fields

 ${"reg": [{"name": "LETTER1", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "config": {"lanes$ 

| Bits | Type | Reset | Name    | Description |
|------|------|-------|---------|-------------|
| 31:0 | rw   | 0x0   | LETTER1 |             |

# $2.1386 \hspace{0.1in} plic \hspace{0.1in} / \hspace{0.1in} doc \hspace{0.1in} / \hspace{0.1in} registers.md$

# 2.1387 Summary

| Name               | Offset | Length | Description                  |
|--------------------|--------|--------|------------------------------|
| rv_plic.PRIO0      | 0x0    | 4      | Interrupt Source 0 Priority  |
| rv_plic.PRIO1      | 0x4    | 4      | Interrupt Source 1 Priority  |
| rv_plic.PRIO2      | 0x8    | 4      | Interrupt Source 2 Priority  |
| rv_plic.PRIO3      | 0xc    | 4      | Interrupt Source 3 Priority  |
| rv_plic.PRIO4      | 0x10   | 4      | Interrupt Source 4 Priority  |
| rv_plic.PRIO5      | 0x14   | 4      | Interrupt Source 5 Priority  |
| rv_plic.PRI06      | 0x18   | 4      | Interrupt Source 6 Priority  |
| rv_plic.PRI07      | 0x1c   | 4      | Interrupt Source 7 Priority  |
| rv_plic.PRIO8      | 0x20   | 4      | Interrupt Source 8 Priority  |
| rv_plic.PRIO9      | 0x24   | 4      | Interrupt Source 9 Priority  |
| $rv\_plic.PRIO10$  | 0x28   | 4      | Interrupt Source 10 Priority |
| rv_plic.PRIO11     | 0x2c   | 4      | Interrupt Source 11 Priority |
| rv_plic.PRIO12     | 0x30   | 4      | Interrupt Source 12 Priority |
| rv_plic.PRIO13     | 0x34   | 4      | Interrupt Source 13 Priority |
| rv_plic.PRIO14     | 0x38   | 4      | Interrupt Source 14 Priority |
| rv_plic.PRIO15     | 0x3c   | 4      | Interrupt Source 15 Priority |
| rv_plic.PRIO16     | 0x40   | 4      | Interrupt Source 16 Priority |
| rv_plic.PRIO17     | 0x44   | 4      | Interrupt Source 17 Priority |
| rv_plic.PRIO18     | 0x48   | 4      | Interrupt Source 18 Priority |
| rv_plic.PRIO19     | 0x4c   | 4      | Interrupt Source 19 Priority |
| $rv\_plic.PRIO20$  | 0x50   | 4      | Interrupt Source 20 Priority |
| rv_plic.PRIO21     | 0x54   | 4      | Interrupt Source 21 Priority |
| $rv\_plic.PRIO22$  | 0x58   | 4      | Interrupt Source 22 Priority |
| rv_plic.PRIO23     | 0x5c   | 4      | Interrupt Source 23 Priority |
| rv_plic.PRIO24     | 0x60   | 4      | Interrupt Source 24 Priority |
| rv_plic.PRIO25     | 0x64   | 4      | Interrupt Source 25 Priority |
| rv_plic.PRIO26     | 0x68   | 4      | Interrupt Source 26 Priority |
| rv_plic.PRIO27     | 0x6c   | 4      | Interrupt Source 27 Priority |
| rv_plic.PRIO28     | 0x70   | 4      | Interrupt Source 28 Priority |
| $rv\_plic.$ PRIO29 | 0x74   | 4      | Interrupt Source 29 Priority |
| rv_plic.PRIO30     | 0x78   | 4      | Interrupt Source 30 Priority |
| rv_plic.PRIO31     | 0x7c   | 4      | Interrupt Source 31 Priority |

| Name                   | Offset    | Length | Description                                    |
|------------------------|-----------|--------|------------------------------------------------|
| rv_plic.IP             | 0x1000    | 4      | Interrupt Pending                              |
| rv_plic.IEO            | 0x2000    | 4      | Interrupt Enable for Target 0                  |
| rv_plic.THRESHOLDO     | 0x200000  | 4      | Threshold of priority for Target 0             |
| rv_plic.CCO            | 0x200004  | 4      | Claim interrupt by read, complete interrupt by |
|                        |           |        | write for Target 0.                            |
| rv_plic.MSIPO          | 0x4000000 | 0 4    | msip for Hart 0.                               |
| $rv\_plic.ALERT\_TEST$ | 0x4004000 | 0 4    | Alert Test Register.                           |

### 2.1388 PRIO0

Interrupt Source 0 Priority - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x7

### 2.1388.1 Fields

{"reg": [{"name": "PRIOO", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO0 |             |

## 2.1389 PRIO1

Interrupt Source 1 Priority - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x7

## 2.1389.1 Fields

{"reg": [{"name": "PRIO1", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO1 |             |

### 2.1390 PRIO2

Interrupt Source 2 Priority - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x7

### 2.1390.1 Fields

 ${"reg": [{"name": "PRIO2", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config": ["reg": ["reg": ["reg": -90], ["bits": 29]], "config": ["reg": ["reg": -90], ["bits": 29]], "config": ["reg": -90]], "config": ["reg": -90]]$ 

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO2 |             |

### 2.1391 PRIO3

Interrupt Source 3 Priority - Offset: Oxc - Reset default: Ox0 - Reset mask: Ox7

#### 2.1391.1 Fields

{"reg": [{"name": "PRIO3", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO3 |             |

## 2.1392 PRIO4

Interrupt Source 4 Priority - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0x7

### 2.1392.1 Fields

{"reg": [{"name": "PRIO4", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO4 |             |

### 2.1393 PRIO5

Interrupt Source 5 Priority - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0x7

### 2.1393.1 Fields

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO5 |             |

### 2.1394 PRIO6

Interrupt Source 6 Priority - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1394.1 Fields

{"reg": [{"name": "PRIO6", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO6 |             |

### 2.1395 PRIO7

Interrupt Source 7 Priority - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0x7

### 2.1395.1 Fields

{"reg": [{"name": "PRIO7", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO7 |             |

#### 2.1396 PRIO8

Interrupt Source 8 Priority - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x7

### 2.1396.1 Fields

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO8 |             |

### 2.1397 PRIO9

Interrupt Source 9 Priority - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1397.1 Fields

{"reg": [{"name": "PRIO9", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config":

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:3 |      |       |       | Reserved    |
| 2:0  | rw   | 0x0   | PRIO9 |             |

#### 2.1398 PRIO10

Interrupt Source 10 Priority - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0x7

### 2.1398.1 Fields

{"reg": [{"name": "PRIO10", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO10 |             |

#### 2.1399 PRIO11

Interrupt Source 11 Priority - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0x7

### 2.1399.1 Fields

{"reg": [{"name": "PRIO11", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO11 |             |

### 2.1400 PRIO12

Interrupt Source 12 Priority - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1400.1 Fields

{"reg": [{"name": "PRIO12", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO12 |             |

## 2.1401 PRIO13

Interrupt Source 13 Priority - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0x7

### 2.1401.1 Fields

{"reg": [{"name": "PRIO13", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO13 |             |

#### 2.1402 PRIO14

Interrupt Source 14 Priority - Offset: 0x38 - Reset default: 0x0 - Reset mask: 0x7

### 2.1402.1 Fields

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO14 |             |

## 2.1403 PRIO15

Interrupt Source 15 Priority - Offset: 0x3c - Reset default: 0x0 - Reset mask: 0x7

#### 2.1403.1 Fields

{"reg": [{"name": "PRIO15", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO15 |             |

## 2.1404 PRIO16

Interrupt Source 16 Priority - Offset: 0x40 - Reset default: 0x0 - Reset mask: 0x7

### 2.1404.1 Fields

{"reg": [{"name": "PRIO16", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO16 |             |

#### 2.1405 PRIO17

Interrupt Source 17 Priority - Offset: 0x44 - Reset default: 0x0 - Reset mask: 0x7

### 2.1405.1 Fields

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO17 |             |

### 2.1406 PRIO18

Interrupt Source 18 Priority - Offset: 0x48 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1406.1 Fields

{"reg": [{"name": "PRIO18", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO18 |             |

#### 2.1407 PRIO19

Interrupt Source 19 Priority - Offset: 0x4c - Reset default: 0x0 - Reset mask: 0x7

### 2.1407.1 Fields

{"reg": [{"name": "PRIO19", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO19 |             |

#### 2.1408 PRIO20

Interrupt Source 20 Priority - Offset: 0x50 - Reset default: 0x0 - Reset mask: 0x7

### 2.1408.1 Fields

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO20 |             |

### 2.1409 PRIO21

Interrupt Source 21 Priority - Offset: 0x54 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1409.1 Fields

{"reg": [{"name": "PRIO21", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO21 |             |

### 2.1410 PRIO22

Interrupt Source 22 Priority - Offset: 0x58 - Reset default: 0x0 - Reset mask: 0x7

### 2.1410.1 Fields

{"reg": [{"name": "PRIO22", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO22 |             |

### 2.1411 PRIO23

Interrupt Source 23 Priority - Offset: 0x5c - Reset default: 0x0 - Reset mask: 0x7

### 2.1411.1 Fields

{"reg": [{"name": "PRIO23", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO23 |             |

### 2.1412 PRIO24

Interrupt Source 24 Priority - Offset: 0x60 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1412.1 Fields

{"reg": [{"name": "PRIO24", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO24 |             |

#### 2.1413 PRIO25

Interrupt Source 25 Priority - Offset: 0x64 - Reset default: 0x0 - Reset mask: 0x7

### 2.1413.1 Fields

{"reg": [{"name": "PRIO25", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO25 |             |

### 2.1414 PRIO26

Interrupt Source 26 Priority - Offset: 0x68 - Reset default: 0x0 - Reset mask: 0x7

### 2.1414.1 Fields

{"reg": [{"name": "PRIO26", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO26 |             |

### 2.1415 PRIO27

Interrupt Source 27 Priority - Offset: 0x6c - Reset default: 0x0 - Reset mask: 0x7

#### 2.1415.1 Fields

{"reg": [{"name": "PRIO27", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO27 |             |

### 2.1416 PRIO28

Interrupt Source 28 Priority - Offset: 0x70 - Reset default: 0x0 - Reset mask: 0x7

### 2.1416.1 Fields

{"reg": [{"name": "PRIO28", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO28 |             |

#### 2.1417 PRIO29

Interrupt Source 29 Priority - Offset: 0x74 - Reset default: 0x0 - Reset mask: 0x7

### 2.1417.1 Fields

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO29 |             |

### 2.1418 PRIO30

Interrupt Source 30 Priority - Offset: 0x78 - Reset default: 0x0 - Reset mask: 0x7

#### 2.1418.1 Fields

{"reg": [{"name": "PRI030", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO30 |             |

### 2.1419 PRIO31

Interrupt Source 31 Priority - Offset: 0x7c - Reset default: 0x0 - Reset mask: 0x7

### 2.1419.1 Fields

{"reg": [{"name": "PRIO31", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "config"

| Bits | Type | Reset | Name   | Description |
|------|------|-------|--------|-------------|
| 31:3 |      |       |        | Reserved    |
| 2:0  | rw   | 0x0   | PRIO31 |             |

#### 2.1420 IP

Interrupt Pending - Offset: 0x1000 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1420.1 Fields

| D.1  |            | D 4   | NT.      | D : '.                      |
|------|------------|-------|----------|-----------------------------|
| Bits | Type       | Reset | Name     | Description                 |
| 31   | ro         | 0x0   | P_31     | Interrupt Pending of Source |
| 30   | ro         | 0x0   | P_30     | Interrupt Pending of Source |
| 29   | ro         | 0x0   | P_29     | Interrupt Pending of Source |
| 28   | ro         | 0x0   | P_28     | Interrupt Pending of Source |
| 27   | $_{ m ro}$ | 0x0   | $P_{27}$ | Interrupt Pending of Source |
| 26   | $_{ m ro}$ | 0x0   | P_26     | Interrupt Pending of Source |
| 25   | $_{ m ro}$ | 0x0   | $P_{25}$ | Interrupt Pending of Source |
| 24   | ro         | 0x0   | P_24     | Interrupt Pending of Source |
| 23   | ro         | 0x0   | P_23     | Interrupt Pending of Source |
| 22   | ro         | 0x0   | P_22     | Interrupt Pending of Source |
| 21   | $_{ m ro}$ | 0x0   | P_21     | Interrupt Pending of Source |
| 20   | ro         | 0x0   | P_20     | Interrupt Pending of Source |
| 19   | $_{ m ro}$ | 0x0   | P_19     | Interrupt Pending of Source |
| 18   | $_{ m ro}$ | 0x0   | P_18     | Interrupt Pending of Source |
| 17   | $_{ m ro}$ | 0x0   | P_17     | Interrupt Pending of Source |
| 16   | ro         | 0x0   | P_16     | Interrupt Pending of Source |
| 15   | ro         | 0x0   | P_15     | Interrupt Pending of Source |
| 14   | ro         | 0x0   | P_14     | Interrupt Pending of Source |
| 13   | ro         | 0x0   | P_13     | Interrupt Pending of Source |
| 12   | $_{ m ro}$ | 0x0   | P_12     | Interrupt Pending of Source |
| 11   | $_{ m ro}$ | 0x0   | P_11     | Interrupt Pending of Source |
| 10   | $_{ m ro}$ | 0x0   | P_10     | Interrupt Pending of Source |
| 9    | ro         | 0x0   | P_9      | Interrupt Pending of Source |
| 8    | ro         | 0x0   | P_8      | Interrupt Pending of Source |
| 7    | ro         | 0x0   | P_7      | Interrupt Pending of Source |
| 6    | ro         | 0x0   | P_6      | Interrupt Pending of Source |
| 5    | ro         | 0x0   | P_5      | Interrupt Pending of Source |
| 4    | $_{ m ro}$ | 0x0   | P_4      | Interrupt Pending of Source |
| 3    | $_{ m ro}$ | 0x0   | P_3      | Interrupt Pending of Source |
| 2    | $_{ m ro}$ | 0x0   | $P_2$    | Interrupt Pending of Source |
| 1    | $_{ m ro}$ | 0x0   | P_1      | Interrupt Pending of Source |
| 0    | ro         | 0x0   | P_0      | Interrupt Pending of Source |

## 2.1421 IE0

Interrupt Enable for Target 0 - Offset: 0x2000 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1421.1 Fields

```
{"reg": [{"name": "E_0", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "E_1", "bits": 1,
```

| Bits | Type | Reset | Name                          | Description                |
|------|------|-------|-------------------------------|----------------------------|
| 31   | rw   | 0x0   | E 31                          | Interrupt Enable of Source |
| 30   | rw   | 0x0   | $E_{30}$                      | Interrupt Enable of Source |
| 29   | rw   | 0x0   | $E^{-}29$                     | Interrupt Enable of Source |
| 28   | rw   | 0x0   | $\overline{\mathrm{E}}^{-}28$ | Interrupt Enable of Source |
| 27   | rw   | 0x0   | $E^{-}27$                     | Interrupt Enable of Source |
| 26   | rw   | 0x0   | $E^{-}26$                     | Interrupt Enable of Source |
| 25   | rw   | 0x0   | $E^{-}25$                     | Interrupt Enable of Source |
| 24   | rw   | 0x0   | $E_{24}$                      | Interrupt Enable of Source |
| 23   | rw   | 0x0   | $E^{-}23$                     | Interrupt Enable of Source |
| 22   | rw   | 0x0   | $E_{-}^{-}22$                 | Interrupt Enable of Source |
| 21   | rw   | 0x0   | $E_{-}^{-}21$                 | Interrupt Enable of Source |
| 20   | rw   | 0x0   | $E_20$                        | Interrupt Enable of Source |
| 19   | rw   | 0x0   | E_19                          | Interrupt Enable of Source |
| 18   | rw   | 0x0   | E_18                          | Interrupt Enable of Source |
| 17   | rw   | 0x0   | $E\_17$                       | Interrupt Enable of Source |
| 16   | rw   | 0x0   | $E\_16$                       | Interrupt Enable of Source |
| 15   | rw   | 0x0   | $E\_15$                       | Interrupt Enable of Source |
| 14   | rw   | 0x0   | $E_{-}14$                     | Interrupt Enable of Source |
| 13   | rw   | 0x0   | $E_{-}13$                     | Interrupt Enable of Source |
| 12   | rw   | 0x0   | $E_{-}12$                     | Interrupt Enable of Source |
| 11   | rw   | 0x0   | $E_{-}11$                     | Interrupt Enable of Source |
| 10   | rw   | 0x0   | $E_{-10}$                     | Interrupt Enable of Source |
| 9    | rw   | 0x0   | $E_{\underline{}9}$           | Interrupt Enable of Source |
| 8    | rw   | 0x0   | E_8                           | Interrupt Enable of Source |
| 7    | rw   | 0x0   | $\mathrm{E}\_7$               | Interrupt Enable of Source |
| 6    | rw   | 0x0   | $E\_6$                        | Interrupt Enable of Source |
| 5    | rw   | 0x0   | $E\_5$                        | Interrupt Enable of Source |
| 4    | rw   | 0x0   | $E\_4$                        | Interrupt Enable of Source |
| 3    | rw   | 0x0   | $E_3$                         | Interrupt Enable of Source |
| 2    | rw   | 0x0   | $E\_2$                        | Interrupt Enable of Source |
| 1    | rw   | 0x0   | $E\_1$                        | Interrupt Enable of Source |
| 0    | rw   | 0x0   | E_0                           | Interrupt Enable of Source |

## 2.1422 THRESHOLD0

Threshold of priority for Target 0 - Offset: 0x200000 - Reset default: 0x0 - Reset mask: 0x7

## 2.1422.1 Fields

{"reg": [{"name": "THRESHOLDO", "bits": 3, "attr": ["rw"], "rotate": -90}, {"bits": 29}], "con

| Bits | Type | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:3 |      |       |      | Reserved    |

| Bits | Type | Reset | Name       | Description |
|------|------|-------|------------|-------------|
| 2:0  | rw   | 0x0   | THRESHOLD0 |             |

### 2.1423 CC0

Claim interrupt by read, complete interrupt by write for Target 0. Value read/written is interrupt ID. Reading a value of 0 means no pending interrupts. - Offset: 0x200004 - Reset default: 0x0 - Reset mask: 0x1f

#### 2.1423.1 Fields

{"reg": [{"name": "CCO", "bits": 5, "attr": ["rw"], "rotate": 0}, {"bits": 27}], "config": {"language of the configue of the c

| Bits | Type | Reset        | Name | Description |
|------|------|--------------|------|-------------|
| 31:5 |      |              |      | Reserved    |
| 4:0  | rw   | $\mathbf{x}$ | CC0  |             |

#### 2.1424 MSIP0

msip for Hart 0. Write 1 to here asserts software interrupt for Hart msip\_o[0], write 0 to clear. - Offset: 0x4000000 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1424.1 Fields

{"reg": [{"name": "MSIPO", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "config":

| Bits | Type | Reset | Name  | Description                         |
|------|------|-------|-------|-------------------------------------|
| 31:1 |      |       |       | Reserved                            |
| 0    | rw   | 0x0   | MSIP0 | Software Interrupt Pending register |

## 2.1425 ALERT\_TEST

Alert Test Register. - Offset: 0x4004000 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1425.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name           | Description                                        |
|------|------|-------|----------------|----------------------------------------------------|
| 31:1 |      |       |                | Reserved                                           |
| 0    | wo   | X     | $fatal\_fault$ | 'Write 1 to trigger one alert event of this kind.' |

## 2.1426 safety\_island / doc / registers.md

## 2.1427 Summary

| Name                           | Offset | Length | Description                       |
|--------------------------------|--------|--------|-----------------------------------|
| safety_soc_ctrl.bootaddr       | 0x0    | 4      | Core Boot Address                 |
| safety_soc_ctrl.fetchen        | 0x4    | 4      | Core Fetch Enable                 |
| $safety\_soc\_ctrl.corestatus$ | 0x8    | 4      | Core Return Status (return value, |
|                                |        |        | EOC)                              |
| $safety\_soc\_ctrl.bootmode$   | 0xc    | 4      | Core Boot Mode                    |

### 2.1428 bootaddr

Core Boot Address - Offset: 0x0 - Reset default: 0x1a000000 - Reset mask: 0xffffffff

### 2.1428.1 Fields

{"reg": [{"name": "bootaddr", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset      | Name     | Description  |
|------|------|------------|----------|--------------|
| 31:0 | rw   | 0x1a000000 | bootaddr | Boot Address |

#### 2.1429 fetchen

Core Fetch Enable - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1429.1 Fields

 ${"reg": [{"name": "fetchen", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "confige", "confige", "bits": 31}], "confige", "config$ 

| Bits | Type | Reset | Name    | Description  |
|------|------|-------|---------|--------------|
| 31:1 |      |       |         | Reserved     |
| 0    | rw   | 0x0   | fetchen | Fetch Enable |

#### 2.1430 corestatus

Core Return Status (return value, EOC) - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1430.1 Fields

{"reg": [{"name": "core\_status", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes"

| Bits | Type | Reset | Name        | Description                                             |
|------|------|-------|-------------|---------------------------------------------------------|
| 31:0 | rw   | 0x0   | core_status | Core Return Status (EOC(bit[31]) and status(bit[30:0])) |

### 2.1431 bootmode

Core Boot Mode - Offset: 0xc - Reset default: 0x0 - Reset mask: 0x3

### **2.1431.1** Fields

{"reg": [{"name": "bootmode", "bits": 2, "attr": ["rw"], "rotate": -90}, {"bits": 30}], "configure for the configure for

| Bits | Type | Reset | Name     | Description |
|------|------|-------|----------|-------------|
| 31:2 |      |       |          | Reserved    |
| 1:0  | rw   | 0x0   | bootmode | Boot Mode   |

## 2.1432 serial\_link / doc / registers.md

## 2.1433 Summary

| Name                         | Offset | Length Description                                              |
|------------------------------|--------|-----------------------------------------------------------------|
| serial_link.CTRL             | 0x0    | 4 Global clock, isolation and reset control configuration       |
| serial_link.ISOLATED         | 0x4    | 4 Isolation status of AXI ports                                 |
| serial_link.TX_PHY_CLK_DIV_0 | 0x8    | 4 Holds clock divider factor for forwarded clock of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_1 | 0xc    | 4 Holds clock divider factor for forwarded clock of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_2 | 0x10   | 4 Holds clock divider factor for forwarded clock of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_3 | 0x14   | 4 Holds clock divider factor for forwarded clock of the TX Phys |

| Name                          | Offset | Length Des | cription                                                |
|-------------------------------|--------|------------|---------------------------------------------------------|
| serial_link.TX_PHY_CLK_DIV_4  | 0x18   |            | ds clock divider factor for forwarded ek of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_5  | 0x1c   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_6  | 0x20   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_7  | 0x24   |            | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_8  | 0x28   | 4 Hol      | ds clock divider factor for forwarded ek of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_9  | 0x2c   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_10 | 0x30   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_11 | 0x34   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_12 | 0x38   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_13 | 0x3c   | 4 Hol      | ds clock divider factor for forwarded ek of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_14 | 0x40   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_15 | 0x44   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_16 | 0x48   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_17 | 0x4c   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_18 | 0x50   |            | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_19 | 0x54   |            | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_20 | 0x58   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_21 | 0x5c   |            | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_22 | 0x60   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_23 | 0x64   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_24 | 0x68   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_25 | 0x6c   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_26 | 0x70   | 4 Hol      | ds clock divider factor for forwarded ck of the TX Phys |

| Name                            | Offset | Length Des | scription                                                |
|---------------------------------|--------|------------|----------------------------------------------------------|
| serial_link.TX_PHY_CLK_DIV_27   | 0x74   |            | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_28   | 0x78   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_29   | 0x7c   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_30   | 0x80   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_31   | 0x84   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_32   | 0x88   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_33   | 0x8c   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_34   | 0x90   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_35   | 0x94   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_36   | 0x98   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_DIV_37   | 0x9c   | 4 Ho       | lds clock divider factor for forwarded ck of the TX Phys |
| serial_link.TX_PHY_CLK_START_0  | 0xa0   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_1  | 0xa4   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_2  | 0xa8   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_3  | 0xac   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_4  | 0xb0   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_5  | 0xb4   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_6  | 0xb8   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_7  | 0 xbc  | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_8  | 0xc0   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_9  | 0xc4   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_10 | 0xc8   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |
| serial_link.TX_PHY_CLK_START_11 | 0xcc   | 4 Co       | ntrols duty cycle and phase of rising ge in TX Phys      |

| Name                            | Offset | Length | Description                                             |
|---------------------------------|--------|--------|---------------------------------------------------------|
| serial_link.TX_PHY_CLK_START_12 | 0xd0   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_13 | 0xd4   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_14 | 0xd8   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_15 | 0 xdc  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_16 | 0xe0   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_17 | 0xe4   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_18 | 0xe8   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_19 | 0xec   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_20 | 0xf0   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_21 | 0xf4   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_22 | 0xf8   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_23 | 0xfc   | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_24 | 0x100  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_25 | 0x104  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_26 | 0x108  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_27 | 0x10c  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_28 | 0x110  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_29 | 0x114  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_30 | 0x118  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_31 | 0x11c  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_32 | 0x120  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_33 | 0x124  | 4      | Controls duty cycle and phase of rising edge in TX Phys |
| serial_link.TX_PHY_CLK_START_34 | 0x128  | 4      | Controls duty cycle and phase of rising edge in TX Phys |

| Name                            | Offset | Length Description                                         |
|---------------------------------|--------|------------------------------------------------------------|
| serial_link.TX_PHY_CLK_START_35 | 0x12c  | 4 Controls duty cycle and phase of rising edge in TX Phys  |
| serial_link.TX_PHY_CLK_START_36 | 0x130  | 4 Controls duty cycle and phase of rising edge in TX Phys  |
| serial_link.TX_PHY_CLK_START_37 | 0x134  | 4 Controls duty cycle and phase of rising edge in TX Phys  |
| serial_link.TX_PHY_CLK_END_0    | 0x138  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_1    | 0x13c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_2    | 0x140  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_3    | 0x144  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_4    | 0x148  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_5    | 0x14c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_6    | 0x150  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_7    | 0x154  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_8    | 0x158  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_9    | 0x15c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_10   | 0x160  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_11   | 0x164  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_12   | 0x168  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_13   | 0x16c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_14   | 0x170  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_15   | 0x174  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_16   | 0x178  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_17   | 0x17c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_18   | 0x180  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_19   | 0x184  | 4 Controls duty cycle and phase of falling edge in TX Phys |

| Name                                 | Offset | Length Description                                         |
|--------------------------------------|--------|------------------------------------------------------------|
| serial_link.TX_PHY_CLK_END_20        | 0x188  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_21        | 0x18c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_22        | 0x190  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_23        | 0x194  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_24        | 0x198  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_25        | 0x19c  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_26        | 0x1a0  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_27        | 0x1a4  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_28        | 0x1a8  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_29        | 0x1ac  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_30        | 0x1b0  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_31        | 0x1b4  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_32        | 0x1b8  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_33        | 0x1bc  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_34        | 0x1c0  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_35        | 0x1c4  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_36        | 0x1c8  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.TX_PHY_CLK_END_37        | 0x1cc  | 4 Controls duty cycle and phase of falling edge in TX Phys |
| serial_link.RAW_MODE_EN              | 0x1d0  | 4 Enables Raw mode                                         |
| serial_link.RAW_MODE_IN_CH_SEL       | 0x1d4  | 4 Receive channel select in RAW mode                       |
| serial_link.RAW_MODE_IN_DATA_VALID_O | 0x1d8  | 4 Mask for valid data in RX FIFOs during RAW mode.         |
| serial_link.RAW_MODE_IN_DATA_VALID_1 | 0x1dc  | 4 Mask for valid data in RX FIFOs during RAW mode.         |
| serial_link.RAW_MODE_IN_DATA         | 0x1e0  | 4 Data received by the selected channel in RAW mode        |

| Name                                 | Offset        | Length Description                                                                           |
|--------------------------------------|---------------|----------------------------------------------------------------------------------------------|
| serial_link.RAW_MODE_OUT_CH_MASK_O   | 0x1e4         | 4 Selects channels to send out data in RAW mode, '1 corresponds to                           |
| serial_link.RAW_MODE_OUT_CH_MASK_1   | 0x1e8         | broadcasting 4 Selects channels to send out data in RAW mode, '1 corresponds to broadcasting |
| serial_link.RAW_MODE_OUT_DATA_FIFO   | 0x1ec         | 4 Data that will be pushed to the RAW mode output FIFO                                       |
| serial_link.RAW_MODE_OUT_DATA_FIFO_C | <b>□®</b> 1f0 | 4 Status and control register for the RAW mode data out FIFO                                 |
| serial_link.RAW_MODE_OUT_EN          | 0x1f4         | 4 Enable transmission of data currently hold in the output FIFO                              |
| serial link.FLOW_CONTROL_FIFO_CLEAR  | 0x1f8         | 4 Clears the flow control Fifo                                                               |
| serial_link.CHANNEL_ALLOC_TX_CFG     | 0x1fc         | 4 Configuration settings for the TX side in<br>the channel allocator                         |
| serial_link.CHANNEL_ALLOC_TX_CH_EN_0 | 0x200         | 4 Channel enable mask for the TX side.                                                       |
| serial_link.CHANNEL_ALLOC_TX_CH_EN_1 | 0x204         | 4 Channel enable mask for the TX side.                                                       |
| serial_link.CHANNEL_ALLOC_TX_CTRL    | 0x208         | 4 Soft clear or force flush the TX side of<br>the channel allocator                          |
| serial_link.CHANNEL_ALLOC_RX_CFG     | 0x20c         | 4 Configuration settings for the RX side in<br>the channel allocator                         |
| serial_link.CHANNEL_ALLOC_RX_CTRL    | 0x210         | 4 Soft clear the RX side of the channel allocator                                            |
| serial_link.CHANNEL_ALLOC_RX_CH_EN_0 | 0x214         | 4 Channel enable mask for the RX side.                                                       |
| serial_link.CHANNEL_ALLOC_RX_CH_EN_1 |               | 4 Channel enable mask for the RX side.                                                       |

### 2.1434 CTRL

Global clock, isolation and reset control configuration - Offset: 0x0 - Reset default: 0x302 - Reset mask: 0x303

## **2.1434.1** Fields

{"reg": [{"name": "clk\_ena", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "reset\_n", "b

| Bits  | Type | Reset | Name            | Description                                          |
|-------|------|-------|-----------------|------------------------------------------------------|
| 31:10 |      |       |                 | Reserved                                             |
| 9     | rw   | 0x1   | axi_out_isola   | ateIsolate AXI master out port. (active-high)        |
| 8     | rw   | 0x1   | $axi_in_isolat$ | e Isolate AXI slave in port. (active-high)           |
| 7:2   |      |       |                 | Reserved                                             |
| 1     | rw   | 0x1   | $reset\_n$      | SW controlled synchronous reset. (active-low)        |
| 0     | rw   | 0x0   | clk_ena         | Clock gate enable for network, link, physical layer. |
|       |      |       |                 | (active-high)                                        |

## 2.1435 ISOLATED

Isolation status of AXI ports - Offset: 0x4 - Reset default: 0x3 - Reset mask: 0x3

### **2.1435.1** Fields

{"reg": [{"name": "axi\_in", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "axi\_out", "bi

| Bits | Type       | Reset | Name       | Description                 |
|------|------------|-------|------------|-----------------------------|
| 31:2 |            |       |            | Reserved                    |
| 1    | $_{ m ro}$ | 0x1   | $axi\_out$ | master out isolation status |
| 0    | ro         | 0x1   | $axi_in$   | slave in isolation status   |

## $2.1436 \quad TX\_PHY\_CLK\_DIV$

Holds clock divider factor for forwarded clock of the TX Phys - Reset default: 0x8 - Reset mask: 0x7ff

#### **2.1436.1** Instances

| Nan                          | Offset |         |           |      |
|------------------------------|--------|---------|-----------|------|
| $\overline{\mathrm{TX}}_{-}$ | _PHY_  | CLK_DI  | V_0       | 0x8  |
| $TX_{-}$                     | _PHY_  | _CLK_DΓ | V_1       | 0xc  |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V\_2$    | 0x10 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_3       | 0x14 |
| $TX_{-}$                     | _PHY_  | _CLKDI  | $V\_4$    | 0x18 |
| $TX_{-}$                     | _PHY_  | _CLKDI  | V_5       | 0x1c |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_6       | 0x20 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_7       | 0x24 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_8       | 0x28 |
| $TX_{-}$                     | _PHY_  | _CLKDI  | V_9       | 0x2c |
| $TX_{-}$                     | _PHY_  | _CLKDI  | V_10      | 0x30 |
| $TX_{-}$                     | _PHY_  | _CLKDI  | V_11      | 0x34 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V_{12}$  | 0x38 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V_{13}$  | 0x3c |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V_{-}14$ | 0x40 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V_{-15}$ | 0x44 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_16      | 0x48 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | $V_{-17}$ | 0x4c |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_18      | 0x50 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_19      | 0x54 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_20      | 0x58 |
| $TX_{-}$                     | _PHY_  | _CLK_DI | V_21      | 0x5c |

| Name              | Offset |
|-------------------|--------|
| TX_PHY_CLK_DIV_22 | 0x60   |
| TX_PHY_CLK_DIV_23 | 0x64   |
| TX_PHY_CLK_DIV_24 | 0x68   |
| TX_PHY_CLK_DIV_25 | 0x6c   |
| TX_PHY_CLK_DIV_26 | 0x70   |
| TX_PHY_CLK_DIV_27 | 0x74   |
| TX_PHY_CLK_DIV_28 | 0x78   |
| TX_PHY_CLK_DIV_29 | 0x7c   |
| TX_PHY_CLK_DIV_30 | 0x80   |
| TX_PHY_CLK_DIV_31 | 0x84   |
| TX_PHY_CLK_DIV_32 | 0x88   |
| TX_PHY_CLK_DIV_33 | 0x8c   |
| TX_PHY_CLK_DIV_34 | 0x90   |
| TX_PHY_CLK_DIV_35 | 0x94   |
| TX_PHY_CLK_DIV_36 | 0x98   |
| TX_PHY_CLK_DIV_37 | 0x9c   |

### **2.1436.2** Fields

{"reg": [{"name": "clk\_divs", "bits": 11, "attr": ["rw"], "rotate": 0}, {"bits": 21}], "config"

| Bits          | Type | Reset | Name     | Description                                   |
|---------------|------|-------|----------|-----------------------------------------------|
| 31:11<br>10:0 | rw   | 0x8   | clk_divs | Reserved<br>Clock division factor of TX clock |

## $2.1437 \quad TX\_PHY\_CLK\_START$

Controls duty cycle and phase of rising edge in TX Phys - Reset default: 0x2 - Reset mask: 0x7ff

### **2.1437.1** Instances

| Name               | Offset |
|--------------------|--------|
| TX_PHY_CLK_START_0 | 0xa0   |
| TX_PHY_CLK_START_1 | 0xa4   |
| TX_PHY_CLK_START_2 | 0xa8   |
| TX_PHY_CLK_START_3 | 0xac   |
| TX_PHY_CLK_START_4 | 0xb0   |
| TX_PHY_CLK_START_5 | 0xb4   |
| TX_PHY_CLK_START_6 | 0xb8   |
| TX_PHY_CLK_START_7 | 0xbc   |
| TX PHY CLK START 8 | 0xc0   |

| Name                | Offset |
|---------------------|--------|
| TX_PHY_CLK_START_9  | 0xc4   |
| TX_PHY_CLK_START_10 | 0xc8   |
| TX_PHY_CLK_START_11 | 0xcc   |
| TX_PHY_CLK_START_12 | 0xd0   |
| TX_PHY_CLK_START_13 | 0xd4   |
| TX_PHY_CLK_START_14 | 0xd8   |
| TX_PHY_CLK_START_15 | 0xdc   |
| TX_PHY_CLK_START_16 | 0xe0   |
| TX_PHY_CLK_START_17 | 0xe4   |
| TX_PHY_CLK_START_18 | 0xe8   |
| TX_PHY_CLK_START_19 | 0 xec  |
| TX_PHY_CLK_START_20 | 0xf0   |
| TX_PHY_CLK_START_21 | 0xf4   |
| TX_PHY_CLK_START_22 | 0xf8   |
| TX_PHY_CLK_START_23 | 0xfc   |
| TX_PHY_CLK_START_24 | 0x100  |
| TX_PHY_CLK_START_25 | 0x104  |
| TX_PHY_CLK_START_26 | 0x108  |
| TX_PHY_CLK_START_27 | 0x10c  |
| TX_PHY_CLK_START_28 | 0x110  |
| TX_PHY_CLK_START_29 | 0x114  |
| TX_PHY_CLK_START_30 | 0x118  |
| TX_PHY_CLK_START_31 | 0x11c  |
| TX_PHY_CLK_START_32 | 0x120  |
| TX_PHY_CLK_START_33 | 0x124  |
| TX_PHY_CLK_START_34 | 0x128  |
| TX_PHY_CLK_START_35 | 0x12c  |
| TX_PHY_CLK_START_36 | 0x130  |
| TX_PHY_CLK_START_37 | 0x134  |

## $\mathbf{2.1437.2} \quad \mathbf{Fields}$

{"reg": [{"name": "clk\_shift\_start", "bits": 11, "attr": ["rw"], "rotate": 0}, {"bits": 21}],

| Bits          | Type | Reset | Name            | Description                                      |
|---------------|------|-------|-----------------|--------------------------------------------------|
| 31:11<br>10:0 | rw   | 0x2   | clk_shift_start | Reserved Positive Edge of divided, shifted clock |

## $2.1438 \quad TX\_PHY\_CLK\_END$

Controls duty cycle and phase of falling edge in TX Phys - Reset default: 0x6 - Reset mask: 0x7ff

## **2.1438.1** Instances

| Name           |                   |                    | Offset |
|----------------|-------------------|--------------------|--------|
| -              |                   |                    |        |
| $TX\_PHY_{-}$  | _CLK_             | $_{ m END}\_0$     | 0x138  |
| $TX\_PHY_{-}$  | _CLK_             | _END_1             | 0x13c  |
| $TX\_PHY_{-}$  | $_{ m CLK}_{ m }$ | $_{ m END}_{ m 2}$ | 0x140  |
| $TX\_PHY_{-}$  | $_{ m CLK}_{ m }$ | $_{\rm END}\_3$    | 0x144  |
| $TX\_PHY_{-}$  | $_{ m CLK}_{ m }$ | _END_4             | 0x148  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | $\_{END}\_5$       | 0x14c  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_6             | 0x150  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_7             | 0x154  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_8             | 0x158  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_9             | 0x15c  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_10            | 0x160  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_11            | 0x164  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_12            | 0x168  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_13            | 0x16c  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_14            | 0x170  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_15            | 0x174  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_16            | 0x178  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_17            | 0x17c  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_18            | 0x180  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_19            | 0x184  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_20            | 0x188  |
| $TX\_PHY\_$    | _CLK_             | _END_21            | 0x18c  |
| $TX\_PHY\_$    | _CLK_             | _END_22            | 0x190  |
| $TX\_PHY_{-}$  | $_{ m CLK}_{ m }$ | _END_23            | 0x194  |
| $TX\_PHY\_$    | _CLK_             | _END_24            | 0x198  |
| $TX\_PHY\_$    | _CLK_             | _END_25            | 0x19c  |
| $TX\_PHY\_$    | _CLK_             | _END_26            | 0x1a0  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_27            | 0x1a4  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_28            | 0x1a8  |
| $TX\_PHY\_$    | _CLK_             | _END_29            | 0x1ac  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_30            | 0x1b0  |
| $TX\_PHY\_$    | _CLK_             | _END_31            | 0x1b4  |
| $TX\_PHY_{\_}$ | $_{ m CLK}_{ m }$ | _END_32            | 0x1b8  |
| TX_PHY_        | _CLK_             | _END_33            | 0x1bc  |
| TX_PHY_        | _CLK_             | _END_34            | 0x1c0  |
| TX_PHY_        | _CLK_             | _END_35            | 0x1c4  |
| TX_PHY_        | _CLK_             | _END_36            | 0x1c8  |
| TX_PHY_        | _CLK_             | _END_37            | 0x1cc  |

## **2.1438.2** Fields

```
{"reg": [{"name": "clk_shift_end", "bits": 11, "attr": ["rw"], "rotate": 0}, {"bits": 21}], "c
```

| Bits          | Type | Reset | Name          | Description                                      |
|---------------|------|-------|---------------|--------------------------------------------------|
| 31:11<br>10:0 | rw   | 0x6   | clk_shift_end | Reserved Negative Edge of divided, shifted clock |

## 2.1439 RAW\_MODE\_EN

Enables Raw mode - Offset: 0x1d0 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1439.1 Fields

{"reg": [{"name": "RAW\_MODE\_EN", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name        | Description |
|------|------|-------|-------------|-------------|
| 31:1 |      |       |             | Reserved    |
| 0    | wo   | 0x0   | RAW_MODE_EN |             |

## 2.1440 RAW\_MODE\_IN\_CH\_SEL

Receive channel select in RAW mode - Offset: 0x1d4 - Reset default: 0x0 - Reset mask: 0x3f

#### 2.1440.1 Fields

{"reg": [{"name": "RAW\_MODE\_IN\_CH\_SEL", "bits": 6, "attr": ["wo"], "rotate": -90}, {"bits": 26]

| Bits | Type | Reset | Name               | Description |
|------|------|-------|--------------------|-------------|
| 31:6 |      |       |                    | Reserved    |
| 5:0  | wo   | 0x0   | RAW_MODE_IN_CH_SEL |             |

### 2.1441 RAW\_MODE\_IN\_DATA\_VALID\_0

Mask for valid data in RX FIFOs during RAW mode. - Offset: 0x1d8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1441.1 Fields

{"reg": [{"name": "RAW\_MODE\_IN\_DATA\_VALID\_0", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "reg": ["ro"], "rotate": -90}, {"name": ["ro"], "rotate": ["ro"], "rota

| Bits | Type | Reset | Name Description          |
|------|------|-------|---------------------------|
| 31   | ro   | X     | RAW_MODE_IN_DATA_VALID_31 |
| 30   | ro   | X     | RAW_MODE_IN_DATA_VALID_30 |
| 29   | ro   | X     | RAW_MODE_IN_DATA_VALID_29 |
| 28   | ro   | X     | RAW_MODE_IN_DATA_VALID_28 |
| 27   | ro   | X     | RAW_MODE_IN_DATA_VALID_27 |
| 26   | ro   | X     | RAW_MODE_IN_DATA_VALID_26 |
| 25   | ro   | X     | RAW_MODE_IN_DATA_VALID_25 |
| 24   | ro   | X     | RAW_MODE_IN_DATA_VALID_24 |
| 23   | ro   | X     | RAW_MODE_IN_DATA_VALID_23 |
| 22   | ro   | X     | RAW_MODE_IN_DATA_VALID_22 |
| 21   | ro   | X     | RAW_MODE_IN_DATA_VALID_21 |
| 20   | ro   | X     | RAW_MODE_IN_DATA_VALID_20 |
| 19   | ro   | X     | RAW_MODE_IN_DATA_VALID_19 |
| 18   | ro   | X     | RAW_MODE_IN_DATA_VALID_18 |
| 17   | ro   | X     | RAW_MODE_IN_DATA_VALID_17 |
| 16   | ro   | X     | RAW_MODE_IN_DATA_VALID_16 |
| 15   | ro   | X     | RAW_MODE_IN_DATA_VALID_15 |
| 14   | ro   | X     | RAW_MODE_IN_DATA_VALID_14 |
| 13   | ro   | X     | RAW_MODE_IN_DATA_VALID_13 |
| 12   | ro   | X     | RAW_MODE_IN_DATA_VALID_12 |
| 11   | ro   | X     | RAW_MODE_IN_DATA_VALID_11 |
| 10   | ro   | X     | RAW_MODE_IN_DATA_VALID_10 |
| 9    | ro   | X     | RAW_MODE_IN_DATA_VALID_9  |
| 8    | ro   | X     | RAW_MODE_IN_DATA_VALID_8  |
| 7    | ro   | X     | RAW_MODE_IN_DATA_VALID_7  |
| 6    | ro   | X     | RAW_MODE_IN_DATA_VALID_6  |
| 5    | ro   | X     | RAW_MODE_IN_DATA_VALID_5  |
| 4    | ro   | X     | RAW_MODE_IN_DATA_VALID_4  |
| 3    | ro   | X     | RAW_MODE_IN_DATA_VALID_3  |
| 2    | ro   | X     | RAW_MODE_IN_DATA_VALID_2  |
| 1    | ro   | X     | RAW_MODE_IN_DATA_VALID_1  |
| 0    | ro   | X     | RAW_MODE_IN_DATA_VALID_0  |

## $2.1442 \quad RAW\_MODE\_IN\_DATA\_VALID\_1$

Mask for valid data in RX FIFOs during RAW mode. - Offset: 0x1dc - Reset default: 0x0 - Reset mask: 0x3f

## $\mathbf{2.1442.1} \quad \mathbf{Fields}$

{"reg": [{"name": "RAW\_MODE\_IN\_DATA\_VALID\_32", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "reg": ["ro"], "rotate": -90}, {"name": ["ro"], "rotate": ["ro"], "rotate":

| Bits | Type | Reset | Name      | Description                    |
|------|------|-------|-----------|--------------------------------|
| 31:6 |      |       |           | Reserved                       |
| 5    | ro   | X     | $RAW_{M}$ | IODE_IN_DATA_VALEDD_37         |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |
| 4    | ro   | X     | RAW_M     | IODE_IN_DATA_VA <b>E</b> DD_36 |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |
| 3    | ro   | X     | RAW_M     | IODE_IN_DATA_VA <b>E</b> DD_35 |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |
| 2    | ro   | X     | $RAW_M$   | IODE_IN_DATA_VA <b>E</b> ND_34 |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |
| 1    | ro   | X     | RAW_M     | IODE_IN_DATA_VA <b>E</b> DD_33 |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |
| 0    | ro   | X     | RAW_M     | IODE_IN_DATA_VA <b>E</b> DD_32 |
|      |      |       |           | RAW_MODE_IN_DATA_VALID1        |

## 2.1443 RAW\_MODE\_IN\_DATA

Data received by the selected channel in RAW mode - Offset: 0x1e0 - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1443.1 Fields

{"reg": [{"name": "RAW\_MODE\_IN\_DATA", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}],

| Bits  | Type       | Reset | Name             | Description |
|-------|------------|-------|------------------|-------------|
| 31:16 |            |       |                  | Reserved    |
| 15:0  | $_{ m ro}$ | X     | RAW_MODE_IN_DATA |             |

## 2.1444 RAW\_MODE\_OUT\_CH\_MASK\_0

Selects channels to send out data in RAW mode, '1 corresponds to broadcasting - Offset: 0x1e4 - Reset default: 0x0 - Reset mask: 0xffffffff

### 2.1444.1 Fields

{"reg": [{"name": "RAW\_MODE\_OUT\_CH\_MASK\_O", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name"

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 31   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_31 |             |
| 30   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_30 |             |
| 29   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_29 |             |

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 28   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_28 |             |
| 27   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_27 |             |
| 26   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_26 |             |
| 25   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_25 |             |
| 24   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_24 |             |
| 23   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_23 |             |
| 22   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_22 |             |
| 21   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_21 |             |
| 20   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_20 |             |
| 19   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_19 |             |
| 18   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_18 |             |
| 17   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_17 |             |
| 16   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_16 |             |
| 15   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_15 |             |
| 14   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_14 |             |
| 13   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_13 |             |
| 12   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_12 |             |
| 11   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_11 |             |
| 10   | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_10 |             |
| 9    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_9  |             |
| 8    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_8  |             |
| 7    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_7  |             |
| 6    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_6  |             |
| 5    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_5  |             |
| 4    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_4  |             |
| 3    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_3  |             |
| 2    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_2  |             |
| 1    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_1  |             |
| 0    | wo   | 0x0   | RAW_MODE_OUT_CH_MASK_0  |             |

## ${\bf 2.1445} \quad {\bf RAW\_MODE\_OUT\_CH\_MASK\_1}$

Selects channels to send out data in RAW mode, '1 corresponds to broadcasting - Offset: 0x1e8 - Reset default: 0x0 - Reset mask: 0x3f

## 2.1445.1 Fields

| Bits      | Type | Reset | Name    | Description                     |
|-----------|------|-------|---------|---------------------------------|
| 31:6<br>5 | WO   | 0x0   | RAW MOD | Reserved<br>DE OUT CH MARSMK 37 |
|           |      |       | _       | RAW MODE OUT CH MASK1           |

| Bits | Type | Reset | Name      | Description                  |
|------|------|-------|-----------|------------------------------|
| 4    | WO   | 0x0   | RAW_MC    | DE_OUT_CH_M <b>AFSIK</b> _36 |
|      |      |       |           | RAW_MODE_OUT_CH_MASK1        |
| 3    | wo   | 0x0   | $RAW\_MC$ | DE_OUT_CH_MARSMc_35          |
|      |      |       |           | RAW_MODE_OUT_CH_MASK1        |
| 2    | wo   | 0x0   | $RAW\_MC$ | DE_OUT_CH_MARSIK_34          |
|      |      |       |           | RAW_MODE_OUT_CH_MASK1        |
| 1    | wo   | 0x0   | $RAW\_MC$ | DE_OUT_CH_MARSIK_33          |
|      |      |       |           | RAW_MODE_OUT_CH_MASK1        |
| 0    | wo   | 0x0   | $RAW\_MC$ | DE_OUT_CH_MARSK_32           |
|      |      |       |           | RAW_MODE_OUT_CH_MASK1        |

## 2.1446 RAW\_MODE\_OUT\_DATA\_FIFO

Data that will be pushed to the RAW mode output FIFO - Offset: 0x1ec - Reset default: 0x0 - Reset mask: 0xffff

#### 2.1446.1 Fields

{"reg": [{"name": "RAW\_MODE\_OUT\_DATA\_FIFO", "bits": 16, "attr": ["wo"], "rotate": 0}, {"bits":

| Bits  | Type | Reset | Name                   | Description |
|-------|------|-------|------------------------|-------------|
| 31:16 |      |       |                        | Reserved    |
| 15:0  | wo   | 0x0   | RAW_MODE_OUT_DATA_FIFO |             |

## 2.1447 RAW\_MODE\_OUT\_DATA\_FIFO\_CTRL

Status and control register for the RAW mode data out FIFO - Offset: 0x1f0 - Reset default: 0x0 - Reset mask: 0x80000701

## 2.1447.1 Fields

{"reg": [{"name": "clear", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 7}, {"name": "f

| Bits  | Type | Reset | Name        | Description                                                               |
|-------|------|-------|-------------|---------------------------------------------------------------------------|
| 31    | ro   | 0x0   | is_full     | If '1' the FIFO is full and does not accept any more items. Any           |
|       |      |       |             | additional write to the data fill register will be ignored until there is |
|       |      |       |             | sufficient space again.                                                   |
| 30:11 |      |       |             | Reserved                                                                  |
| 10:8  | ro   | 0x0   | $fill\_sta$ | the number of elements currently stored in the RAW mode TX FIFO           |
|       |      |       |             | that are ready to be sent.                                                |

| Bits | ts Type Reset Name |   |       | Description                  |
|------|--------------------|---|-------|------------------------------|
| 7:1  |                    |   |       | Reserved                     |
| 0    | WO                 | X | clear | Clears the raw mode TX FIFO. |

## 2.1448 RAW\_MODE\_OUT\_EN

Enable transmission of data currently hold in the output FIFO - Offset: 0x1f4 - Reset default: 0x0 - Reset mask: 0x1

## 2.1448.1 Fields

{"reg": [{"name": "RAW\_MODE\_OUT\_EN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}],

| Bits | Type | Reset | Name            | Description |
|------|------|-------|-----------------|-------------|
| 31:1 |      |       |                 | Reserved    |
| 0    | rw   | 0x0   | RAW_MODE_OUT_EN |             |

## 2.1449 FLOW\_CONTROL\_FIFO\_CLEAR

Clears the flow control Fifo - Offset: 0x1f8 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1449.1 Fields

| Bits | Type | Reset | Name                    | Description |
|------|------|-------|-------------------------|-------------|
| 31:1 |      |       |                         | Reserved    |
| 0    | wo   | 0x0   | FLOW_CONTROL_FIFO_CLEAR |             |

## 2.1450 CHANNEL\_ALLOC\_TX\_CFG

Configuration settings for the TX side in the channel allocator - Offset: 0x1fc - Reset default: 0x203 - Reset mask: 0xff03

#### 2.1450.1 Fields

{"reg": [{"name": "bypass\_en", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "auto\_flush

| Bits  | Type | Reset | Name                           | Description                                                      |
|-------|------|-------|--------------------------------|------------------------------------------------------------------|
| 31:16 |      |       |                                | Reserved                                                         |
| 15:8  | rw   | 0x2   | $auto\_flush\_$                | _collime number of cycles to wait before auto flushing (sending) |
|       |      |       |                                | packets in the channel allocator                                 |
| 7:2   |      |       |                                | Reserved                                                         |
| 1     | rw   | 0x1   | $\operatorname{auto\_flush\_}$ | _erEnable the auto-flush feature of the TX side in the channel   |
|       |      |       |                                | allocator                                                        |
| 0     | rw   | 0x1   | bypass_en                      | Enable bypassing the TX channel allocator                        |

## $2.1451 \quad CHANNEL\_ALLOC\_TX\_CH\_EN\_0$

Channel enable mask for the TX side. - Offset: 0x200 - Reset default: 0xffffffff - Reset mask: 0xffffffff

## 2.1451.1 Fields

{"reg": [{"name": "CHANNEL\_ALLOC\_TX\_CH\_EN\_0", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "channel\_alloc\_tx\_ch\_en\_0", "bits": 1, "attr": ["rw"], "bits": ["rw"],

| Bits | Type | Reset | Name                   | Description |
|------|------|-------|------------------------|-------------|
| 31   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _31         |
| 30   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _30         |
| 29   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _29         |
| 28   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _28         |
| 27   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _27         |
| 26   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _26         |
| 25   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _25         |
| 24   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _24         |
| 23   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _23         |
| 22   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _22         |
| 21   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _21         |
| 20   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _20         |
| 19   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _19         |
| 18   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _18         |
| 17   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _17         |
| 16   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _16         |
| 15   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _15         |
| 14   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _14         |
| 13   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _13         |
| 12   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _12         |
| 11   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _11         |
| 10   | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _10         |
| 9    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _9          |
| 8    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _8          |
| 7    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN | _7          |

| Bits | Type | Reset | Name Descri              | ption |
|------|------|-------|--------------------------|-------|
| 6    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_6 | _     |
| 5    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_5 |       |
| 4    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_4 |       |
| 3    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_3 |       |
| 2    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_2 |       |
| 1    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_1 |       |
| 0    | rw   | 0x1   | CHANNEL_ALLOC_TX_CH_EN_0 |       |

## $2.1452 \quad CHANNEL\_ALLOC\_TX\_CH\_EN\_1$

Channel enable mask for the TX side. - Offset: 0x204 - Reset default: 0x3f - Reset mask: 0x3f

#### 2.1452.1 Fields

{"reg": [{"name": "CHANNEL\_ALLOC\_TX\_CH\_EN\_32", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "channel\_alloc\_tx\_ch\_en\_32", "bits": 1, "attr": ["rw"], "bits": [

| Bits | Type | Reset | Name                   | Description         |
|------|------|-------|------------------------|---------------------|
| 31:6 |      |       |                        | Reserved            |
| 5    | rw   | 0x1   | $CHANNEL\_ALLOC\_TX\_$ | _CH_F&NCHAN-        |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |
| 4    | rw   | 0x1   | CHANNEL_ALLOC_TX_      |                     |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |
| 3    | rw   | 0x1   | CHANNEL_ALLOC_TX_      |                     |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |
| 2    | rw   | 0x1   | CHANNEL_ALLOC_TX_      |                     |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |
| 1    | rw   | 0x1   | CHANNEL_ALLOC_TX_      |                     |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |
| 0    | rw   | 0x1   | CHANNEL_ALLOC_TX_      |                     |
|      |      |       |                        | NEL_ALLOC_TX_CH_EN1 |

## 2.1453 CHANNEL\_ALLOC\_TX\_CTRL

Soft clear or force flush the TX side of the channel allocator - Offset: 0x208 - Reset default: 0x0 - Reset mask: 0x3

#### 2.1453.1 Fields

{"reg": [{"name": "clear", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "flush", "bits"

| Bits | Type | Reset | Name  | Description                                           |
|------|------|-------|-------|-------------------------------------------------------|
| 31:2 |      |       |       | Reserved                                              |
| 1    | wo   | X     | flush | Flush (transmit remaining data) in the TX side of the |
|      |      |       |       | channel allocator.                                    |
| 0    | WO   | X     | clear | Software clear the TX side of the channel allocator   |

## 2.1454 CHANNEL\_ALLOC\_RX\_CFG

Configuration settings for the RX side in the channel allocator - Offset: 0x20c - Reset default: 0x10203 - Reset mask: 0x1ff03

## 2.1454.1 Fields

{"reg": [{"name": "bypass\_en", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "auto\_flush\_

| Bits  | Type | Reset | Name                           | Description                                                     |
|-------|------|-------|--------------------------------|-----------------------------------------------------------------|
| 31:17 |      |       |                                | Reserved                                                        |
| 16    | rw   | 0x1   | sync_en                        | Enable (1) or disable (0) the synchronization barrier between   |
|       |      |       |                                | the channels (needs to be disabled in raw mode).                |
| 15:8  | rw   | 0x2   | $auto\_flush\_$                | _achumtnumber of cycles to wait before synchronizing on partial |
|       |      |       |                                | packets on the RX side                                          |
| 7:2   |      |       |                                | Reserved                                                        |
| 1     | rw   | 0x1   | $\operatorname{auto\_flush\_}$ | _Emable the auto-flush feature of the RX side in the channel    |
|       |      |       |                                | allocator                                                       |
| 0     | rw   | 0x1   | $bypass\_en$                   | Enable bypassing the RX channel allocator                       |

## 2.1455 CHANNEL\_ALLOC\_RX\_CTRL

Soft clear the RX side of the channel allocator - Offset: 0x210 - Reset default: 0x0 - Reset mask: 0x1

#### 2.1455.1 Fields

{"reg": [{"name": "clear", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "config":

| Bits | Type | Reset | Name  | Description                                         |
|------|------|-------|-------|-----------------------------------------------------|
| 31:1 |      |       |       | Reserved                                            |
| 0    | WO   | X     | clear | Software clear the TX side of the channel allocator |

## $2.1456 \quad CHANNEL\_ALLOC\_RX\_CH\_EN\_0$

Channel enable mask for the RX side. - Offset: 0x214 - Reset default: 0xffffffff - Reset mask: 0xffffffff

## 2.1456.1 Fields

{"reg": [{"name": "CHANNEL\_ALLOC\_RX\_CH\_EN\_0", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "channel\_alloc\_rx\_ch\_en\_0", "bits": 1, "attr": ["rw"], "bits": ["rw"], "bits

| Bits | Type | Reset | Name Description          |
|------|------|-------|---------------------------|
| 31   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_31 |
| 30   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_30 |
| 29   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_29 |
| 28   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_28 |
| 27   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_27 |
| 26   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_26 |
| 25   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_25 |
| 24   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_24 |
| 23   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_23 |
| 22   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_22 |
| 21   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_21 |
| 20   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_20 |
| 19   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_19 |
| 18   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_18 |
| 17   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_17 |
| 16   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_16 |
| 15   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_15 |
| 14   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_14 |
| 13   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_13 |
| 12   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_12 |
| 11   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_11 |
| 10   | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_10 |
| 9    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_9  |
| 8    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_8  |
| 7    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_7  |
| 6    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_6  |
| 5    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_5  |
| 4    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_4  |
| 3    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_3  |
| 2    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_2  |
| 1    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_1  |
| 0    | rw   | 0x1   | CHANNEL_ALLOC_RX_CH_EN_0  |

## $2.1457 \quad CHANNEL\_ALLOC\_RX\_CH\_EN\_1$

Channel enable mask for the RX side. - Offset: 0x218 - Reset default: 0x3f - Reset mask: 0x3f

## 2.1457.1 Fields

{"reg": [{"name": "CHANNEL\_ALLOC\_RX\_CH\_EN\_32", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "channel\_alloc\_rx\_ch\_en\_32", "bits": 1, "attr": ["rw"], "bits": ["rw"], "bit

| Bits | Type | Reset | Name                   | Description                   |
|------|------|-------|------------------------|-------------------------------|
| 31:6 |      |       |                        | Reserved                      |
| 5    | rw   | 0x1   | $CHANNEL\_ALLOC\_RX\_$ | _CH <u>F</u> &NC <b>BA</b> N- |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |
| 4    | rw   | 0x1   | CHANNEL_ALLOC_RX_      | _CH <u>F</u> ENCIAN-          |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |
| 3    | rw   | 0x1   | CHANNEL_ALLOC_RX_      | _CH <u>F</u> ENCHAN-          |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |
| 2    | rw   | 0x1   | CHANNEL_ALLOC_RX_      |                               |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |
| 1    | rw   | 0x1   | CHANNEL_ALLOC_RX_      |                               |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |
| 0    | rw   | 0x1   | CHANNEL_ALLOC_RX_      |                               |
|      |      |       |                        | NEL_ALLOC_RX_CH_EN1           |

# $2.1458 \hspace{0.1in} \mathrm{spim} \hspace{0.1in} / \hspace{0.1in} \mathrm{doc} \hspace{0.1in} / \hspace{0.1in} \mathrm{registers.md}$

## **2.1459** Summary

| Name                                    | Offset | Length | Description                                |
|-----------------------------------------|--------|--------|--------------------------------------------|
| spi_host.INTR_STATE                     | 0x0    | 4      | Interrupt State Register                   |
| spi_host.INTR_ENABLE                    | 0x4    | 4      | Interrupt Enable Register                  |
| spi_host.INTR_TEST                      | 0x8    | 4      | Interrupt Test Register                    |
| spi_host.ALERT_TEST                     | 0xc    | 4      | Alert Test Register                        |
| spi_host.CONTROL                        | 0x10   | 4      | Control register                           |
| spi_host. <mark>STATUS</mark>           | 0x14   | 4      | Status register                            |
| ${ m spi\_host.}{ m CONFIGOPTS}$        | 0x18   | 4      | Configuration options register.            |
| spi_host.CSID                           | 0x1c   | 4      | Chip-Select ID                             |
| spi_host.COMMAND                        | 0x20   | 4      | Command Register                           |
| spi_host.RXDATA                         | 0x24   | 4      | SPI Receive Data.                          |
| ${ m spi\_host.TXDATA}$                 | 0x28   | 4      | SPI Transmit Data.                         |
| spi_host.ERROR_ENABLE                   | 0x2c   | 4      | Controls which classes of errors raise an  |
|                                         |        |        | interrupt.                                 |
| spi_host.ERROR_STATUS                   | 0x30   | 4      | Indicates that any errors that have        |
|                                         |        |        | occurred.                                  |
| ${ m spi\_host.}$ EVENT ${ m \_ENABLE}$ | 0x34   | 4      | Controls which classes of SPI events raise |
|                                         |        |        | an interrupt.                              |

## ${\bf 2.1460 \quad INTR\_STATE}$

Interrupt State Register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x3

#### 2.1460.1 Fields

{"reg": [{"name": "error", "bits": 1, "attr": ["rw1c"], "rotate": -90}, {"name": "spi\_event",

| Bits | Type | Reset | Name     | Description                                                    |
|------|------|-------|----------|----------------------------------------------------------------|
| 31:2 |      |       |          | Reserved                                                       |
| 1    | ro   | 0x0   | spi_ever | ntEvent-related interrupts, see EVENT_ENABLE register for more |
|      |      |       |          | information.                                                   |
| 0    | rw1c | 0x0   | error    | Error-related interrupts, see ERROR_ENABLE register for more   |
|      |      |       |          | information.                                                   |

## 2.1461 INTR\_ENABLE

Interrupt Enable Register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x3

## 2.1461.1 Fields

{"reg": [{"name": "error", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "spi\_event", "bits": 1, "attr": ["rw"], "bits": ["rw"], "bi

| Bits | Type | Reset | Name                  | Description                                        |
|------|------|-------|-----------------------|----------------------------------------------------|
| 31:2 |      |       |                       | Reserved                                           |
| 1    | rw   | 0x0   | $\mathrm{spi}$ _event | Enable interrupt when INTR_STATE.spi_event is set. |
| 0    | rw   | 0x0   | error                 | Enable interrupt when INTR_STATE.error is set.     |

## 2.1462 INTR\_TEST

Interrupt Test Register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x3

#### 2.1462.1 Fields

{"reg": [{"name": "error", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "spi\_event", "b

| Bits | Type | Reset | Name                  | Description                                 |
|------|------|-------|-----------------------|---------------------------------------------|
| 31:2 |      |       |                       | Reserved                                    |
| 1    | wo   | 0x0   | $\mathrm{spi}$ _event | Write 1 to force INTR_STATE.spi_event to 1. |
| 0    | WO   | 0x0   | error                 | Write 1 to force INTR_STATE.error to 1.     |

## 2.1463 ALERT\_TEST

Alert Test Register - Offset: Oxc - Reset default: Ox0 - Reset mask: Ox1

#### 2.1463.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name           | Description                                      |
|------|------|-------|----------------|--------------------------------------------------|
| 31:1 |      |       |                | Reserved                                         |
| 0    | WO   | 0x0   | $fatal\_fault$ | Write 1 to trigger one alert event of this kind. |

## 2.1464 CONTROL

Control register - Offset: 0x10 - Reset default: 0x7f - Reset mask: 0xe000ffff

#### 2.1464.1 Fields

{"reg": [{"name": "RX\_WATERMARK", "bits": 8, "attr": ["rw"], "rotate": 0}, {"name": "TX\_WATERM

| Bits  | Type | Reset | Name            |
|-------|------|-------|-----------------|
| 31    | rw   | 0x0   | SPIEN           |
| 30    | rw   | 0x0   | $SW_RST$        |
| 29    | rw   | 0x0   | OUTPUT_EN       |
| 28:16 |      |       | Reserved        |
| 15:8  | rw   | 0x0   | $TX\_WATERMARK$ |
| 7:0   | rw   | 0x7f  | $RX_WATERMARK$  |

#### 2.1464.2 CONTROL . SPIEN

Enables the SPI host. On reset, this field is 0, meaning that no transactions can proceed.

#### 2.1464.3 CONTROL . SW\_RST

Clears the internal state (not registers) to the reset state when set to 1, including the FIFOs, the CDC's, the core state machine and the shift register. In the current implementation, the CDC FIFOs are drained not reset. Therefore software must confirm that both FIFO's empty before releasing the IP from reset.

## 2.1464.4 CONTROL . OUTPUT\_EN

Enable the SPI host output buffers for the sck, csb, and sd lines. This allows the SPI\_HOST IP to connect to the same bus as other SPI controllers without interference.

## ${\bf 2.1464.5 \quad CONTROL \; . \; TX\_WATERMARK}$

If EVENT\_ENABLE.TXWM is set, the IP will send an interrupt when the depth of the TX FIFO drops below TX\_WATERMARK words (32b each).

## 2.1464.6 CONTROL . RX\_WATERMARK

If EVENT\_ENABLE.RXWM is set, the IP will send an interrupt when the depth of the RX FIFO reaches RX\_WATERMARK words (32b each).

## 2.1465 STATUS

Status register - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0xffdfffff

## **2.1465.1** Fields

{"reg": [{"name": "TXQD", "bits": 8, "attr": ["ro"], "rotate": 0}, {"name": "RXQD", "bits": 8,

| Bits  | Type | Reset | Name Description                                                                                                                                      |
|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | ro   | 0x0   | READWhen high, indicates the SPI host is ready to receive commands.  Writing to COMMAND when READY is low is an error, and will trigger an interrupt. |
| 30    | ro   | 0x0   | ACTIVWhen high, indicates the SPI host is processing a previously issued command.                                                                     |
| 29    | ro   | 0x0   | TXFUIWhen high, indicates that the transmit data fifo is full. Any further writes to TXDATA will create an error interrupt.                           |
| 28    | ro   | 0x0   | TXEMIMEN high, indicates that the transmit data fifo is empty.                                                                                        |
| 27    | ro   | 0x0   | TXSTALLigh, signifies that an ongoing transaction has stalled due to lack of data in the TX FIFO                                                      |
| 26    | ro   | 0x0   | TXWMf high, the amount of data in the TX FIFO has fallen below the level of CONTROL.TX_WATERMARK words (32b each).                                    |
| 25    | ro   | 0x0   | RXFULWhen high, indicates that the receive fifo is full. Any ongoing transactions will stall until firmware reads some data from RXDATA.              |
| 24    | ro   | 0x0   | RXEMIMEN high, indicates that the receive fifo is empty. Any reads from RX FIFO will cause an error interrupt.                                        |
| 23    | ro   | 0x0   | RXSTAELhigh, signifies that an ongoing transaction has stalled due to lack of available space in the RX FIFO                                          |
| 22    | ro   | 0x0   | BYTECHED Extue of the ByteOrder parameter, provided so that firmware can confirm proper IP configuration.                                             |
| 21    |      |       | Reserved                                                                                                                                              |
| 20    | ro   | 0x0   | RXWMf high, the number of 32-bits in the RX FIFO now exceeds the CONTROL.RX_WATERMARK entries (32b each).                                             |
| 19:16 | ro   | 0x0   | CMDQDommand queue depth. Indicates how many unread 32-bit words are currently in the command segment queue.                                           |

| Bits | Туре | Reset | Name Description                                                                                                                                                               |
|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | ro   | 0x0   | RXQD Receive queue depth. Indicates how many unread 32-bit words are                                                                                                           |
|      |      |       | currently in the RX FIFO. When active, this result may an underestimate due to synchronization delays.                                                                         |
| 7:0  | ro   | 0x0   | TXQD Transmit queue depth. Indicates how many unsent 32-bit words are currently in the TX FIFO. When active, this result may be an overestimate due to synchronization delays. |

#### 2.1466 CONFIGOPTS

Configuration options register.

Contains options for controlling the current peripheral. Firmware needs to configure the options before the transfer. - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xefffffff

#### 2.1466.1 Fields

{"reg": [{"name": "CLKDIV", "bits": 16, "attr": ["rw"], "rotate": 0}, {"name": "CSNIDLE", "bits"

| Bits  | Type | Reset | Name     |
|-------|------|-------|----------|
| 31    | rw   | 0x0   | CPOL     |
| 30    | rw   | 0x0   | CPHA     |
| 29    | rw   | 0x0   | FULLCYC  |
| 28    |      |       | Reserved |
| 27:24 | rw   | 0x0   | CSNLEAD  |
| 23:20 | rw   | 0x0   | CSNTRAIL |
| 19:16 | rw   | 0x0   | CSNIDLE  |
| 15:0  | rw   | 0x0   | CLKDIV   |

#### 2.1466.2 CONFIGOPTS . CPOL

The polarity of the sck clock signal. When CPOL is 0, sck is low when idle, and emits high pulses. When CPOL is 1, sck is high when idle, and emits a series of low pulses.

### 2.1466.3 CONFIGOPTS . CPHA

The phase of the sck clock signal relative to the data. When CPHA = 0, the data changes on the trailing edge of sck and is typically sampled on the leading edge. Conversely if CPHA = 1 high, data lines change on the leading edge of sck and are typically sampled on the trailing edge. CPHA should be chosen to match the phase of the selected device. The sampling behavior is modified by the CONFIGOPTS.FULLCYC bit.

#### 2.1466.4 CONFIGOPTS . FULLCYC

Full cycle. Modifies the CPHA sampling behaviour to allow for longer device logic setup times. Rather than sampling the SD bus a half cycle after shifting out data, the data is sampled a full cycle after shifting data out. This means that if CPHA = 0, data is shifted out on the trailing edge, and sampled a full cycle later. If CPHA = 1, data is shifted and sampled with the trailing edge, also separated by a full cycle.

#### 2.1466.5 CONFIGOPTS . CSNLEAD

CS\_N Leading Time. Indicates the number of half sck cycles, CSNLEAD+1, to leave between the falling edge of cs\_n and the first edge of sck. Setting this register to zero corresponds to the minimum delay of one-half sck cycle

#### 2.1466.6 CONFIGOPTS . CSNTRAIL

CS\_N Trailing Time. Indicates the number of half sck cycles, CSNTRAIL+1, to leave between last edge of sck and the rising edge of cs\_n. Setting this register to zero corresponds to the minimum delay of one-half sck cycle.

#### 2.1466.7 CONFIGORTS . CSNIDLE

Minimum idle time between commands. Indicates the minimum number of sck half-cycles to hold cs\_n high between commands. Setting this register to zero creates a minimally-wide CS\_N-high pulse of one-half sck cycle.

#### 2.1466.8 CONFIGOPTS . CLKDIV

Core clock divider. Slows down subsequent SPI transactions by a factor of (CLKDIV+1) relative to the core clock frequency. The period of sck, T(sck) then becomes  $2*(CLK_DIV+1)*T(core)$ 

#### 2.1467 CSID

Chip-Select ID

Controls which device to target with the next command. This register is passed to the core whenever COMMAND is written. The core then asserts cio\_csb\_o[CSID] during the execution of the command. - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1467.1 Fields

```
{"reg": [{"name": "CSID", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "fe
```

| Bits | Type | Reset | Name | Description    |
|------|------|-------|------|----------------|
| 31:0 | rw   | 0x0   | CSID | Chip Select ID |

#### 2.1468 COMMAND

## Command Register

Parameters specific to each command segment. Unlike the CONFIGOPTS multi-register, there is only one command register for controlling all attached SPI devices - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0x1ffffff

#### 2.1468.1 Fields

{"reg": [{"name": "CSAAT", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "SPEED", "bits"

| Bits  | Type | Reset | Name      |
|-------|------|-------|-----------|
| 31:25 |      |       | Reserved  |
| 24:5  | wo   | 0x0   | LEN       |
| 4:3   | wo   | 0x0   | DIRECTION |
| 2:1   | wo   | 0x0   | SPEED     |
| 0     | wo   | 0x0   | CSAAT     |

#### 2.1468.2 COMMAND . LEN

Segment Length.

For read or write segments, this field controls the number of 1-byte bursts to transmit and or receive in this command segment. The number of cyles required to send or received a byte will depend on COMMAND.SPEED. For dummy segments, (COMMAND.DIRECTION == 0), this register controls the number of dummy cycles to issue. The number of bytes (or dummy cycles) in the segment will be equal to COMMAND.LEN + 1.

#### 2.1468.3 COMMAND . DIRECTION

The direction for the following command: "0" = Dummy cycles (no TX/RX). "1" = Rx only, "2" = Tx only, "3" = Bidirectional Tx/Rx (Standard SPI mode only).

#### 2.1468.4 COMMAND . SPEED

The speed for this command segment: "0" = Standard SPI. "1" = Dual SPI. "2"=Quad SPI, "3": RESERVED.

#### 2.1468.5 COMMAND . CSAAT

Chip Select Active After Transaction. If COMMAND.CSAAT = 0, the chip select line is raised immediately at the end of the command segment. If COMMAND.CSAAT = 1, the chip select line is left low at the end of the current transaction segment. This allows the creation of longer, more complete SPI transactions, consisting of several separate segments for issuing instructions, pausing for dummy cycles, and transmitting or receiving data from the device.

#### 2.1469 RXDATA

SPI Receive Data.

Reads from this window pull data from the RXFIFO.

The serial order of bit transmission is chosen to match SPI flash devices. Individual bytes are always transmitted with the most significant bit first. Only four-byte reads are supported. If ByteOrder = 0, the first byte received is packed in the MSB of !!RXDATA. For some processor architectures, this could lead to shuffling of flash data as compared to how it is written in memory. In which case, choosing ByteOrder = 1 can reverse the byte-order of each data read, causing the first byte received to be packed into the LSB of !!RXDATA. (Though within each byte the most significant bit is always pulled from the bus first.)

- Word Aligned Offset Range: 0x24to0x24
- Size (words): 1
- Access: ro
- Byte writes are *not* supported.

#### 2.1470 TXDATA

SPI Transmit Data.

Data written to this window is placed into the TXFIFO. Byte-enables are supported for writes.

The serial order of bit transmission is chosen to match SPI flash devices. Individual bytes are always transmitted with the most significant bit first. Multi-byte writes are also supported, and if ByteOrder = 0, the bits of !!TXDATA are transmitted strictly in order of decreasing signficance (i.e. most signicant bit first). For some processor architectures, this could lead to shuffling of flash data as compared to how it is written in memory. In which case, choosing ByteOrder = 1 can reverse the byte-order of multi-byte data writes. (Though within each byte the most significant bit is always sent first.)

- Word Aligned Offset Range: 0x28to0x28
- Size (words): 1
- Access: wo
- Byte writes are supported.

#### 2.1471 ERROR ENABLE

Controls which classes of errors raise an interrupt. - Offset: 0x2c - Reset default: 0x1f - Reset mask: 0x1f

## $\mathbf{2.1471.1} \quad \mathbf{Fields}$

{"reg": [{"name": "CMDBUSY", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "OVERFLOW", "

| Bits | Тур | e Rese | t Name Description                                                           |
|------|-----|--------|------------------------------------------------------------------------------|
| 31:5 |     |        | Reserved                                                                     |
| 4    | rw  | 0x1    | CSIDINWALd CSID: If this bit is set, the block sends an error interrupt      |
|      |     |        | whenever a command is submitted, but CSID exceeds NumCS.                     |
| 3    | rw  | 0x1    | CMDINWALId Command Errors: If this bit is set, the block sends an error      |
|      |     |        | interrupt whenever a command is sent with invalid values for                 |
|      |     |        | COMMAND.SPEED or COMMAND.DIRECTION.                                          |
| 2    | rw  | 0x1    | UNDERFIDEOUNG Errors: If this bit is set, the block sends an error interrupt |
|      |     |        | whenever there is a read from RXDATA but the RX FIFO is empty.               |
| 1    | rw  | 0x1    | OVER DECEMBER Errors: If this bit is set, the block sends an error interrupt |
|      |     |        | whenever the TX FIFO overflows.                                              |
| 0    | rw  | 0x1    | CMDBCGYmand Error: If this bit is set, the block sends an error interrupt    |
|      |     |        | whenever a command is issued while busy (i.e. a 1 is when STATUS.READY       |
|      |     |        | is not asserted.)                                                            |

## 2.1472 ERROR\_STATUS

Indicates that any errors that have occurred. When an error occurs, the corresponding bit must be cleared here before issuing any further commands. - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0x3f

## 2.1472.1 Fields

{"reg": [{"name": "CMDBUSY", "bits": 1, "attr": ["rw1c"], "rotate": -90}, {"name": "OVERFLOW",

| Bits | Type | Reset | Name   | Description                                                                                 |
|------|------|-------|--------|---------------------------------------------------------------------------------------------|
| 31:6 |      |       |        | Reserved                                                                                    |
| 5    | rw1c | 0x0   | ACCES  | SINIVALES that TLUL attempted to write to TXDATA with no bytes                              |
|      |      |       |        | enabled. Such 'zero byte' writes are not supported.                                         |
| 4    | rw1c | 0x0   | CSIDIN | Whalkcates a command was attempted with an invalid value for CSID.                          |
| 3    | rw1c | 0x0   | CMDIN  | Whalicates an invalid command segment, meaning either an invalid value                      |
|      |      |       |        | of ${\tt COMMAND.SPEED}$ or a request for bidirectional data transfer at dual or quad speed |
| 2    | rw1c | 0x0   | UNDE   | RIFIGAVes that firmware has attempted to read from RXDATA when the                          |
|      |      |       |        | RX FIFO is empty.                                                                           |
| 1    | rw1c | 0x0   | OVERI  | FLOWates that firmware has overflowed the TX FIFO                                           |
| 0    | rw1c | 0x0   | CMDB   | USY icates a write to COMMAND when STATUS.READY $= 0$ .                                     |

## 2.1473 EVENT\_ENABLE

Controls which classes of SPI events raise an interrupt. - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0x3f

#### 2.1473.1 Fields

{"reg": [{"name": "RXFULL", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "TXEMPTY", "bits": 1, "attr": ["rw"], "bits": ["rw"], "b

| Bits | Type | Reset | Name     |
|------|------|-------|----------|
| 31:6 |      |       | Reserved |
| 5    | rw   | 0x0   | IDLE     |
| 4    | rw   | 0x0   | READY    |
| 3    | rw   | 0x0   | TXWM     |
| 2    | rw   | 0x0   | RXWM     |
| 1    | rw   | 0x0   | TXEMPTY  |
| 0    | rw   | 0x0   | RXFULL   |
|      |      |       |          |

## 2.1473.2 EVENT\_ENABLE.IDLE

Assert to send a spi\_event interrupt whenever STATUS.ACTIVE goes low

#### 2.1473.3 EVENT ENABLE . READY

Assert to send a spi\_event interrupt whenever STATUS.READY goes high

## 2.1473.4 EVENT\_ENABLE.TXWM

Assert to send a spi\_event interrupt whenever the number of 32-bit words in the TX FIFO is less than CONTROL.TX\_WATERMARK. To prevent the reassertion of this interrupt add more data to the TX FIFO, or reduce CONTROL.TX\_WATERMARK.

## 2.1473.5 EVENT\_ENABLE . RXWM

Assert to send a spi\_event interrupt whenever the number of 32-bit words in the RX FIFO is greater than CONTROL.RX\_WATERMARK. To prevent the reassertion of this interrupt, read more data from the RX FIFO, or increase CONTROL.RX\_WATERMARK.

#### 2.1473.6 EVENT ENABLE . TXEMPTY

Assert to send a spi\_event interrupt whenever STATUS.TXEMPTY goes high

## ${\bf 2.1473.7 \quad EVENT\_ENABLE \; . \; RXFULL}$

Assert to send a spi\_event interrupt whenever STATUS.RXFULL goes high

## 2.1474 tagger / doc / registers.md

## 2.1475 Summary

| Name                   | Offset | Length | Description                    |
|------------------------|--------|--------|--------------------------------|
| tagger_reg.PAT_COMMIT  | 0x0    | 4      | Partition configuration commit |
|                        |        |        | register                       |
| tagger_reg.PAT_ADDR_0  | 0x4    | 4      | Partition address              |
| tagger_reg.PAT_ADDR_1  | 0x8    | 4      | Partition address              |
| tagger_reg.PAT_ADDR_2  | 0xc    | 4      | Partition address              |
| tagger_reg.PAT_ADDR_3  | 0x10   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_4  | 0x14   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_5  | 0x18   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_6  | 0x1c   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_7  | 0x20   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_8  | 0x24   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_9  | 0x28   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_10 | 0x2c   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_11 | 0x30   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_12 | 0x34   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_13 | 0x38   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_14 | 0x3c   | 4      | Partition address              |
| tagger_reg.PAT_ADDR_15 | 0x40   | 4      | Partition address              |
| tagger_reg.PATID_0     | 0x44   | 4      | Partition ID                   |
| tagger_reg.PATID_1     | 0x48   | 4      | Partition ID                   |
| tagger_reg.PATID_2     | 0x4c   | 4      | Partition ID                   |
| tagger_reg.ADDR_CONF   | 0x50   | 4      | Address encoding mode switch   |
|                        |        |        | register                       |

## 2.1476 PAT\_COMMIT

Partition configuration commit register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x1

## 2.1476.1 Fields

{"reg": [{"name": "commit\_0", "bits": 1, "attr": ["rw"], "rotate": -90}, {"bits": 31}], "configure for the commit\_of the commit\_

| Bits | Type | Reset | Name | Description |
|------|------|-------|------|-------------|
| 31:1 |      |       |      | Reserved    |

| Bits | Type | Reset | Name     | Description                               |
|------|------|-------|----------|-------------------------------------------|
| 0    | rw   | 0x0   | commit_0 | commit changes of partition configuration |

## 2.1477 PAT\_ADDR

Partition address - Reset default: 0x0 - Reset mask: 0xffffffff

## **2.1477.1** Instances

| Name        | Offset |
|-------------|--------|
| PAT_ADDR_0  | 0x4    |
| PAT_ADDR_1  | 0x8    |
| PAT_ADDR_2  | 0xc    |
| PAT_ADDR_3  | 0x10   |
| PAT_ADDR_4  | 0x14   |
| PAT_ADDR_5  | 0x18   |
| PAT_ADDR_6  | 0x1c   |
| PAT_ADDR_7  | 0x20   |
| PAT_ADDR_8  | 0x24   |
| PAT_ADDR_9  | 0x28   |
| PAT_ADDR_10 | 0x2c   |
| PAT_ADDR_11 | 0x30   |
| PAT_ADDR_12 | 0x34   |
| PAT_ADDR_13 | 0x38   |
| PAT_ADDR_14 | 0x3c   |
| PAT_ADDR_15 | 0x40   |
|             |        |

## 2.1477.2 Fields

{"reg": [{"name": "PAT\_ADDR", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name   | Description                                 |
|------|------|-------|--------|---------------------------------------------|
| 31:0 | rw   | 0x0   | PAT_AD | DR Single partition configurations: address |

## 2.1478 PATID

Partition ID - Reset default: 0x0 - Reset mask: 0xffffffff

### **2.1478.1** Instances

| Name    | Offset |
|---------|--------|
| PATID_0 | 0x44   |
| PATID_1 | 0x48   |
| PATID_2 | 0x4c   |

## 2.1478.2 Fields

{"reg": [{"name": "PATID", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                                                          |
|------|------|-------|-------|----------------------------------------------------------------------|
| 31:0 | rw   | 0x0   | PATID | Partition ID (PatID) for each partition, length determined by params |

## 2.1479 ADDR\_CONF

Address encoding mode switch register - Reset default: 0x0 - Reset mask: 0xffffffff

#### **2.1479.1** Instances

| Name  |       | Offset |
|-------|-------|--------|
| ADDR_ | _CONF | 0x50   |

#### 2.1479.2 Fields

{"reg": [{"name": "addr\_conf", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name    | Description                                                                    |
|------|------|-------|---------|--------------------------------------------------------------------------------|
| 31:0 | rw   | 0x0   | addr_co | nf 2 bits configuration for each partition. 2'b00: OFF, 2'b01: TOR, 2'b10: NA4 |

## 2.1480 uart / doc / registers.md

## 2.1481 Summary

| Name             | Offset | Length | Description               |
|------------------|--------|--------|---------------------------|
| uart.INTR_STATE  | 0x0    | 4      | Interrupt State Register  |
| uart.INTR_ENABLE | 0x4    | 4      | Interrupt Enable Register |
| uart.INTR_TEST   | 0x8    | 4      | Interrupt Test Register   |

| Name                    | Offset | Length | Description                              |
|-------------------------|--------|--------|------------------------------------------|
| uart.ALERT_TEST         | 0xc    | 4      | Alert Test Register                      |
| uart.CTRL               | 0x10   | 4      | UART control register                    |
| uart.STATUS             | 0x14   | 4      | UART live status register                |
| uart.RDATA              | 0x18   | 4      | UART read data                           |
| uart.WDATA              | 0x1c   | 4      | UART write data                          |
| uart.FIFO_CTRL          | 0x20   | 4      | UART FIFO control register               |
| uart.FIFO_STATUS        | 0x24   | 4      | UART FIFO status register                |
| uart. <mark>OVRD</mark> | 0x28   | 4      | TX pin override control. Gives direct SW |
|                         |        |        | control over TX pin state                |
| uart.VAL                | 0x2c   | 4      | UART oversampled values                  |
| uart.TIMEOUT_CTRL       | 0x30   | 4      | UART RX timeout control                  |

## 2.1482 INTR\_STATE

Interrupt State Register - Offset: 0x0 - Reset default: 0x101 - Reset mask: 0x1ff

#### 2.1482.1 Fields

{"reg": [{"name": "tx\_watermark", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "rx\_watermark",

| Bits | Type | Reset | Name          | Description                                                |
|------|------|-------|---------------|------------------------------------------------------------|
| 31:9 |      |       |               | Reserved                                                   |
| 8    | ro   | 0x1   | tx_empty      | raised if the transmit FIFO is empty.                      |
| 7    | rw1c | 0x0   | rx_parity_    | ranised if the receiver has detected a parity error.       |
| 6    | rw1c | 0x0   | $rx\_timeou$  | traised if RX FIFO has characters remaining in the FIFO    |
|      |      |       |               | without being retrieved for the programmed time period.    |
| 5    | rw1c | 0x0   | $rx\_break\_$ | enised if break condition has been detected on receive.    |
| 4    | rw1c | 0x0   | $rx\_frame$   | _exised if a framing error has been detected on receive.   |
| 3    | rw1c | 0x0   | rx_overflo    | waised if the receive FIFO has overflowed.                 |
| 2    | rw1c | 0x0   | $tx\_done$    | raised if the transmit FIFO has emptied and no transmit is |
|      |      |       |               | ongoing.                                                   |
| 1    | ro   | 0x0   | rx_watern     | marked if the receive FIFO is past the high-water mark.    |
| 0    | ro   | 0x1   | tx_waterr     | marked if the transmit FIFO is past the high-water mark.   |

## 2.1483 INTR ENABLE

Interrupt Enable Register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x1ff

#### 2.1483.1 Fields

{"reg": [{"name": "tx\_watermark", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "rx\_watermark", "bits": 1, "attr": ["rw"], "rotate": -90}, "rotate":

| Bits | Type | Reset | Name            | Description                                          |
|------|------|-------|-----------------|------------------------------------------------------|
| 31:9 |      |       |                 | Reserved                                             |
| 8    | rw   | 0x0   | $tx\_empty$     | Enable interrupt when INTR_STATE.tx_empty is set.    |
| 7    | rw   | 0x0   | rx_parity_er    | rEnable interrupt when INTR_STATE.rx_parity_err is   |
|      |      |       |                 | set.                                                 |
| 6    | rw   | 0x0   | $rx\_timeout$   | Enable interrupt when INTR_STATE.rx_timeout is set.  |
| 5    | rw   | 0x0   | rx_break_err    | r Enable interrupt when INTR_STATE.rx_break_err is   |
|      |      |       |                 | set.                                                 |
| 4    | rw   | 0x0   | $rx\_frame\_er$ | rEnable interrupt when INTR_STATE.rx_frame_err is    |
|      |      |       |                 | set.                                                 |
| 3    | rw   | 0x0   | $rx\_overflow$  | Enable interrupt when INTR_STATE.rx_overflow is set. |
| 2    | rw   | 0x0   | $tx\_done$      | Enable interrupt when INTR_STATE.tx_done is set.     |
| 1    | rw   | 0x0   | $rx\_watermar$  | kEnable interrupt when INTR_STATE.rx_watermark is    |
|      |      |       |                 | set.                                                 |
| 0    | rw   | 0x0   | $tx\_watermar$  | kEnable interrupt when INTR_STATE.tx_watermark is    |
|      |      |       |                 | set.                                                 |

## 2.1484 INTR\_TEST

Interrupt Test Register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0x1ff

## **2.1484.1** Fields

{"reg": [{"name": "tx\_watermark", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "rx\_watermark", "bits": 1, "attr": ["wo"], "rotate": -90}, "rotate": -90

| Bits | Type | Reset | Name             | Description                                     |
|------|------|-------|------------------|-------------------------------------------------|
| 31:9 |      |       |                  | Reserved                                        |
| 8    | wo   | 0x0   | $tx\_empty$      | Write 1 to force INTR_STATE.tx_empty to 1.      |
| 7    | wo   | 0x0   | rx_parity_err    | Write 1 to force INTR_STATE.rx_parity_err to 1. |
| 6    | wo   | 0x0   | $rx\_timeout$    | Write 1 to force INTR_STATE.rx_timeout to 1.    |
| 5    | wo   | 0x0   | $rx\_break\_err$ | Write 1 to force INTR_STATE.rx_break_err to 1.  |
| 4    | wo   | 0x0   | $rx\_frame\_err$ | Write 1 to force INTR_STATE.rx_frame_err to 1.  |
| 3    | wo   | 0x0   | $rx\_overflow$   | Write 1 to force INTR_STATE.rx_overflow to 1.   |
| 2    | wo   | 0x0   | $tx\_done$       | Write 1 to force INTR_STATE.tx_done to 1.       |
| 1    | wo   | 0x0   | rx_watermark     | Write 1 to force INTR_STATE.rx_watermark to 1.  |
| 0    | wo   | 0x0   | $tx\_watermark$  | Write 1 to force INTR_STATE.tx_watermark to 1.  |

## 2.1485 ALERT\_TEST

Alert Test Register - Offset:  ${\tt Oxc}$  - Reset default:  ${\tt Ox0}$  - Reset mask:  ${\tt Ox1}$ 

## 2.1485.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name           | Description                                      |
|------|------|-------|----------------|--------------------------------------------------|
| 31:1 |      |       |                | Reserved                                         |
| 0    | WO   | 0x0   | $fatal\_fault$ | Write 1 to trigger one alert event of this kind. |

## 2.1486 CTRL

UART control register - Offset: 0x10 - Reset default: 0x0 - Reset mask: 0xffff03f7

#### 2.1486.1 Fields

{"reg": [{"name": "TX", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "RX", "bits": 1, "

| Bits  | Type | Reset | Name       |
|-------|------|-------|------------|
| 31:16 | rw   | 0x0   | NCO        |
| 15:10 |      |       | Reserved   |
| 9:8   | rw   | 0x0   | RXBLVL     |
| 7     | rw   | 0x0   | PARITY_ODD |
| 6     | rw   | 0x0   | PARITY_EN  |
| 5     | rw   | 0x0   | LLPBK      |
| 4     | rw   | 0x0   | SLPBK      |
| 3     |      |       | Reserved   |
| 2     | rw   | 0x0   | NF         |
| 1     | rw   | 0x0   | RX         |
| 0     | rw   | 0x0   | TX         |

## 2.1486.2 CTRL . NCO

BAUD clock rate control.

## 2.1486.3 CTRL . RXBLVL

Trigger level for RX break detection. Sets the number of character times the line must be low to detect a break.

| Value | Name   | Description  |
|-------|--------|--------------|
| 0x0   | break2 | 2 characters |
| 0x1   | break4 | 4 characters |

| Value | Name    | Description   |
|-------|---------|---------------|
| 0x2   | break8  | 8 characters  |
| 0x3   | break16 | 16 characters |

## 2.1486.4 CTRL . PARITY\_ODD

If PARITY\_EN is true, this determines the type, 1 for odd parity, 0 for even.

## 2.1486.5 CTRL . PARITY\_EN

If true, parity is enabled in both RX and TX directions.

#### 2.1486.6 CTRL . LLPBK

Line loopback enable.

If this bit is turned on, incoming bits are forwarded to TX for testing purpose. See Block Diagram. Note that the internal design sees RX value as 1 always if line loopback is enabled.

#### 2.1486.7 CTRL . SLPBK

System loopback enable.

If this bit is turned on, any outgoing bits to TX are received through RX. See Block Diagram. Note that the TX line goes 1 if System loopback is enabled.

#### 2.1486.8 CTRL . NF

RX noise filter enable. If the noise filter is enabled, RX line goes through the 3-tap repetition code. It ignores single IP clock period noise.

#### 2.1486.9 CTRL . RX

RX enable

#### 2.1486.10 CTRL . TX

TX enable

#### 2.1487 STATUS

UART live status register - Offset: 0x14 - Reset default: 0x3c - Reset mask: 0x3f

## 2.1487.1 Fields

{"reg": [{"name": "TXFULL", "bits": 1, "attr": ["ro"], "rotate": -90}, {"name": "RXFULL", "bits"

| Bits | Type | Reset | Name   | Description                                         |
|------|------|-------|--------|-----------------------------------------------------|
| 31:6 |      |       |        | Reserved                                            |
| 5    | ro   | 0x1   | RXEMPT | YRX FIFO is empty                                   |
| 4    | ro   | 0x1   | RXIDLE | RX is idle                                          |
| 3    | ro   | 0x1   | TXIDLE | TX FIFO is empty and all bits have been transmitted |
| 2    | ro   | 0x1   | TXEMPT | YTX FIFO is empty                                   |
| 1    | ro   | X     | RXFULL | RX buffer is full                                   |
| 0    | ro   | X     | TXFULL | TX buffer is full                                   |

#### 2.1488 RDATA

UART read data - Offset: 0x18 - Reset default: 0x0 - Reset mask: 0xff

## 2.1488.1 Fields

{"reg": [{"name": "RDATA", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 24}], "config": {

| Bits | Type | Reset        | Name  | Description |
|------|------|--------------|-------|-------------|
| 31:8 |      |              |       | Reserved    |
| 7:0  | ro   | $\mathbf{x}$ | RDATA |             |

#### 2.1489 WDATA

UART write data - Offset: 0x1c - Reset default: 0x0 - Reset mask: 0xff

## 2.1489.1 Fields

{"reg": [{"name": "WDATA", "bits": 8, "attr": ["wo"], "rotate": 0}, {"bits": 24}], "config": {

| Bits | Type | Reset | Name  | Description |
|------|------|-------|-------|-------------|
| 31:8 |      |       |       | Reserved    |
| 7:0  | wo   | 0x0   | WDATA |             |

## 2.1490 FIFO\_CTRL

UART FIFO control register - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xff

## 2.1490.1 Fields

{"reg": [{"name": "RXRST", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "TXRST", "bits"

| Bits | Type | Reset | Name     |
|------|------|-------|----------|
| 31:8 |      |       | Reserved |
| 7:5  | rw   | 0x0   | TXILVL   |
| 4:2  | rw   | 0x0   | RXILVL   |
| 1    | wo   | 0x0   | TXRST    |
| 0    | wo   | 0x0   | RXRST    |

## 2.1490.2 FIFO\_CTRL . TXILVL

Trigger level for TX interrupts. If the FIFO depth is less than the setting, it raises tx\_watermark interrupt.

| Value | Name    | Description   |
|-------|---------|---------------|
| 0x0   | txlvl1  | 1 character   |
| 0x1   | txlvl2  | 2 characters  |
| 0x2   | txlvl4  | 4 characters  |
| 0x3   | txlvl8  | 8 characters  |
| 0x4   | txlvl16 | 16 characters |

Other values are reserved.

## 2.1490.3 FIFO\_CTRL . RXILVL

Trigger level for RX interrupts. If the FIFO depth is greater than or equal to the setting, it raises rx\_watermark interrupt.

| Value | Name    | Description   |
|-------|---------|---------------|
| 0x0   | rxlvl1  | 1 character   |
| 0x1   | rxlvl2  | 2 characters  |
| 0x2   | rxlvl4  | 4 characters  |
| 0x3   | rxlvl8  | 8 characters  |
| 0x4   | rxlvl16 | 16 characters |
| 0x5   | rxlvl32 | 32 characters |
| 0x6   | rxlvl62 | 62 characters |

Other values are reserved.

## $\mathbf{2.1490.4} \quad \mathbf{FIFO} \underline{\phantom{0}} \mathbf{CTRL} \; . \; \mathbf{TXRST}$

TX fifo reset. Write 1 to the register resets TX\_FIFO. Read returns 0

## 2.1490.5 FIFO\_CTRL . RXRST

RX fifo reset. Write 1 to the register resets RX\_FIFO. Read returns 0

## 2.1491 FIFO\_STATUS

UART FIFO status register - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0xff00ff

#### 2.1491.1 Fields

{"reg": [{"name": "TXLVL", "bits": 8, "attr": ["ro"], "rotate": 0}, {"bits": 8}, {"name": "RXL"

| Type | Reset | Name  | Description                   |
|------|-------|-------|-------------------------------|
|      |       |       | Reserved                      |
| ro   | X     | RXLVL | Current fill level of RX fifo |
|      |       |       | Reserved                      |
| ro   | X     | TXLVL | Current fill level of TX fifo |
|      | ro    | ro x  | ro x RXLVL                    |

## 2.1492 OVRD

TX pin override control. Gives direct SW control over TX pin state - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0x3

#### 2.1492.1 Fields

{"reg": [{"name": "TXEN", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "TXVAL", "bits":

| Bits | Type | Reset | Name  | Description                          |
|------|------|-------|-------|--------------------------------------|
| 31:2 |      |       |       | Reserved                             |
| 1    | rw   | 0x0   | TXVAL | Write to set the value of the TX pin |
| 0    | rw   | 0x0   | TXEN  | Enable TX pin override control       |

#### 2.1493 VAL

UART oversampled values - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xffff

### 2.1493.1 Fields

{"reg": [{"name": "RX", "bits": 16, "attr": ["ro"], "rotate": 0}, {"bits": 16}], "config": {"lattr": ["ro"], "rotate": 0}, {"lattr": ["ro"], "rotate": ["ro"], "rotate":

| Bits          | Type | Reset | Name | Description                                                                     |
|---------------|------|-------|------|---------------------------------------------------------------------------------|
| 31:16<br>15:0 | ro   | X     | RX   | Reserved Last 16 oversampled values of RX. Most recent bit is bit 0, oldest 15. |

## 2.1494 TIMEOUT\_CTRL

UART RX timeout control - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0x80ffffff

## 2.1494.1 Fields

{"reg": [{"name": "VAL", "bits": 24, "attr": ["rw"], "rotate": 0}, {"bits": 7}, {"name": "EN",

| Bits  | Type | Reset | Name | Description                        |
|-------|------|-------|------|------------------------------------|
| 31    | rw   | 0x0   | EN   | Enable RX timeout feature          |
| 30:24 |      |       |      | Reserved                           |
| 23:0  | rw   | 0x0   | VAL  | RX timeout value in UART bit times |

## 2.1495 unbent / doc / registers.md

## 2.1496 Summary

| Name                      | Offset | Length | Description                   |
|---------------------------|--------|--------|-------------------------------|
| bus_err_unit.err_addr     | 0x0    | 4      | Address of the bus error      |
| bus_err_unit.err_addr_top | 0x4    | 4      | Top of the address of the bus |
|                           |        |        | error                         |
| bus_err_unit.err_code     | 0x8    | 4      | Error code of the bus error   |
| bus_err_unit.meta         | 0xc    | 4      | Meta information of the bus   |
|                           |        |        | error                         |

## 2.1497 err\_addr

Address of the bus error - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1497.1 Fields

{"reg": [{"name": "err\_addr", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name     | Description              |
|------|------|-------|----------|--------------------------|
| 31:0 | ro   | x     | err_addr | Address of the bus error |

## 2.1498 err\_addr\_top

Top of the address of the bus error - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1498.1 Fields

{"reg": [{"name": "err\_addr", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description              |
|------|------|-------|-------------|--------------------------|
| 31:0 | ro   | X     | $err\_addr$ | Address of the bus error |

## 2.1499 err\_code

Error code of the bus error - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1499.1 Fields

{"reg": [{"name": "err\_code", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1

| Bits | Type | Reset | Name        | Description                 |
|------|------|-------|-------------|-----------------------------|
| 31:0 | ro   | X     | $err\_code$ | Error code of the bus error |

#### 2.1500 meta

Meta information of the bus error - Offset: Oxc - Reset default: Ox0 - Reset mask: Oxffffffff

#### 2.1500.1 Fields

{"reg": [{"name": "meta", "bits": 32, "attr": ["ro"], "rotate": 0}], "config": {"lanes": 1, "fe

| Bits | Type | Reset | Name | Description                       |
|------|------|-------|------|-----------------------------------|
| 31:0 | ro   | X     | meta | Meta information of the bus error |

## 2.1501 vga / doc / registers.md

## 2.1502 Summary

| Name                          | Offset | Length | Description                     |
|-------------------------------|--------|--------|---------------------------------|
| axi_vga.CONTROL               | 0x0    | 4      | Control register                |
| axi_vga.CLK_DIV               | 0x4    | 4      | Clock divider                   |
| axi_vga.HORI_VISIBLE_SIZE     | 0x8    | 4      | Size of horizontal visible area |
| axi_vga.HORI_FRONT_PORCH_SIZE | 0xc    | 4      | Size of horizontal front porch  |
| axi_vga.HORI_SYNC_SIZE        | 0x10   | 4      | Size of horizontal sync area    |
| axi_vga.HORI_BACK_PORCH_SIZE  | 0x14   | 4      | Size of horizontal back porch   |
| axi_vga.VERT_VISIBLE_SIZE     | 0x18   | 4      | Size of vertical visible area   |
| axi_vga.VERT_FRONT_PORCH_SIZE | 0x1c   | 4      | Size of vertical front porch    |
| axi_vga.VERT_SYNC_SIZE        | 0x20   | 4      | Size of vertical sync area      |
| axi_vga.VERT_BACK_PORCH_SIZE  | 0x24   | 4      | Size of vertical back porch     |
| axi_vga.START_ADDR_LOW        | 0x28   | 4      | Low end of start address of     |
|                               |        |        | frame buffer                    |
| axi_vga.START_ADDR_HIGH       | 0x2c   | 4      | High end of start address of    |
|                               |        |        | frame buffer                    |
| axi_vga.FRAME_SIZE            | 0x30   | 4      | Size of whole frame             |
| axi_vga.BURST_LEN             | 0x34   | 4      | Number of beats in a burst      |

## 2.1503 CONTROL

Control register - Offset: 0x0 - Reset default: 0x6 - Reset mask: 0x7

## 2.1503.1 Fields

{"reg": [{"name": "enable", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "hsync\_pol", "

| Bits | Type | Reset | Name         | Description                                       |
|------|------|-------|--------------|---------------------------------------------------|
| 31:3 |      |       |              | Reserved                                          |
| 2    | rw   | 0x1   | vsync_pol    | Sets polarity for VSYNC 0 - Active Low 1 - Active |
|      |      |       |              | High                                              |
| 1    | rw   | 0x1   | $hsync\_pol$ | Sets polarity for HSYNC 0 - Active Low 1 - Active |
|      |      |       |              | High                                              |
| 0    | rw   | 0x0   | enable       | Enables FSM.                                      |

## 2.1504 CLK\_DIV

Clock divider - Offset: 0x4 - Reset default: 0x1 - Reset mask: 0xff

#### 2.1504.1 Fields

| Bits | Type | Reset | Name    | Description    |
|------|------|-------|---------|----------------|
| 31:8 |      | 0.4   |         | Reserved       |
| 7:0  | rw   | 0x1   | clk_div | Clock divider. |

## 2.1505 HORI VISIBLE SIZE

Size of horizontal visible area - Offset: 0x8 - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.1505.1 Fields

{"reg": [{"name": "hori\_visible\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"

| Bits | Type | Reset | Name              | Description                      |
|------|------|-------|-------------------|----------------------------------|
| 31:0 | rw   | 0x1   | hori_visible_size | Size of horizontal visible area. |

## 2.1506 HORI\_FRONT\_PORCH\_SIZE

Size of horizontal front porch - Offset: Oxc - Reset default: Ox1 - Reset mask: Oxffffffff

#### 2.1506.1 Fields

 $\{"reg": [\{"name": "hori_front_porch_size", "bits": 32, "attr": ["rw"], "rotate": 0\}], "config" \}$ 

| Bits | Type | Reset | Name                  | Description                     |
|------|------|-------|-----------------------|---------------------------------|
| 31:0 | rw   | 0x1   | hori_front_porch_size | Size of horizontal front porch. |

## 2.1507 HORI\_SYNC\_SIZE

Size of horizontal sync area - Offset: 0x10 - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.1507.1 Fields

{"reg": [{"name": "hori\_sync\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lane"

| Bits | Type | Reset | Name           | Description                   |
|------|------|-------|----------------|-------------------------------|
| 31:0 | rw   | 0x1   | hori_sync_size | Size of horizontal sync area. |

## 2.1508 HORI\_BACK\_PORCH\_SIZE

Size of horizontal back porch - Offset: 0x14 - Reset default: 0x1 - Reset mask: 0xffffffff

## 2.1508.1 Fields

{"reg": [{"name": "hori\_back\_porch\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                 | Description                    |
|------|------|-------|----------------------|--------------------------------|
| 31:0 | rw   | 0x1   | hori_back_porch_size | Size of horizontal back porch. |

## 2.1509 VERT\_VISIBLE\_SIZE

Size of vertical visible area - Offset: 0x18 - Reset default: 0x1 - Reset mask: 0xffffffff

## 2.1509.1 Fields

{"reg": [{"name": "vert\_visible\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"

| Bits | Type | Reset | Name              | Description                    |
|------|------|-------|-------------------|--------------------------------|
| 31:0 | rw   | 0x1   | vert_visible_size | Size of vertical visible area. |

## 2.1510 VERT\_FRONT\_PORCH\_SIZE

Size of vertical front porch - Offset: 0x1c - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.1510.1 Fields

{"reg": [{"name": "vert\_front\_porch\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config"

| Bits | Type | Reset | Name                       | Description                   |
|------|------|-------|----------------------------|-------------------------------|
| 31:0 | rw   | 0x1   | $vert\_front\_porch\_size$ | Size of vertical front porch. |

## 2.1511 VERT\_SYNC\_SIZE

Size of vertical sync area - Offset: 0x20 - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.1511.1 Fields

{"reg": [{"name": "vert\_sync\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"land

| Bits | Type | Reset | Name           | Description                 |
|------|------|-------|----------------|-----------------------------|
| 31:0 | rw   | 0x1   | vert_sync_size | Size of vertical sync area. |

## 2.1512 VERT\_BACK\_PORCH\_SIZE

Size of vertical back porch - Offset: 0x24 - Reset default: 0x1 - Reset mask: 0xffffffff

#### 2.1512.1 Fields

{"reg": [{"name": "vert\_back\_porch\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config":

| Bits | Type | Reset | Name                 | Description                  |
|------|------|-------|----------------------|------------------------------|
| 31:0 | rw   | 0x1   | vert_back_porch_size | Size of vertical back porch. |

## 2.1513 START\_ADDR\_LOW

Low end of start address of frame buffer - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1513.1 Fields

{"reg": [{"name": "start\_addr\_low", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"land

| Bits | Type | Reset | Name           | Description                               |
|------|------|-------|----------------|-------------------------------------------|
| 31:0 | rw   | 0x0   | start_addr_low | Low end of start address of frame buffer. |

## 2.1514 START\_ADDR\_HIGH

High end of start address of frame buffer - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1514.1 Fields

{"reg": [{"name": "start\_addr\_high", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"land the config to the

| Bits | Type | Reset | Name                | Description                                |
|------|------|-------|---------------------|--------------------------------------------|
| 31:0 | rw   | 0x0   | $start\_addr\_high$ | High end of start address of frame buffer. |

## 2.1515 FRAME\_SIZE

Size of whole frame - Offset: 0x30 - Reset default: 0x0 - Reset mask: 0xffffffff

## 2.1515.1 Fields

{"reg": [{"name": "frame\_size", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name       | Description          |
|------|------|-------|------------|----------------------|
| 31:0 | rw   | 0x0   | frame_size | Size of whole frame. |

## 2.1516 BURST\_LEN

Number of beats in a burst - Offset: 0x34 - Reset default: 0x0 - Reset mask: 0xff

## 2.1516.1 Fields

{"reg": [{"name": "burst\_len", "bits": 8, "attr": ["rw"], "rotate": 0}, {"bits": 24}], "config

| Bits | Type | Reset | Name         | Description                 |
|------|------|-------|--------------|-----------------------------|
| 31:8 |      |       |              | Reserved                    |
| 7:0  | rw   | 0x0   | $burst\_len$ | Number of beats in a burst. |

## 2.1517 watchdog\_timer / doc / registers.md

## **2.1518** Summary

| Name                 | Offset | Length | Description                   |
|----------------------|--------|--------|-------------------------------|
| aon_timer.ALERT_TEST | 0x0    | 4      | Alert Test Register           |
| aon_timer.WKUP_CTRL  | 0x4    | 4      | Wakeup Timer Control register |

| Name                      | Offset | Length | Description                     |
|---------------------------|--------|--------|---------------------------------|
| aon_timer.WKUP_THOLD      | 0x8    | 4      | Wakeup Timer Threshold          |
|                           |        |        | Register                        |
| aon_timer.WKUP_COUNT      | 0xc    | 4      | Wakeup Timer Count Register     |
| aon_timer.WDOG_REGWEN     | 0x10   | 4      | Watchdog Timer Write Enable     |
|                           |        |        | Register                        |
| aon_timer.WDOG_CTRL       | 0x14   | 4      | Watchdog Timer Control register |
| aon_timer.WDOG_BARK_THOLD | 0x18   | 4      | Watchdog Timer Bark Threshold   |
|                           |        |        | Register                        |
| aon_timer.WDOG_BITE_THOLD | 0x1c   | 4      | Watchdog Timer Bite Threshold   |
|                           |        |        | Register                        |
| aon_timer.WDOG_COUNT      | 0x20   | 4      | Watchdog Timer Count Register   |
| aon_timer.INTR_STATE      | 0x24   | 4      | Interrupt State Register        |
| aon_timer.INTR_TEST       | 0x28   | 4      | Interrupt Test Register         |
| aon_timer.WKUP_CAUSE      | 0x2c   | 4      | Wakeup request status           |
|                           |        |        |                                 |

## 2.1519 ALERT\_TEST

Alert Test Register - Offset: 0x0 - Reset default: 0x0 - Reset mask: 0x1

## 2.1519.1 Fields

{"reg": [{"name": "fatal\_fault", "bits": 1, "attr": ["wo"], "rotate": -90}, {"bits": 31}], "co

| Bits | Type | Reset | Name        | Description                                      |
|------|------|-------|-------------|--------------------------------------------------|
| 31:1 |      |       |             | Reserved                                         |
| 0    | wo   | 0x0   | fatal_fault | Write 1 to trigger one alert event of this kind. |

## 2.1520 WKUP\_CTRL

Wakeup Timer Control register - Offset: 0x4 - Reset default: 0x0 - Reset mask: 0x1fff

#### 2.1520.1 Fields

{"reg": [{"name": "enable", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "prescaler", "

| Bits               | Type     | Reset      | Name                | Description                                                                                 |
|--------------------|----------|------------|---------------------|---------------------------------------------------------------------------------------------|
| 31:13<br>12:1<br>0 | rw<br>rw | 0x0<br>0x0 | prescaler<br>enable | Reserved Pre-scaler value for wakeup timer count When set to 1, the wakeup timer will count |

## 2.1521 WKUP\_THOLD

Wakeup Timer Threshold Register - Offset: 0x8 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1521.1 Fields

{"reg": [{"name": "threshold", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description                                               |
|------|------|-------|-----------|-----------------------------------------------------------|
| 31:0 | rw   | 0x0   | threshold | The count at which a wakeup interrupt should be generated |

## 2.1522 WKUP\_COUNT

Wakeup Timer Count Register - Offset: 0xc - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1522.1 Fields

{"reg": [{"name": "count", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, ":

| Bits | Type | Reset | Name  | Description                      |
|------|------|-------|-------|----------------------------------|
| 31:0 | rw   | 0x0   | count | The current wakeup counter value |

## 2.1523 WDOG REGWEN

Watchdog Timer Write Enable Register - Offset: 0x10 - Reset default: 0x1 - Reset mask: 0x1

#### 2.1523.1 Fields

{"reg": [{"name": "regwen", "bits": 1, "attr": ["rw0c"], "rotate": -90}, {"bits": 31}], "confi

| Bits | Type | Reset | Name   | Description                                                                           |
|------|------|-------|--------|---------------------------------------------------------------------------------------|
| 31:1 | rw0c | 0x1   | regwen | Reserved Once cleared, the watchdog configuration will be locked until the next reset |

## 2.1524 WDOG\_CTRL

Watchdog Timer Control register - Offset: 0x14 - Reset default: 0x0 - Reset mask: 0x3 - Register enable: WDOG\_REGWEN

#### 2.1524.1 Fields

{"reg": [{"name": "enable", "bits": 1, "attr": ["rw"], "rotate": -90}, {"name": "pause\_in\_slee

| Bits | Type | Reset | Name      | Description                                            |
|------|------|-------|-----------|--------------------------------------------------------|
| 31:2 |      |       |           | Reserved                                               |
| 1    | rw   | 0x0   | pause_in_ | sleep When set to 1, the watchdog timer will not count |
|      |      |       |           | during sleep                                           |
| 0    | rw   | 0x0   | enable    | When set to 1, the watchdog timer will count           |

## 2.1525 WDOG\_BARK\_THOLD

#### 2.1525.1 Fields

{"reg": [{"name": "threshold", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description                                                      |
|------|------|-------|-----------|------------------------------------------------------------------|
| 31:0 | rw   | 0x0   | threshold | The count at which a watchdog bark interrupt should be generated |

## 2.1526 WDOG BITE THOLD

## 2.1526.1 Fields

{"reg": [{"name": "threshold", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes":

| Bits | Type | Reset | Name      | Description                                                  |
|------|------|-------|-----------|--------------------------------------------------------------|
| 31:0 | rw   | 0x0   | threshold | The count at which a watchdog bite reset should be generated |

## 2.1527 WDOG\_COUNT

Watchdog Timer Count Register - Offset: 0x20 - Reset default: 0x0 - Reset mask: 0xffffffff

#### 2.1527.1 Fields

{"reg": [{"name": "count", "bits": 32, "attr": ["rw"], "rotate": 0}], "config": {"lanes": 1, "

| Bits | Type | Reset | Name  | Description                        |
|------|------|-------|-------|------------------------------------|
| 31:0 | rw   | 0x0   | count | The current watchdog counter value |

## 2.1528 INTR\_STATE

Interrupt State Register - Offset: 0x24 - Reset default: 0x0 - Reset mask: 0x3

#### 2.1528.1 Fields

{"reg": [{"name": "wkup\_timer\_expired", "bits": 1, "attr": ["rw1c"], "rotate": -90}, {"name":

| Bits | Type | Reset | Name               | Description                                          |
|------|------|-------|--------------------|------------------------------------------------------|
| 31:2 |      |       |                    | Reserved                                             |
| 1    | rw1c | 0x0   | $wdog\_timer\_bar$ | k Raised if the watchdog timer has hit the bark      |
|      |      |       |                    | threshold                                            |
| 0    | rw1c | 0x0   | wkup_timer_exp     | oir Raised if the wakeup timer has hit the specified |
|      |      |       |                    | threshold                                            |

## 2.1529 INTR\_TEST

Interrupt Test Register - Offset: 0x28 - Reset default: 0x0 - Reset mask: 0x3

## 2.1529.1 Fields

{"reg": [{"name": "wkup\_timer\_expired", "bits": 1, "attr": ["wo"], "rotate": -90}, {"name": "w

| Bits | Type | Reset | Name                | Description                                |
|------|------|-------|---------------------|--------------------------------------------|
| 31:2 |      |       |                     | Reserved                                   |
| 1    | WO   | X     | $wdog\_timer\_bark$ | Write 1 to force wdog_timer_bark interrupt |
| 0    | wo   | X     | wkup_timer_expire   | edWrite 1 to force wkup_timer_expired      |
|      |      |       |                     | interrupt                                  |

## 2.1530 WKUP\_CAUSE

Wakeup request status - Offset: 0x2c - Reset default: 0x0 - Reset mask: 0x1

## 2.1530.1 Fields

{"reg": [{"name": "cause", "bits": 1, "attr": ["rw0c"], "rotate": -90}, {"bits": 31}], "config

| Bits | Type | Reset | Name  | Description                                           |
|------|------|-------|-------|-------------------------------------------------------|
| 31:1 | rw0c | 0x0   | cause | Reserved AON timer requested wakeup, write 0 to clear |