

## NextRAN-AI - 05/09/2025

Integrated Systems Laboratory (ETH Zürich)

Marco Bertuletti Yichao Zhang Mahdi Abdollahpour Alessandro Vanelli-Coralli Luca Benini mbertuletti@iis.ee.ethz.ch
yiczhang@iis.ee.ethz.ch
mahdi.abdollahpour@unibo.it
avanelli@iis.ee.ethz.ch
lbenini@iis.ee.ethz.ch

#### **PULP Platform**

Open Source Hardware, the way it should be!



## Roadmap



#### TensorPool:

- Optimize RedMulE to L1 connection
- TeraPool physical design in 7nm
- TeraPool + RedMulE (TensorPool) physical design in 7nm
- PPA on model microkernels and operators (combined RedMulE&Cores)

#### System Performance:

- Simulation speed is impaired by large design size → from RTL simulation to higher abstraction level, e.g. GVSoC
- TensorPool GVSoC model developement
- Data-Movement and end-end performance



### RedMulE tensor-core



- Inner product GEMM engine Z = Y + X\*W
- Parametrizable FMA array size (scales quadratically with the mem. port width)



TARGET = integrate RedMulE in MemPool (NUMA interconnect)



#### RedMulE Streamer





#### It is RedMulE's memory interface:

- Control generates addresses (streams)
- Streamer:
  - Generates wide H\*(P+1)\*16bit + 32bit TCDM request, based on the addresses from control
  - Applies conversions (e.g. 16/8bit operands)
  - Multiplexes x, w, y, z streams

#### RedMulE Streamer: Protocol





## Requests are based on a req/gnt/r\_valid protocol:

- req is asserted on valid requests
- A new request can be issued when the slave grants the transaction
- The response must be valid one cycle after the transaction is granted

When the memory takes multiple cycles to handshake no new request can be posted on the interconnect!





## **Enabling outstanding requests**



#### A req\_valid/ready, resp\_valid/ready protocol decouples req and resp

- A new valid req can be posted as soon as req\_valid = resp\_ready = 1'b1
- Valid responses can be collected later, when resp\_valid = resp\_ready = 1'b1



This however implies that multiple transactions could be in-flight, therefore we need to send transaction IDs and reorder responses



## **Enabling outstanding requests**





#### **Progress:**

- Replaced the req/gnt/r\_valid protocol with a req\_valid/ready resp\_valid/ready protocol
- Added ROB with parametrizable number of transactions on each stream





## Integration in MemPool: Recap on bursts

- System with distributed shared-memory and hierarchical core-memory interconnect
- Arbitration of wide parallel TCDM requests in shared interconnect resources → performance penalty

#### Burst the transaction:

- Group a request to consecutive addresses in a burst (only first port is valid and is arbitrated)
- Propagate request in the shared-memory hierarchical interconnect
- Identify burst request and redistribute to memory banks with consecutive addresses in the destination Tile
- Send back wide-response







## Integration in MemPool: Recap on bursts



 We can reduce arbitration also in the response path by grouping responses on the same response transactions

(Done by the resp\_grouper)

 When requests cross the boundary of a Tile two burst must be sent

(Done by the burst\_cutter)







# Integration in MemPool: transactions table

- Narrow responses come back out-of-order
- With outstanding transactions a transaction table reorders the narrow memory requests







## Results (single RedMulE)







## **Next Steps**



#### TensorPool:

- Optimize RedMulE to L1 connection → modify TeraPool interconnect for TensorPool-5 config.
- TeraPool physical design in 7nm
- TeraPool + RedMulE (TensorPool) physical design in 7nm
- PPA on model microkernels and operators (combined RedMulE&Cores)

#### System Performance:

- Simulation speed is impaired by large design size → from RTL simulation to higher abstraction level, e.g. GVSoC
- TensorPool GVSoC model developement
- Data-Movement and end-end performance



## Recap TensorPool-5





Best option is highlighted and increases the BW of RedMulE

| FLOPS           | <b>NCores</b> | NRM           | NBank          | NRM           | LV1RM | LV2RM | NTiles | NG | NSGs | LEVEL 0            |               | LEVEL 1          |    | LEVEL 2 |   |
|-----------------|---------------|---------------|----------------|---------------|-------|-------|--------|----|------|--------------------|---------------|------------------|----|---------|---|
|                 |               |               | /Tile          | Tiles         | Ports | Ports |        |    |      | INxOUT             | N             | INxOUT           | N  | INxOUT  | N |
| <del>4096</del> | 0             | <del>16</del> | <del>512</del> | 1             | 0     | 0     | 0      | θ  | 0    | <del>512x512</del> | 1             | -                |    | -       |   |
| 4096            | 0             | <del>16</del> | 32             | 8             | 1     | 0     | 0      | 1  | 0    | <del>64x64</del>   | 8             | 8x8              | 1  | -       |   |
| 4096            | 0             | <del>16</del> | 32             | <del>16</del> | 1     | 0     | 0      | 1  | 0    | <del>32x32</del>   | <del>16</del> | <del>16x16</del> | 1  | -       | - |
| <del>4096</del> | 0             | <del>16</del> | 32             | <del>16</del> | 2     | 0     | 0      | 1  | 0    | <del>32x32</del>   | <del>16</del> | <del>32x32</del> | 1  | -       | - |
| 4096            | 0             | 16            | 32             | 16            | 1     | 0     | 0      | 4  | 0    | 32x32              | 16            | 4x4              | 16 | -       |   |
| 4096            | 0             | 16            | 32             | 16            | 8     | 0     | 0      | 4  | 0    | 32x32              | 16            | 32x32            | 16 | -       | - |



