## Electrical Engineering Department



# RTL to GDS implementation and verification of UART using UVM and OpenLane

Bhatt, Purav (MS Electrical Engineering)
Joshi, Dharmik Vijay (MS Electrical Engineering)

#### Introduction

- The universal asynchronous receiver/transmitter (UART) receives the data as bytes and sends the bits sequentially.
- The received bits are put back together into whole bytes at the destination side using a second UART. A shift register is present in each UART and is essentially used to translate serial data into parallel data.



Figure 1: Proposed UART Design

• To avoid race circumstances, UVM offers systematic, orderly control over simulation behavior. This control will be carried out in sequence.

#### Methodology

#### **Designing of UART:**



- By default, it starts with the IDLE state before the Tx\_enable signal is switched ON.
- Then it goes to the START state. Here, the transmitter adds the start bit to the shift register and shifts the data
- Then it goes into the DATA state.
- Finally, the FSM enters the last stage which is the STOP bit.
- If the parity\_enable signal is turned ON, the transmitter adds a parity bit before entering the STOP bit.

### Methodology



- The state machine starts by waiting for the start bit to be received in the IDLE\_STATE.
- The state machine switches to the SHIFT\_DATA\_STATE after detecting the start bit.
- The state machine switches to PARITY\_CHECK\_STATE after receiving all the data bits and the parity bit.

#### **Verification of UART:**

- 1. <u>Test Bench:</u> It replicates the environment. The test bench verifies whether the RTL fits the design specs..
- 2. <u>Test Cases:</u> Test cases are generated for several scenarios that encompass the functionality and corner cases.



- 3. <u>DUT:</u> The hierarchal layering of the verification facilitates the maintenance and reuse of the DUT.
- 4. <u>Virtual Interface:</u> It offers a technique for separating abstract models and test programs from the actual signals that comprise the design.
- 5. <u>Scoreboard</u>: The data and control information at the output of the DUT are collected and compared to those at the output on the scoreboard.

## **Analysis and Results**



- After running the tests and simulations on the DUT on both the transmitter and receiver side, the results have been satisfactory for ideal conditions.
- In some corner cases where the design is not expected to return any value, the DUT produces garbage values.
   Producing garbage values is expected as the spec that is defined by the team is pretty basic and just for educational purposes.
- In that case, the DUT and the verification environment work in perfect sync and show no anomalies during the runtime simulations.





Figure 7: Placement

• Floor-planning is the process of allocating space for blocks/modules in a chip. Placement is the process of positioning the modules on the allocated space to optimize performance and reduce wirelength.



Figure 8: Routing

• Routing is the process of connecting the previously placed components in a chip design with wires to create a physical path for data flow.



Figure 9: Sign-off

 Signoff refers to the final stage of a chip design where the design is checked against specifications and criteria to ensure functionality and manufacturability.
 GDSII is the file format used to transfer the finalized design data to a foundry for manufacturing.

#### **Summary/Conclusions**

- UART is a serial communication protocol that allows devices to communicate without the use of a clock signal. It sends parallel data that has been converted to serial format.
- It is a full duplex system that can transmit and receive data at the same time.
- This project proposes a methodology for the Design and Verification of a UART block along with physical implementation from the RTL to GDS flow using Open-Lane

#### **Key References**

[1] Xi Jianbo, Xia Jijin, Luo Chuanhui, Deng Qingyong and Zhu Peng, "Verification method of FPGA universal configurable UART protocol based on UVM", Date published: 06/29/2016. [Online]. Available: https://patents.google.com/patent/CN105718344A/en

[2] B. Priyanka, M. Gokul, A. Nigitha and J.T Poomica, "Design of UART Using Verilog And Verifying Using UVM", Date published: 03/19/2021. [Online]. Available: <a href="https://www.semanticscholar.org/paper/Design-of-UART-Using-Verilog-And-Verifying-Using-Priyanka-Gokul/cc91fcab1360dc0b5b79974b6e1f99724ee52151">https://www.semanticscholar.org/paper/Design-of-UART-Using-Verilog-And-Verifying-Using-Priyanka-Gokul/cc91fcab1360dc0b5b79974b6e1f99724ee52151</a>

[3] Bidisha Kashyap and V Ravi, "Universal Verification Methodology Based Verification of UART Protocol", Date published: 05/12/2020. [Online]. Available: <a href="https://iopscience.iop.org/article/10.1088/1742-6596/1716/1/012040">https://iopscience.iop.org/article/10.1088/1742-6596/1716/1/012040</a>

## Acknowledgements

We would like to thank Prof. Shrikant Jadhav for his continuous encouragement and for believing in the team for going the extra mile and helping in the successful implementation of the project. We would also like the thank Prof. Morris Jones for his guidance related to the verification of the design in UVM.