

# Control Integrated POwer System (CIPOS™)

IFCM20U65GD

Datasheet

2017-09-06



## Table of contents

| Table of contents                                   | 2  |
|-----------------------------------------------------|----|
| CIPOS™ Control Integrated POwer System              | 3  |
| Features                                            |    |
| Target Applications                                 | 3  |
| Description                                         | 3  |
| System Configuration                                | 3  |
| Pin Configuration                                   | 4  |
| Internal Electrical Schematic                       | 4  |
| Pin Assignment                                      | 5  |
| Pin Description                                     | 5  |
| LIN(X, Y, Z) (IGBT control pins, Pin 7, 8, 9)       | 5  |
| VFO (Fault-output, Pin 12)                          | 6  |
| NTC (Thermistor, Pin 15)                            |    |
| ITRIP (Over current detection function, Pin 13)     |    |
| VDD, VSS (Control supply and reference, Pin 11, 14) |    |
| NX, NY, NZ (IGBT emitter, Pin 17, 19, 21)           |    |
| X, Y, Z (IGBT collector, Pin 18, 20, 22)            |    |
| P (Positive output voltage, Pin 23)                 |    |
| Absolute Maximum Ratings                            |    |
| Module Section                                      |    |
| Power Section                                       |    |
| Control Section                                     |    |
| Recommended Operation Conditions                    |    |
| Static Parameters                                   |    |
| Dynamic Parameters                                  | 10 |
| Thermistor                                          | 11 |
| Mechanical Characteristics and Ratings              | 11 |
| Electrical characteristic                           | 14 |
| Package Outline                                     | 15 |
| Revision history                                    | 16 |



## **CIPOS**<sup>TM</sup>

## Control Integrated POwer System

Dual In-Line Intelligent Power Module
Three Phase Interleaved PFC 650V / 20A

#### **Features**

Dual In-Line molded module

- TRENCHSTOP<sup>™</sup> 5
- Rapid switching emitter controlled diode
- Rugged SOI gate driver technology with stability against transient
- Over current shutdown
- Under-voltage lockout
- All of 3 switches turn off during protection
- Temperature monitor
- Emitter pins accessible for all phase current monitoring (open emitter)
- Lead-free terminal plating; RoHS compliant
- Very low thermal resistance due to DCB

### **Target Applications**

3-Phase Interleaved PFC

#### Description

The CIPOS<sup>™</sup> module family offers the chance for integrating various power and control components to increase reliability, optimize PCB size and system costs.

It is designed to enhance the system efficiency by improvement of power factor. The package concept is specially adapted to power applications, which need good thermal conduction and electrical isolation, but also EMI-save control and overload protection.

TRENCHSTOP™ 5 are combined with an optimized SOI gate driver for excellent electrical performance.

### **System Configuration**

- 3-Phase Interleaved PFC with TRENCHSTOP<sup>™</sup> 5
   and Rapid switching emitter controlled diode
- SOI gate driver
- Thermistor
- Pin-to-heatsink clearance distance typ. 1.6mm



## **Pin Configuration**



Figure 1 Pin configuration

#### **Internal Electrical Schematic**



Figure 2 Internal schematic



## **Pin Assignment**

|            | T        |                                |
|------------|----------|--------------------------------|
| Pin Number | Pin Name | Pin Description                |
| 1          | NC       | No Connection                  |
| 2          | NC       | No Connection                  |
| 3          | NC       | No Connection                  |
| 4          | NC       | No Connection                  |
| 5          | NC       | No Connection                  |
| 6          | NC       | No Connection                  |
| 7          | LIN(X)   | X phase IGBT gate driver input |
| 8          | LIN(Y)   | Y phase IGBT gate driver input |
| 9          | LIN(Z)   | Z phase IGBT gate driver input |
| 10         | NC       | No Connection                  |
| 11         | VDD      | Control supply                 |
| 12         | VFO      | Fault output                   |
| 13         | ITRIP    | Over current shutdown input    |
| 14         | VSS      | Control negative supply        |
| 15         | NTC      | Thermistor                     |
| 16         | NC       | No Connection                  |
| 17         | NZ       | Z phase IGBT emitter           |
| 18         | Z        | Z phase IGBT collector         |
| 19         | NY       | Y phase IGBT emitter           |
| 20         | Υ        | Y phase IGBT collector         |
| 21         | NX       | X phase IGBT emitter           |
| 22         | Х        | X phase IGBT collector         |
| 23         | Р        | Positive output voltage        |
| 24         | NC       | No Connection                  |

## **Pin Description**

#### LIN(X, Y, Z) (IGBT control pins, Pin 7, 8, 9)

These pins are positive logic and they are responsible for the control of the integrated IGBT. The Schmitt-trigger input thresholds of them are such to guarantee LSTTL and CMOS compatibility down to 3.3V controller outputs. Pull-down resistor of about  $5k\Omega$  is internally provided to pre-bias inputs during supply start-up and a zener clamp is provided for pin protection purposes. Input Schmitt-trigger and noise filter provide beneficial noise rejection to short input pulses.

The noise filter suppresses control pulses which are below the filter time  $t_{\text{FILIN}}$ . The filter acts according to Figure 4.



Figure 3 Input pin structure



Figure 4 Input filter timing diagram



It is recommended for proper work of this product not to provide input pulse-width lower than  $1\mu s$ .

#### VFO (Fault-output, Pin 12)

The VFO pin indicates a module failure in case of under voltage at pin VDD or in case of triggered over current detection at ITRIP.



Figure 5 Internal circuit at pin VFO

#### NTC (Thermistor, Pin 15)

The NTC pin provides direct access to thermistor, which is referenced to VSS. An external pull-up resistor connected to +5V ensures that the resulting voltage can be directly connected to the microcontroller.

#### ITRIP (Over current detection function, Pin 13)

CIPOS<sup>TM</sup> provides an over current detection function by connecting the ITRIP input with the IGBT collector current feedback. The ITRIP comparator threshold (typ. 0.47V) is referenced to VSS ground. An input noise filter (typ.:  $t_{\text{ITRIPMIN}} = 530\text{ns}$ ) prevents the driver to detect false overcurrent events.

Over current detection generates a shutdown of all outputs of the gate driver after the shutdown propagation delay of typically 1000ns.

#### VDD, VSS (Control supply and reference, Pin 11, 14)

VDD is the control supply and it provides power both to input logic and to output power stage. Input logic is referenced to VSS ground.

The under-voltage circuit enables the device to operate at power on when a supply voltage of at least a typical voltage of VDD<sub>UV+</sub> = 12.1V is present.

The IC shuts down all the gate drivers power outputs, when the VDD supply voltage is below  $VDD_{UV-} = 10.4V$ . This prevents the external power switches from critically low gate voltage levels during on-state and therefore from excessive power dissipation.

#### NX, NY, NZ (IGBT emitter, Pin 17, 19, 21)

The IGBT emitters are available for current measurements of each phase. It is recommended to keep the connection to pin VSS as short as possible in order to avoid unnecessary inductive voltage drops.

#### X, Y, Z (IGBT collector, Pin 18, 20, 22)

These pins are IGBT collector. It is mandatory to connect anti-parallel diode between IGBT collector and emitter.

#### P (Positive output voltage, Pin 23)

The diode cathodes are connected to the output voltage. It is noted that the voltage does not exceed 450 V.



## **Absolute Maximum Ratings**

( $V_{DD}$  = 15V and  $T_j$  = 25°C, if not stated otherwise)

#### **Module Section**

| Description                      | Condition           | Symbol            | Va   | Unit |       |  |
|----------------------------------|---------------------|-------------------|------|------|-------|--|
| Description                      | Condition           | Symbol            | min  | max  | Offic |  |
| Storage temperature range        |                     | $T_{stg}$         | -40  | 125  | °C    |  |
| Isolation test voltage           | RMS, f=60Hz, t=1min | V <sub>ISOL</sub> | 2000 | -    | V     |  |
| Operating case temperature range | Refer to Figure 6   | T <sub>c</sub>    | -40  | 125  | °C    |  |

## **Power Section**

| Description                                    | Condition                                                                      | Symbol             | Value |          | l lmih |
|------------------------------------------------|--------------------------------------------------------------------------------|--------------------|-------|----------|--------|
| Description                                    | Description Condition Syn                                                      |                    | min   | max      | Unit   |
| DC link output voltage of P-N                  | Applied between P-N                                                            | $V_{PN}$           | -     | 450      | V      |
| DC link output voltage (surge) of P-N          | Applied between P-N                                                            | $V_{PN(surge)}$    | -     | 500      | V      |
| Max. blocking voltage                          | I <sub>C</sub> = 250μA                                                         | V <sub>CES</sub>   | 650   | -        | V      |
| Repetitive peak reverse voltage                | I <sub>R</sub> = 250μA                                                         | $V_{RRM}$          | 650   | -        | V      |
| Input RMS current of each phase                | $T_{J} \le 150^{\circ}C$ ,<br>$T_{C} = 25^{\circ}C$<br>$T_{C} = 80^{\circ}C$   | l <sub>i</sub>     | -     | 20<br>15 | А      |
| Maximum peak input current of each phase       | T <sub>J</sub> ≤ 150°C, T <sub>C</sub> = 25°C<br>less than 1ms, non-repetitive | $I_{i(peak)}$      | -     | 60       | Α      |
| Power dissipation of each IGBT                 |                                                                                | P <sub>tot</sub>   | -     | 52.3     | W      |
| Operating junction temperature range           |                                                                                | Тл                 | -40   | 150      | °C     |
| Single IGBT thermal resistance, junction-case  |                                                                                | $R_{thJC}$         | -     | 2.39     | K/W    |
| Single diode thermal resistance, junction-case |                                                                                | R <sub>thJCD</sub> | -     | 2.77     | K/W    |



#### **Control Section**

| Description           | Description Condition Symbol |                                       | Va       | Unit |       |
|-----------------------|------------------------------|---------------------------------------|----------|------|-------|
| Description           |                              |                                       | min      | max  | Offic |
| Module supply voltage |                              | $V_{DD}$                              | -1       | 20   | V     |
| Input voltage         | LIN, ITRIP                   | V <sub>IN</sub><br>V <sub>ITRIP</sub> | -1<br>-1 | 10   | V     |
| Switching frequency   |                              | $f_{PWM}$                             | -        | 60   | kHz   |

## **Recommended Operation Conditions**

All voltages are absolute voltages referenced to V<sub>SS</sub> -potential unless otherwise specified.

| Description                       | Comple                                |        | l lmia |        |      |
|-----------------------------------|---------------------------------------|--------|--------|--------|------|
| Description                       | Symbol                                | min    | typ    | max    | Unit |
| DC link output voltage of P-N     | $V_{PN}$                              | 0      | -      | 450    | V    |
| Control supply voltage            | $V_{DD}$                              | 13.5   | 15     | 16.5   | V    |
| Control supply variation          | $\Delta V_{DD}$                       | -1     | -      | 1      | V/µs |
| Logic input voltages LIN,ITRIP    | V <sub>IN</sub><br>V <sub>ITRIP</sub> | 0<br>0 | -      | 5<br>5 | V    |
| Between VSS - N (including surge) | V <sub>SS</sub>                       | -5     | -      | 5      | V    |



Figure 6 T<sub>c</sub> measurement point<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>Any measurement except for the specified point in figure 6 is not relevant for the temperature verification and brings wrong or different information.



#### **Static Parameters**

 $(V_{DD} = 15V \text{ and } T_j = 25^{\circ}C, \text{ if not stated otherwise})$ 

| Description                                       | Condition                                              | Symbol              | Value |            |           | l lmit |
|---------------------------------------------------|--------------------------------------------------------|---------------------|-------|------------|-----------|--------|
| Description                                       | Condition                                              | Symbol              | min   | typ        | max       | Unit   |
| Collector-Emitter saturation voltage              | I <sub>C</sub> = 15A<br>T <sub>J</sub> = 25°C<br>150°C | $V_{CE(sat)}$       | -     | 1.7<br>1.9 | 2.3<br>-  | V      |
| Diode forward voltage                             | I <sub>F</sub> = 15A<br>T <sub>J</sub> = 25°C<br>150°C | V <sub>F</sub>      | 1 1   | 1.4<br>1.3 | 1.85<br>- | V      |
| Collector-Emitter leakage current                 | V <sub>CE</sub> = 650V                                 | I <sub>CES</sub>    | -     | -          | 1         | mA     |
| Diode reverse leakage current                     | V <sub>R</sub> = 650V                                  | I <sub>R</sub>      | -     | -          | 1         | mA     |
| Logic "1" input voltage (LIN)                     |                                                        | V <sub>IH</sub>     | -     | 2.1        | 2.5       | V      |
| Logic "0" input voltage (LIN)                     |                                                        | V <sub>IL</sub>     | 0.7   | 0.9        | -         | V      |
| ITRIP positive going threshold                    |                                                        | V <sub>IT,TH+</sub> | 400   | 470        | 540       | mV     |
| ITRIP input hysteresis                            |                                                        | V <sub>IT,HYS</sub> | 40    | 70         | -         | mV     |
| VDD supply under voltage positive going threshold |                                                        | VDD <sub>UV+</sub>  | 10.8  | 12.1       | 13.0      | V      |
| VDD supply under voltage negative going threshold |                                                        | VDD <sub>UV-</sub>  | 9.5   | 10.4       | 11.2      | V      |
| VDD supply under voltage lockout hysteresis       |                                                        | VDD <sub>UVH</sub>  | 1.0   | 1.7        | -         | V      |
| Quiescent VDD supply current                      | L <sub>IN</sub> = 0V                                   | $I_{QDD}$           | -     | 370        | 900       | μΑ     |
| Input bias current                                | V <sub>IN</sub> = 5V                                   | I <sub>IN+</sub>    | -     | 1          | 1.5       | mA     |
| Input bias current                                | V <sub>IN</sub> = 0V                                   | I <sub>IN-</sub>    | -     | 2          | -         | μΑ     |
| ITRIP input bias current                          | V <sub>ITRIP</sub> = 5V                                | I <sub>ITRIP+</sub> | -     | 65         | 150       | μΑ     |
| VFO input bias current                            | $VFO = 5V$ , $V_{ITRIP} = 0V$                          | I <sub>FO</sub>     | -     | 2          | -         | nA     |
| VFO output voltage                                | I <sub>FO</sub> = 10mA, V <sub>ITRIP</sub> = 1V        | V <sub>FO</sub>     | -     | 0.5        | -         | V      |



## **Dynamic Parameters**

 $(V_{DD} = 15V \text{ and } T_j = 25^{\circ}C, \text{ if not stated otherwise})$ 

| Description Condition                                    |                                                                                | Symbol                | Value |            |     | Unit  |
|----------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|-------|------------|-----|-------|
| Description                                              | Condition                                                                      | Syllibol              | min   | typ        | max | Offic |
| Turn-on propagation delay time                           |                                                                                | t <sub>on</sub>       | -     | 585        | -   | ns    |
| Turn-on rise time                                        | V <sub>LIN</sub> = 5V,                                                         | t <sub>r</sub>        | -     | 20         | -   | ns    |
| Turn-on switching time                                   | $I_{c} = 15A,$ $V_{DC} = 400V$                                                 | t <sub>c(on)</sub>    | -     | 105        | -   | ns    |
| Reverse recovery time                                    |                                                                                | t <sub>rr</sub>       | -     | 100        | -   | ns    |
| Turn-off propagation delay time                          | V <sub>LIN</sub> = 0V,                                                         | $t_{off}$             | -     | 630        | -   | ns    |
| Turn-off fall time                                       | I <sub>C</sub> = 15A,                                                          | t <sub>f</sub>        | -     | 10         | -   | ns    |
| Turn-off switching time                                  | $V_{DC} = 400V$                                                                | t <sub>c(off)</sub>   | -     | 20         | -   | ns    |
| Input filter time ITRIP                                  | V <sub>ITRIP</sub> = 1V                                                        | t <sub>ITRIPmin</sub> | -     | 530        | -   | ns    |
| Input filter time at LIN for turn on and off             | V <sub>LIN</sub> = 0V & 5V                                                     | t <sub>FILIN</sub>    | -     | 290        | -   | ns    |
| Fault clear time after ITRIP-fault                       | V <sub>ITRIP</sub> = 1V                                                        | t <sub>FLTCLR</sub>   | 40    | -          | -   | μs    |
| IGBT turn-on energy (includes reverse recovery of diode) | V <sub>DC</sub> = 400V, I <sub>C</sub> = 15A<br>T <sub>J</sub> = 25°C<br>150°C | E <sub>on</sub>       | -     | 440<br>550 | -   | μЈ    |
| IGBT turn-off energy                                     | V <sub>DC</sub> = 400V, I <sub>C</sub> = 15A<br>T <sub>J</sub> = 25°C<br>150°C | E <sub>off</sub>      | -     | 35<br>65   | -   | μЈ    |
| Diode recovery energy                                    | V <sub>DC</sub> = 400V, I <sub>C</sub> = 15A<br>T <sub>J</sub> = 25°C<br>150°C | E <sub>rec</sub>      | -     | 75<br>145  | -   | μЈ    |



#### **Thermistor**

| Description                                             | Description Condition   |                   |   | Unit |     |       |
|---------------------------------------------------------|-------------------------|-------------------|---|------|-----|-------|
| Description                                             | Condition               | ondition Symbol - |   | typ  | max | Ullit |
| Resistor                                                | T <sub>NTC</sub> = 25°C | R <sub>NTC</sub>  | - | 85   | -   | kΩ    |
| B-constant of NTC<br>(Negative Temperature Coefficient) |                         | B(25/100)         | - | 4092 | -   | К     |



| T [°C] | Rmin. [kΩ] | Rtyp. [kΩ] | Rmax. [kΩ] |
|--------|------------|------------|------------|
| 50     | 28.400     | 29.972     | 31.545     |
| 60     | 19.517     | 20.515     | 21.514     |
| 70     | 13.670     | 14.315     | 14.960     |
| 80     | 9.745      | 10.169     | 10.593     |
| 90     | 7.062      | 7.345      | 7.628      |
| 100    | 5.199      | 5.388      | 5.576      |
| 110    | 3.856      | 4.009      | 4.163      |
| 120    | 2.900      | 3.024      | 3.149      |
| 125    | 2.527      | 2.639      | 2.751      |

Figure 7 Thermistor resistance – temperature curve and table

(For more information, please refer to the application note 'AN CIPOS™-Mini 1 Technical description')

## **Mechanical Characteristics and Ratings**

| Description     | Condition           | Value |      |      |      |
|-----------------|---------------------|-------|------|------|------|
| Description     | Condition           | min   | typ  | max  | Unit |
| Mounting torque | M3 screw and washer | 0.49  | -    | 0.78 | Nm   |
| Flatness        | Refer to Figure 8   | -50   | -    | 100  | μm   |
| Weight          |                     | -     | 6.58 | -    | g    |



Figure 8 Flatness measurement position



### **Circuit of a Typical Application**



Figure 9 Typical application circuit

Because CIPOS<sup>™</sup> Mini PFC has very high speed switching characteristics, considerable large surge voltage between P and N terminals and switching noise on signaling path are generated easily. Please pay attention to the below items for optimized application circuit design.

- 1. Input circuit
- To reduce input signal noise by high speed switching, the R<sub>IN</sub> and C<sub>IN</sub> filter circuit should be mounted. (100Ω, 1nF)
- $C_{\mbox{\scriptsize IN}}$  should be placed as close to  $V_{\mbox{\scriptsize SS}}$  pin as possible.
- 2. Itrip circuit
- To prevent protection function errors, CITRIP should be placed as close to Itrip and VSS pins as possible.
- 3. VFO circuit
- VFO output is an open drain output. This signal line should be pulled up to the positive side of the 5V/3.3V logic power supply with a proper resistor  $R_{PU}$ . It is recommended that RC filter be placed as close to the controller as possible.
- 4. Snubber capacitor
- The wiring between CIPOS™ Mini PFC and snubber capacitor including shunt resistor should be as short as possible.
- 5. Shunt resistor
- The shunt resistor of SMD type should be used for reducing its stray inductance.
- 6. Ground pattern
- Ground pattern should be separated at only one point of shunt resistor as short as possible.
- 7. It is mandatory to connect anti-parallel diode (2A, voltage rating higher than 650V) to PFC IGBT.
- 8. Input surge voltage protection circuit
- This protection circuit is necessary for PFC IGBT to be protected from excessive surge voltage.



## **Switching Times Definition**



Figure 10 Switching times definition



#### **Electrical characteristic**



**IGBTs** operation



## Package Outline













## **Revision history**

| Document version | Date of release | Description of changes                        |
|------------------|-----------------|-----------------------------------------------|
| V 2.1            | Jun. 2017       | Package outline update                        |
| V 2.2            | Sep. 2017       | Maximum operating case temperature, Tc= 125°C |
|                  |                 |                                               |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2017-09-06 Published by Infineon Technologies AG 81726 München, Germany

© 2017 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference ifx1

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

Please note that this product is not qualified according to the AEC Q100 or AEC Q101 documents of the Automotive Electronics Council.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.