

# Introduction to Xilinx

**FPGA Design Workshop** 





### **Objectives**

After completing this section, you will be able to...

- Describe who Xilinx is
- Describe where Programmable Logic fits into the Engineering Curriculums
- List the Xilinx Products necessary to set up a lab



#### Who is Xilinx?

 World's leading innovator of complete programmable logic solutions





ISE Alliance and Foundation Series Design Software

- Inventor of the Field Programmable Gate Array
- Fabless\* Semiconductor and Software Company
  - ◆ UMC (Taiwan) {\*Xilinx acquired an equity stake in UMC in 1996}
  - Seiko Epson (Japan)
  - TSMC (Taiwan)



### **Electronic Components**



#### **Acronyms**

SPLD = Simple Prog. Logic Device

PAL = Prog. Array of Logic

CPLD = Complex PLD

FPGA = Field Prog. Gate Array

#### **Common Resources**

Configurable Logic Blocks (CLB)

- Memory Look-Up Table
- AND-OR planes
- Simple gates

Input / Output Blocks (IOB)

- Bidirectional, latches, inverters, pullup/pulldowns
   Interconnect or Routing
  - Local, internal feedback, and global



### **Programmable Logic Solution**

- No high development cost barriers
- Recovered time for authoring and innovating
  - SW improvements reduce design iterations
- No lengthy prototyping cycle
- Ability to remotely upgrade any networked system
- Ultimate flexibility to manage rapid change



## Where Programmable Logic Fits into the Electronics Industry

Key components of an electronics system:

- Processor
- Memory
- Logic

Xilinx is the Leading
Innovator of
Complete Programmable
Logic Solutions





## Where Programmable Logic Fits into Engineering Curriculums

- Engineering Labs
- Research Projects
- Senior Design Projects
- Design Contests





# How Universities Use Programmable Logic

1) Professor assigns application (Project, Lab Assignment, etc.)





2) Student creates application with Xilinx Software Tools

3) When Application Is Final, Student implements design in hardware

## Why Universities Turn to Xilinx

- Can be used in various engineering labs
  - Digital Design

- Networking and Communications
- Intro/Advanced Digital Design Control Systems

- Computer Architecture
- Projects and Labs can focus on concept, not wire wrapping
- Complete Software Package for Design, Synthesis, Implementation and download
- Immediate results in hardware
- Xilinx Design Series of Books from Prentice Hall
- Free XUP Professor's Workshops available worldwide
- Xilinx University Resource Center



#### **Xilinx Products**

#### **CPLDs and FPGAs**

Complex Programmable Logic Device (CPLD)



Field-Programmable Gate Array (FPGA)



**Architecture** 

PAL/22V10-like More Combinational

**Density** 

Low-to-medium 0.5-10K logic gates

**Performance** 

Predictable timing Up to 250 MHz today

Interconnect

"Crossbar Switch"

Gate array-like
More Registers + RAM

Medium-to-high 1K to 3.2M system gates

Application dependent Up to 200 MHz today

Incremental



#### **Xilinx Products**

#### **Design Tools**

#### V5.1i ISE Software

- Complete Software Package
  - Design Entry (Schematic, VHDL, Verilog)
  - Synthesis (XST)
  - Implementation (Translate, Map, Place & Route)
  - Simulation (ModelsimXE-II)
  - iMPACT Programmer (Download Bistream)
- CORE Generator
  - Parameterizable Cores
- StateCAD/State Bencher
  - State Machine Design
- HDL Bencher
  - Test Bench Generation

Unix & PC Platforms





## 5.1i Device Support

#### all Xilinx leading FPGA/CPLD families

New leading-edge device families







- ISE advantages can be leveraged across various Engineering courses
  - Across all device families and design sizes













## Programmable Logic Design Flow

- 1 Design Entry in schematic, ABEL, VHDL, and/or Verilog.
- Implementation includes Placement & Routing and bitstream generation using Xilinx's M1 Technology. Also, analyze timing, view layout, and more.
- Download directly to the Xilinx hardware device(s) with unlimited reconfigurations\* !!

# Xilinx Programmable Logic in your Curriculum

| Family        | Density                                                                 | Digital | Adv     | Embedded          | Computer            |     |     |
|---------------|-------------------------------------------------------------------------|---------|---------|-------------------|---------------------|-----|-----|
|               |                                                                         | Design  | Digital | <b>Processing</b> | <b>Architecture</b> | DSP | SOC |
| XC9500        | 36-288 MacroCells                                                       | X       |         |                   |                     |     |     |
| CoolRunner    | 32-512 MacroCells                                                       | Х       |         |                   |                     |     |     |
| Spartan-IIE   | Up to 300K System Gates                                                 | Х       | Х       | х                 |                     |     |     |
| Virtex-E      | 58K to 4M System Gates                                                  |         | Х       | х                 | х                   |     |     |
| Virtex-II     | 40K to 8M System Gates + up to 168 Multier Blocks                       |         | х       | Х                 | X                   | Х   |     |
| Virtex-II Pro | Virtex-II + Up to 4 PPC<br>Processors and 24 Rocket<br>I/O Transceivers |         |         | х                 | х                   | X   | х   |

