

# PHY6218

#### Bluetooth 5.2 / IEEE 802.15.4 System on Chip with SIG-Mesh

#### **Key Features**

- ARM<sup>®</sup> Cortex<sup>™</sup>-M4F 32-bit processor
- Memory
  - > 512KB/2MB in-system flash memory
  - ▶ 128KB ROM
  - > 138KB SRAM, all programmable retention in sleep mode
- 33/19 general purpose I/O pins
  - All pins can be configured as serial interface and programmable IO MUX function mapping
  - > All pins can be configured for wake-up
  - > 18 pins for triggering interrupt
  - 3 quadrature decoder(QDEC)
  - > 6-channel PWM
  - > 4-channel I2S
  - > 2-channel PDM
  - > 2-channel I2C
  - > 2-channel SPI
  - > 1-channel UART
  - ▶ JTAG
- DMIC/AMIC with microphone bias
- 3/8-channel 12bit ADC with low noise voice PGA
- 4-channel 24bit timer, one watchdog timer
- Real timer counter (RTC)
- · Power, clock, reset controller
- Flexible power management
  - > Supply voltage range 1.8V to 3.6V
  - > Embedded buck DC-DC and LDOs
  - Battery monitor: Supports low battery detection
- Power consumption
  - > 0.7μA @ OFF Mode (IO wake up only)
  - > 2μA @ Sleep Mode with 32KHz RTC
  - > Receiver: 6.7mA @sensitivity level
  - Transmitter: 6.7mA @0dBm TX power
- RC oscillator hardware calibrations
  - 32KHz RC osc for RTC with +/-500ppm accuracy
  - > 32MHz RC osc for HCLK with 3% accuracy

- · High Speed Throughput
  - > Support BLE 2Mbps Protocal
  - > Support Data Length Extension
  - Throughput up to 1.6Mbps(DLE+2Mbps)
- Support SIG-Mesh Multi-Feature
  - > Friend Node
  - Low Power Node
  - Proxy Node
  - Relay Node
- 2.4 GHz transceiver
  - > Compliant to Bluetooth 5.2
  - > Sensitivity:
    - -97dBm@BLE 1Mbps data rate
    - -103dBm@BLE 125Kbps data rate
    - -100dBm@IEEE 802.15.4 250Kbps data rate
  - > TX Power -20 to +10dBm in 3dB steps
  - Single-pin antenna: no RF matching or RX/TX switching required
  - > RSSI (1dB resolution)
- AES-128 encryption hardware
- · Link layer hardware
  - Automatic packet assembly
  - > Automatic packet detection and validation
  - > Auto Re-transmit
  - Auto ACK
  - > Hardware Address Matching
  - > Random number generator
- · Operating temperature:
  - > -40°C ~+85 °C (Consumer)
  - > -40 °C ~+105 °C (Industrial)
- RoHS Package: QFN48/QFN32
- Applications: wearables, beacons, appliances, home and building, health and medical, sports and fitness, industrial and manufacturing, retail and payment, security, data transmission, remote control, PC/mobile/TV peripherals, internet of things (IoT)



#### **Liability Disclaimer**

Phyplus Microelectronics Limited reserves the right to make changes without further notice to the product to improve reliability, function or design. Phyplus Microelectronics Limited does not assume any liability arising out of the application or use of any product or circuits described herein.

#### **Life Support Applications**

Phyplus Microelectronics Limited's products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Phyplus Microelectronics Limited customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Phyplus Microelectronics Limited for any damages resulting from such improper use or sale.

#### **Contact Details**

For your nearest dealer, please see www.Phyplusinc.com. Information regarding product updates, downloads, and technical support can be accessed through our homepage.

#### **Main Office:**

#### Shanghai

3F&4F, Building 23, Lane 676, Wuxing Road, Pudong, Shanghai

Phone: +86 21 5899 0018 Email: info@phyplusinc.com

Shenzhen

Room 1205, No.10 Li Shan Road, Shenzhen China



# **Revision History**

| Date    | Version Description |                                                                                                                                                          |
|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2021.7  | 1.0                 | First Edition.                                                                                                                                           |
| 2021.7  | 1.0                 | <ul> <li>The following content has been added, updated or corrected:</li> <li>Maximum MSL parameter updated: "Moisture Sensitivity Level: 3".</li> </ul> |
| 2021.12 | 1.0                 | The following content has been added, updated or corrected:  • 9 Ordering information updated: Order Code updated.                                       |



# **Table of Contents**

| 1    | Introduction                                  | 1  |
|------|-----------------------------------------------|----|
| 2    | Product Overview                              | 2  |
| 2.1  | Block Diagram                                 | 2  |
| 2.2  | Pin Assignments and Functions                 | 3  |
|      | 2.2.1 PHY6218 (QFN48)                         | 3  |
|      | 2.2.1.1 Pin Assignment                        | 3  |
|      | 2.2.1.2 Pin Function                          | 3  |
|      | 2.2.2 PHY6218 (QFN32)                         | 6  |
|      | 2.2.2.1 Pin Assignment                        | 6  |
|      | 2.2.2.2 Pin Functions                         | 6  |
| 3    | System Blocks                                 | 8  |
| 3.1  | CPU                                           | 8  |
| 3.2  | Memory                                        | 8  |
|      | 3.2.1 ROM                                     | 10 |
|      | 3.2.2 SRAM                                    | 10 |
|      | 3.2.3 FLASH                                   | 10 |
|      | 3.2.4 Memory Address Mapping                  | 10 |
| 3.3  | Boot and Execution Modes                      | 11 |
|      | 3.3.1 Mirror Mode                             | 11 |
|      | 3.3.2 FLASH Mode                              | 11 |
|      | 3.3.3 Boot loader                             | 11 |
| 3.4  | Power, Clock and Reset (PCR)                  | 12 |
| 3.5  | Power Management (POWER)                      | 12 |
| 3.6  | Low Power Features                            | 14 |
|      | 3.6.1 Operation and Sleep States              | 14 |
|      | 3.6.1.1 Normal State                          | 14 |
|      | 3.6.1.2 Clock Gate State                      | 14 |
|      | 3.6.1.3 System Sleep State                    | 14 |
|      | 3.6.1.4 System Off State                      | 14 |
|      | 3.6.2 State Transition                        |    |
|      | 3.6.2.1 Entering Clock Gate State and Wake-up |    |
|      | 3.6.2.2 Entering Sleep/off States and Wake-up |    |
| 3.7  | Interrupts                                    |    |
| 3.8  | Clock Management (CLOCK)                      |    |
| 3.9  | IOMUX                                         |    |
| 3.10 | GPIO                                          |    |
|      | 3.10.1 DC Characteristics                     | 21 |
| 4    | Peripheral Blocks                             |    |
| 4.1  | 2.4GHz Radio                                  |    |
| 4.2  | Timer/Counters (TIMER)                        |    |
| 4.3  | Real Time Counter (RTC)                       |    |
| 4.4  | AES-ECB Encryption (ECB)                      |    |
| 4.5  | Random Number Generator (RNG)                 |    |
| 16   | Watchdog Timor (WDT)                          | 24 |



#### 4.7 4.8 I2C (I2c0, I2c1 Two Independent Instances) ......24 12S.......24 4.9 UART (UART).......24 4.10 4.11 DMIC/AMIC Data Path......25 4.11.1 4.11.2 4.11.3 4.11.4 Pulse Width Modulation (PWM) ......26 4.12 4.13 4.14 Analog to Digital Converter (ADC) with Programmable Gain Amplifier (PGA) ......28 4.15 4.15.1 4.15.2 ADC Channel <3:0> Connectivity .......32 4.15.3 Absolute Maximum Ratings ......34 5 6 Radio Transceiver ....... 36 7 7.1 7.2 7.2.1 7.2.2 7.3 7.3.1 BLE 2Mbps GFSK RX......38 7.3.1.2 7.3.1.3 7.3.1.4 7.3.2 7.4 8 9 9.1 Chip Marking Rule .......43 9.2 9.3 Package dimensions .......45 10 QFN32 package dimensions .......45 10.1 10.2 QFN48 package dimensions ......45 Sample Application and Layout Guide ......46 11 11.1 11.2 11.2.1 11.2.2 11.2.3 11.2.4



| 11.2.5 | Power line or plane | .47 |
|--------|---------------------|-----|
|        | Ground Via          |     |



#### 1 Introduction

PHY6218 is a System on Chip (SoC) for Bluetooth 5.2 / IEEE 802.15.4 applications. PHY6218 has 32-bit ARM® Cortex™-M4F CPU with 138KSRAM/Retention SRAM and an ultra-low power, high performance, multi-mode radio. PHY6218 can support BLE / IEEE 802.15.4 with security, application and over-the-air download update. Serial peripheral IO and integrated application IP enables customer product to be built with minimum bill-of-material (BOM) cost.



### **2** Product Overview

# 2.1 Block Diagram



Figure 1: PHY6218 block diagram



# 2.2 Pin Assignments and Functions

This section describes the pin assignment and the pin functions for the different package types.

# 2.2.1 PHY6218 (QFN48)

## 2.2.1.1 Pin Assignment



Figure 2: Pin assignment - PHY6218 QFN48 package

#### 2.2.1.2 Pin Function

| Pin | Pin name | Description                                                              |  |
|-----|----------|--------------------------------------------------------------------------|--|
| 1   | P34      | all functions configurable *Note: Not support interrupt and ADC function |  |
| 2   | P00      | all functions configurable/ JTAG_TDO  *Note: Not support ADC function    |  |
| 3   | P01      | all functions configurable/ JTAG_TDI *Note: Not support ADC function     |  |
| 4   | P02      | all functions configurable/JTAG_TMS  *Note: Not support ADC function     |  |



| Pin | Pin name | Description                                                                                             |  |
|-----|----------|---------------------------------------------------------------------------------------------------------|--|
| 5   | P03      | all functions configurable/JTAG_TCK *Note: Not support ADC function                                     |  |
| 6   | P04      | all functions configurable *Note: Not support ADC function                                              |  |
| 7   | P05      | all functions configurable *Note: Not support ADC function                                              |  |
| 8   | P06      | all functions configurable *Note: Not support ADC function                                              |  |
| 9   | TM       | Test_Mode                                                                                               |  |
| 10  | P09      | all functions configurable *Note: Not support ADC function                                              |  |
| 11  | P10      | all functions configurable *Note: Not support ADC function                                              |  |
| 12  | DVDD3    | 3V power supply for digital IO, DCDC, Charge pump                                                       |  |
| 13  | DCDC_SW  | Buck dcdc output                                                                                        |  |
| 14  | PVSS     | Buck dcdc and charge pump power vss                                                                     |  |
| 15  | cp_out   | charge pump output                                                                                      |  |
| 16  | DVSS     | digital vss                                                                                             |  |
| 17  | VDDDEC   | 1.2V VDD_CORE, digital LDO output                                                                       |  |
| 18  | DVDD_LDO | digital LDO input                                                                                       |  |
| 19  | P11      | all functions configurable/AIO<0>                                                                       |  |
| 20  | P12      | all functions configurable/AIO<1>                                                                       |  |
| 21  | P13      | all functions configurable/AIO<2>                                                                       |  |
| 22  | P14      | all functions configurable/AIO<3>                                                                       |  |
| 23  | P15      | all functions configurable/AIO<4>                                                                       |  |
| 24  | AVDD3    | 3V power supply for analog IO, bg, rcosc, etc                                                           |  |
| 25  | XC1      | 16M crystal input                                                                                       |  |
| 26  | XC2      | 16M crystal output                                                                                      |  |
| 27  | P16      | all functions configurable/AIO<5>/32K crystal input                                                     |  |
| 28  | P17      | all functions configurable/AIO<6>/32k crystal output                                                    |  |
| 29  | P18      | all functions configurable/AIO<7>/PGA differential positive input *Note: Not support interrupt function |  |
| 30  | P20      | all functions configurable/AIO<9>/Micphone bias output  *Note: Not support interrupt function           |  |
| 31  | P19      | all functions configurable/AIO<8>/PGA differential negative input *Note: Not support interrupt function |  |
| 32  | RST_N    | reset pin                                                                                               |  |
| 33  | RF       | RF antenna                                                                                              |  |
| 34  | LNA_VDD  | LNA_VDD                                                                                                 |  |



| Pin | Pin name | Description                                                                                           |
|-----|----------|-------------------------------------------------------------------------------------------------------|
| 35  | TRX_VDD  | TRX_VDD                                                                                               |
| 36  | P21      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 37  | P22      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 38  | P23      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 39  | P24      | all functions configurable/test_mode_select[0] *Note: Not support interrupt function and ADC function |
| 40  | P25      | all functions configurable/test_mode_select[1] *Note: Not support interrupt function and ADC function |
| 41  | P26      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 42  | P27      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 43  | P28      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 44  | P29      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 45  | P30      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 46  | P31      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 47  | P32      | all functions configurable *Note: Not support interrupt function and ADC function                     |
| 48  | P33      | all functions configurable *Note: Not support interrupt function and ADC function                     |

Table 1: Pin functions PHY6218 QFN48 package



# 2.2.2 PHY6218 (QFN32)

# 2.2.2.1 Pin Assignment



Figure 3: Pin assignment - PHY6218 QFN32 package

#### 2.2.2.2 Pin Functions

| Pin | Pin name | Description                                                              |  |  |
|-----|----------|--------------------------------------------------------------------------|--|--|
| 1   | P34      | all functions configurable *Note: Not support interrupt and ADC function |  |  |
| 2   | P00      | all functions configurable/ JTAG_TDO *Note: Not support ADC function     |  |  |
| 3   | P01      | all functions configurable/ JTAG_TDI *Note: Not support ADC function     |  |  |
| 4   | P02      | all functions configurable/ JTAG_TMS *Note: Not support ADC function     |  |  |



| Pin | Pin name | Description                                                                                  |  |  |
|-----|----------|----------------------------------------------------------------------------------------------|--|--|
| 5   | P03      | all functions configurable/ JTAG_TCK                                                         |  |  |
|     | TNA      | *Note: Not support ADC function                                                              |  |  |
| 6   | TM       | Test_Mode                                                                                    |  |  |
| 7   | P09      | all functions configurable *Note: Not support ADC function                                   |  |  |
| 8   | P10      | all functions configurable *Note: Not support ADC function                                   |  |  |
| 9   | DVDD3    | 3V power supply for digital IO, DCDC, Charge pump                                            |  |  |
| 10  | DCDC_SW  | Buck dcdc output                                                                             |  |  |
| 11  | cp_out   | charge pump output                                                                           |  |  |
| 12  | VDDDEC   | 1.2V VDD_CORE, digital LDO output                                                            |  |  |
| 13  | DVDD_LDO | digital LDO input                                                                            |  |  |
| 14  | P14      | all functions configurable/AIO<3>                                                            |  |  |
| 15  | P15      | all functions configurable/AIO<4>                                                            |  |  |
| 16  | AVDD3    | 3V power supply for analog IO, bg, rcosc, etc                                                |  |  |
| 17  | XC1      | 16M crystal input                                                                            |  |  |
| 18  | XC2      | 16M crystal output                                                                           |  |  |
| 19  | P16      | all functions configurable/AIO<5>/32K crystal input                                          |  |  |
| 20  | P17      | all functions configurable/AIO<6>/32k crystal output                                         |  |  |
| 21  | P18      | all functions configurable *Note: Not support interrupt function                             |  |  |
| 22  | P20      | all functions configurable/AIO<9>/Micphone bias output                                       |  |  |
| 23  | RST_N    | reset pin                                                                                    |  |  |
| 24  | RF       | RF antenna                                                                                   |  |  |
| 25  | LNA_VDD  | LNA_VDD                                                                                      |  |  |
| 26  | TRX_VDD  | TRX_VDD                                                                                      |  |  |
|     | _        | all functions configurable                                                                   |  |  |
| 27  | P23      | *Note: Not support interrupt and ADC function                                                |  |  |
| 28  | P24      | all functions configurable/test_mode_select[0] *Note: Not support interrupt and ADC function |  |  |
| 29  | P25      | all functions configurable/test_mode_select[1] *Note: Not support interrupt and ADC function |  |  |
| 30  | P31      | all functions configurable *Note: Not support interrupt and ADC function                     |  |  |
| 31  | P32      | all functions configurable                                                                   |  |  |
|     |          | *Note: Not support interrupt and ADC function all functions configurable                     |  |  |
| 32  | P33      | *Note: Not support interrupt and ADC function                                                |  |  |
|     |          | 2. Die ferrations DING340 OFN32 and large                                                    |  |  |

Table 2: Pin functions PHY6218 QFN32 package



#### 3 System Blocks

The system block diagram of PHY6218 is shown in Figure 1.

#### 3.1 CPU

The PHY6218 has an ARM Cortex-M4F CPU.

The ARM® Cortex™-M4F CPU is a low-power processor that features low gate count, low interrupt latency, low-cost debug, and includes floating point arithmetic functionality. The CPU are intended for deeply embedded applications that require fast interrupt response features.

The CPU will play controller role in BLE/IEEE 802.15.4 modem and run all user applications. The following main features are listed below.

- A low gate count processor core, with low latency interrupt processing.
- A Nested Vectored Interrupt Controller (NVIC) closely integrated with the processor core to achieve low latency interrupt processing.
- Multiple high-performance bus interfaces.
- A low-cost debug solution with the optional ability to:
  - o Implement breakpoints and code patches.
  - Implement watchpoints, tracing, and system profiling.
  - Support printf() style debugging.
  - Bridge to a Trace Port Analyzer (TPA).
- An optional Memory Protection Unit (MPU).
  - Eight memory regions.
  - Sub Region Disable (SRD), enabling efficient use of memory regions.
  - The ability to enable a background region that implements the default memory map attributes.
- A Floating Point Unit (FPU) unit:
  - 32-bit instructions for single-precision (C float) data-processing operations.
  - Combined Multiply and Accumulate instructions for increased precision (Fused MAC).
  - Hardware support for conversion, addition, subtraction, multiplication with optional accumulate, division, and square-root.
  - Hardware support for denormals and all IEEE rounding modes.
  - 32 dedicated 32-bit single precision registers, also addressable as 16 double-word registers.
  - Decoupled three stage pipeline.

# 3.2 Memory

PHY6218 has total 128KB ROM, 138KB SRAM and up to 512KB FLASH. The physical address space of these memories is shown in **Figure4**.





Figure 4: PHY6218 memory space



#### 3.2.1 ROM

PHY6218 has 2 ROMs.

|      | SIZE                           | CONTENT                                    |
|------|--------------------------------|--------------------------------------------|
| ROM0 | 8KB Reserved BOOT ROM for M4F. |                                            |
| ROM1 | 120KB                          | Protocol stack. Common peripheral drivers. |

Table 3: List of ROMs

#### 3.2.2 **SRAM**

PHY6218 has 5 SRAM blocks. All 5 SRAM blocks have retention capability. which can be configured individually. All SRAM blocks can be used to store program or data.

|       | SIZE | CONTENT |
|-------|------|---------|
| SRAM0 | 32KB |         |
| SRAM1 | 32KB |         |
| SRAM2 | 64KB |         |
| SRAM3 | 8KB  |         |
| SRAM4 | 2KB  |         |

**Table 4: List of SRAMs** 

#### 3.2.3 FLASH

PHY6218 has FLASH to provide non-volatile program and data storage. The size of the FLASH can be 256KB or 2MB. PHY6218 supports 2-wire reading.

3.2.4 Memory Address Mapping

| Name  | Size (KB) | Master | Physical Address    | CM4 Alias | M4F Remap |     |     |
|-------|-----------|--------|---------------------|-----------|-----------|-----|-----|
|       |           |        |                     |           | 0         | 1   | 2   |
| ROM0  | 8         | M4F    | 1000_0000~1000_1FFF | 0x0       |           |     |     |
| ROM1  | 120       | M4F    | 1000_2000~1001_FFFF |           | 0x0       |     |     |
| RAM0  | 32        | M4F    | 1FFF_0000~1FFF_7FFF |           |           |     |     |
| RAM1  | 32        | M4F    | 1FFF_8000~1FFF_FFFF |           |           |     |     |
| RAM2  | 64        | M4F    | 2000_0000~2000_FFFF |           |           | 0x0 |     |
| RAM3  | 8         | M4F    | 2001_0000~2001_1FFF |           |           |     |     |
| RAM4  | 2         | M4F    | 2001_2000~2001_27FF |           |           |     |     |
| FLASH | 512       | M4F    | 1100_0000~1107_FFFF |           |           |     | 0x0 |
|       |           |        | 6000_0000~6007_FFFF |           |           |     |     |
|       |           |        |                     |           |           |     |     |

Table 5: Memory address mapping



#### 3.3 Boot and Execution Modes

During the boot, the ROM0 is aliased to 0x0 address. The CPU starts to execute the program from the ROM0.



Figure 5: PHY6218 boot mode

#### 3.3.1 Mirror Mode

The mirror mode is not tied to the chip variations. Any chip variation can use mirror mode to execute program. In the mirror mode, the program is copied from the FLASH to the SRAM, then is executed in the SRAM.

#### 3.3.2 FLASH Mode

The FLASH mode is not tied to the chip variations. Any chip variation can use FLASH mode to execute program. In the FLASH mode, the program is executed in the FLASH.

#### 3.3.3 Boot loader

The boot loader in the ROM has the basic structure as shown below. The content in the FLASH should be specifically defined to allow boot loader to identify whether the FLASH content is valid, as shown in the example below. If the FLASH is valid, the ROM boot loader will put the chip in the normal mode and start normal program execution. If the FLASH is not valid, the boot loader will enter FLASH programming mode.

| Address | Variable     | Content                       |
|---------|--------------|-------------------------------|
| 0       | PRODUCT_MODE | Identify the chip mode        |
| 4       | CODE_BASE    | The base address of the code  |
| 8       | CODE_LEN     | The length of the code        |
| С       | BOOT_MODE    | Identify mirror or FLASH mode |

**Table 6: Flash content example** 

END



Figure 6: Bootloader flow

#### Power, Clock and Reset (PCR) 3.4

ΝΟΡΜΔΙ FLOW



Figure 7: PHY6218 power, clock and reset

#### 3.5 **Power Management (POWER)**

The power management system is highly flexible with functional blocks such as the CPU, radio transceiver, and peripherals saving separate power state control in addition to the System Sleep mode and OFF modes. When in System Normal mode, all functional blocks will independently be turned on depending on needed application functionality.





Figure 8: Power system

The following diagram is Normal, Sleep and Off mode. Switches are optional depending on user's request.

| Switch       | Normal | Sleep    | Off |
|--------------|--------|----------|-----|
| 1RC32M       | On     | Off      | Off |
| 2RC32K       | On     | Optional | Off |
| 3XT32K       | On     | Optional | Off |
| 4bandgap     | On     | Off      | Off |
| 5LC-LDO      | On     | on       | Off |
| 6DC/DC       | On     | Off      | Off |
| 7DIG-LDO     | On     | Off      | Off |
| 8charge pump | On     | Off      | Off |



| Switch     | Normal | Sleep    | Off |
|------------|--------|----------|-----|
| 9CMP       | On     | Optional | Off |
| 10RTC      | On     | Optional | Off |
| 20SRAM-32K | 1.2v   | 0.6v     | 0   |
| 21SRAM-32K | 1.2v   | 0.6v     | 0   |
| 22SRAM-64K | 1.2v   | 0.6v     | 0   |
| 23SRAM-8K  | 1.2v   | 0.6v     | 0   |
| 24SRAM-2K  | 1.2v   | 0.6v     | 0   |

Table 7: Flash Switches of different power modes

#### 3.6 Low Power Features

#### 3.6.1 Operation and Sleep States

#### 3.6.1.1 Normal State

#### 3.6.1.2 Clock Gate State

The CPU executes WFI/WFE to enter clock gate state. After wake-up from clock-gate state, the CPU continues to execute the program from where it stopped. The wake-up sources includes interrupts and events. The wake-up sources are configured by the software according to applications.

#### 3.6.1.3 System Sleep State

The wake-up sources include:

- IO
- RTC
- RESET
- UVLO reset

#### 3.6.1.4 System Off State

The wake-up sources include:

- IOs
- RESET
- UVLO reset

#### 3.6.2 State Transition

# 3.6.2.1 Entering Clock Gate State and Wake-up

CPU executes WFI/WFE.

## 3.6.2.2 Entering Sleep/off States and Wake-up

The PM registers identify whether the CPU is in mirror mode or FLASH mode before sleep or off, and record the remap and vectors. The CPU configures the corresponding PM registers to put the chip into sleep or off mode. After wake-up, the chip enters boot mode to execute boot code in the ROM. The ROM code checks the mode before sleep/off and the remap information, perform corresponding configurations, and starts to execute the program.



# 3.7 Interrupts

| Intervent Name   | BAAT Interment Newsborn |
|------------------|-------------------------|
| Interrupt Name   | M4F Interrupt Number    |
| apcom_cp_ipc_irq | 25                      |
| cpcom_cp_ipc_irq | 26                      |
| cp_timer_irq     | 27                      |
| cp_wdt_irq       | 28                      |
| bb_irq           | 29                      |
| kscan_irq        | 30                      |
| rtc_irq          | 31                      |
| cpcom_ap_ipc_irq | 0                       |
| apcom_ap_ipc_irq | 1                       |
| timer_irq        | 2                       |
| wdt_irq          | 3                       |
| uart_irq         | 4                       |
| i2c0_irq         | 5                       |
| i2c1_irq         | 6                       |
| spi0_irq         | 7                       |
| spi1_irq         | 8                       |
| gpio_irq         | 9                       |
| i2s_irq          | 10                      |
| spif_irq         | 11                      |
| dmac_intr        | 12                      |
| dmac_inttc       | 13                      |
| dmac_interr      | 14                      |
| fpidc            | 15                      |
| fpdzc            | 16                      |
| fpioc            | 17                      |
| fpufc            | 18                      |
| fpofc            | 19                      |
| fpixc            | 20                      |
| aes_irq          | 21                      |
| adcc_irq         | 22                      |
| qdec_irq         | 23                      |
| rng_irq          | 24                      |
|                  |                         |

**Table 8: Interrupts** 



## 3.8 Clock Management (CLOCK)



Figure 9: Clock management

There are two crystal clock sources: 16MHz crystal oscillator (XT16M) and 32.768kHz crystal oscillator (XT32k), of which the 32.768k crystal oscillator is optional. There are also two on chip RC oscillators: 32MHz RC oscillator (RC32M) and 32kHz RC oscillator (RC32k), both of which can be calibrated with respect to 16MHz crystal oscillator. If 32.768kHz crystal is not installed, RC32k oscillator would be periodically calibrated and used for RTC. At initial power up or wake up before XT16M oscillator starts up, RC32M is used as the main clock. An on-chip DLL generates higher frequency clocks such as 32/48/64MHz from the XT16M clock source.





Figure 10: Clock structure diagram

#### 3.9 IOMUX

The IOMUX provides a flexible I/O configuration, as the ports of most of the peripherals can be configured and mapped to any of the physical I/O pads (I/O at die boundary). These peripheral modules include I2C 0-1, I2S, UART, PWM 0-5, SPI 0-1, Quadrature Decoder etc. However for other specific purpose peripherals, their IOs mappings are fixed when they are enabled. These specific purpose peripherals include JTAG, analog ios, GPIOs and key scan.

Figure 11 below shows the IOMUX functional diagram.





Figure 11: IOMUX structure diagram

There are 34 configurable pads which are from P00 to P07 and from P09 to P34. P08 pad is assigned for TM pin which is a test mode pin. The table blow shows the mapping of the peripheral IOs that can be mapped through IOMUX. These include I2C 0-1, I2S, UART, PWM 0-5, SPI 0-1, Quadrature Decoder, 1.28MHz clock and dmic\_out.

| Signal Name | Ю | FULLMUX |
|-------------|---|---------|
| iic0_scl    | В | 0       |
| iic0_sda    | В | 1       |
| iic1_scl    | В | 2       |
| iic1_sda    | В | 3       |
| i2s_sck     | В | 4       |
| i2s_ws      | В | 5       |
| i2s_sdo0    | 0 | 6       |
| i2s_sdo1    | 0 | 35      |
| i2s_sdo2    | 0 | 36      |
| i2s_sdo3    | 0 | 37      |
| i2s_sdi0    | 1 | 7       |
| i2s_sdi1    | 1 | 38      |
| i2s_sdi2    | 1 | 39      |
| i2s_sdi3    | I | 40      |
| uart_tx     | 0 | 8       |
| uart_rx     | I | 9       |
| pwm0        | 0 | 10      |
| pwm1        | 0 | 11      |
| pwm2        | 0 | 12      |
| pwm3        | 0 | 13      |
| pwm4        | 0 | 14      |
| pwm5        | 0 | 15      |
| spi_0_sck   | В | 16      |
| spi_0_ssn   | В | 17      |



| Signal Name   | Ю | FULLMUX |
|---------------|---|---------|
| spi_0_tx      | 0 | 18      |
| spi_0_rx      | 1 | 19      |
| spi_1_sck     | В | 20      |
| spi_1_ssn     | В | 21      |
| spi_1_tx      | 0 | 22      |
| spi_1_rx      | 1 | 23      |
| chax          | 1 | 24      |
| chbx          | 1 | 25      |
| chix          | 1 | 26      |
| chay          | 1 | 27      |
| chby          | 1 | 28      |
| chiy          | 1 | 29      |
| chaz          | 1 | 30      |
| chbz          | 1 | 31      |
| chiz          | I | 32      |
| clk_1p28m     | 0 | 33      |
| adcc_dmic_out | 1 | 34      |

**Table 9: Peripheral IO mapped through IOMUX** 

On the other hand, there are also special purpose peripherals, whose IOs are fixed to certain physical pads, when these peripheral functions are enabled. These special purpose peripherals include: JTAG, analog I/Os (ADC inputs), GPIO, and key scan. When they are enabled, their IOs are mapped to physical pads according to the following table (by default JTAG is enabled).

| QFN48 | QFN32 |           |            |      |              | Name       |
|-------|-------|-----------|------------|------|--------------|------------|
| 0     | ٧     | GPIO_P00  | jtag_dout  | GPIO |              | mk_in[0]   |
| 1     | ٧     | GPIO_P01  | jtag_din   | GPIO |              | mk_out[0]  |
| 2     | ٧     | GPIO_P02  | jtag_tm    | GPIO |              | mk_in[1]   |
| 3     | ٧     | GPIO_P03  | jtag_clk   | GPIO |              | mk_out[1]  |
| 4     |       | GPIO_P04  | GPIO       |      |              | mk_out[9]  |
| 5     |       | GPIO_P05  | GPIO       |      |              | mk_in[10]  |
| 6     |       | GPIO_P06  | GPIO       |      |              | mk_out[10] |
| 7     |       | GPIO_P07  | GPIO       |      |              | mk_in[11]  |
| 8     | ٧     | TEST_MODE |            |      |              |            |
| 9     | ٧     | GPIO_P09  | GPIO       |      |              | mk_out[4]  |
| 10    | ٧     | GPIO_P10  | GPIO       |      |              | mk_in[4]   |
| 11    |       | GPIO_P11  | GPIO       |      | analog_io[0] | mk_out[11] |
| 12    |       | GPIO_P12  | GPIO       |      | analog_io[1] | mk_in[12]  |
| 13    |       | GPIO_P13  | GPIO       |      | analog_io[2] | mk_out[12] |
| 14    | ٧     | GPIO_P14  | GPIO       |      | analog_io[3] | mk_out[2]  |
| 15    | ٧     | GPIO_P15  | GPIO       |      | analog_io[4] | mk_in[2]   |
| 16    | ٧     | GPIO_P16  | XTALI(ANA) | GPIO |              | mk_out[16] |
| 17    | ٧     | GPIO_P17  | XTALO(ANA) | GPIO |              | mk_out[17] |
| 18    | ٧     | GPIO_P18  | GPIO       |      | analog_io[7] | mk_in[5]   |
| 19    |       | GPIO_P19  | GPIO       |      | analog_io[8] | mk_in[13]  |



| QFN48 | QFN32 |          |           |      |              | Name       |
|-------|-------|----------|-----------|------|--------------|------------|
| 20    | V     | GPIO_P20 | GPIO      |      | analog_io[9] | mk_out[5]  |
| 21    |       | GPIO_P21 | GPIO      |      |              | mk_out[13] |
| 22    |       | GPIO_P22 | GPIO      |      |              | mk_in[14]  |
| 23    | V     | GPIO_P23 | GPIO      |      |              | mk_in[6]   |
| 24    | V     | GPIO_P24 | GPIO      |      |              | mk_out[3]  |
| 25    | V     | GPIO_P25 | GPIO      |      |              | mk_in[3]   |
| 26    |       | GPIO_P26 | GPIO      |      |              | mk_out[14] |
| 27    |       | GPIO_P27 | GPIO      |      |              | mk_in[9]   |
| 28    |       | GPIO_P28 | GPIO      |      |              | mk_out[8]  |
| 29    |       | GPIO_P29 | GPIO      |      |              | mk_in[15]  |
| 30    |       | GPIO_P30 | GPIO      |      |              | mk_out[15] |
| 31    | V     | GPIO_P31 | spi_t_ssn | GPIO |              | mk_out[7]  |
| 32    | ٧     | GPIO_P32 | spi_t_rx  | GPIO |              | mk_in[7]   |
| 33    | V     | GPIO_P33 | spi_t_tx  | GPIO |              | mk_out[6]  |
| 34    | V     | GPIO_P34 | spi_t_sck | GPIO |              | mk_in[8]   |

Table 10: Peripheral IO mapped through IOMUX (special purpose)

In the IOMUX table above, the first column is the IO pad mapping in default mode, when no IOMUX function is selected and no special purpose peripherals such as analog IO, GPIO<0:3>, key scan, are enabled. In this mode, pin<0:3> are used for JTAG.

When analog IOs are enabled, pins<11:15>, <18:20> are connected to internal analog IOs. More specifically, analog\_io<0:4><9> are connected to ADC inputs, analog\_io<7,8> are connected to PGA inputs.

In JTAG mode, data output for JTAG test mode is mapped to P00; data input for JTAG test mode is mapped to P01; mode control input for JTAG test mode is mapped to P02; clock input for JTAG test mode is mapped to P03.

#### 3.10 **GPIO**

The General Purpose I/Os are a type of peripheral that can be mapped to physical I/O pads and programmed by software. The flexible GPIO are organized as two PORTs. Among them, PortA has bidirection 18 bit lines, e.g., GPIO\_PORTA[17:0], while PortB has 17 bi-directional bit lines, e.g., PIO\_PORTB[16:0]. With default setting, physical pads: POO-P17 are connected to PortA; Pads P18-34 are connected to PortB, when all GPIOs are enabled, as described in the IOMUX table in IOMUX section.

All PortA and PortB pins can be configured as bi-directional serial interface, by selecting as input or output direction, and their corresponding data can be either read from or written to registers. All PortA and PortB pins support wake-up, but only 18 PortA pins support interrupt. Also only PortA pins support debounce function

Each GPIO pins can be pulled up to AVDD33 or pulled down to ground by adding pull up or pull down resistors to have default functions/states.

For more detailed info, please refer to "PHY62xx GPIO Application Notes", in software SDK document folder.



| #  | QFN48     | QFN32 | Default MODE      | Default<br>IN_OUT | IRQ | Wakeup | ANA_IO       |
|----|-----------|-------|-------------------|-------------------|-----|--------|--------------|
| 0  | GPIO_P00  | ٧     | jtag_dout         | OUT               | ٧   | ٧      |              |
| 1  | GPIO_P01  | ٧     | jtag_din          | IN                | ٧   | ٧      |              |
| 2  | GPIO_P02  | ٧     | jtag_tm           | IN                | ٧   | ٧      |              |
| 3  | GPIO_P03  | ٧     | jtag_clk          | IN                | ٧   | ٧      |              |
| 4  | GPIO_P04  |       | GPIO              | IN                | ٧   | ٧      |              |
| 5  | GPIO_P05  |       | GPIO              | IN                | ٧   | ٧      |              |
| 6  | GPIO_P06  |       | GPIO              | IN                | ٧   | ٧      |              |
| 7  | GPIO_P07  |       | GPIO              | IN                | ٧   | ٧      |              |
| 8  | TEST_MODE | ٧     |                   |                   |     |        |              |
| 9  | GPIO_P09  | ٧     | GPIO              | IN                | ٧   | ٧      |              |
| 10 | GPIO_P10  | ٧     | GPIO              | IN                | ٧   | ٧      |              |
| 11 | GPIO_P11  |       | GPIO              | IN                | ٧   | ٧      | ADC_CH1N_P11 |
| 12 | GPIO_P12  |       | GPIO              | IN                | ٧   | ٧      | ADC_CH1P_P12 |
| 13 | GPIO_P13  |       | GPIO              | IN                | ٧   | ٧      | ADC_CH2N_P13 |
| 14 | GPIO_P14  | ٧     | GPIO              | IN                | ٧   | ٧      | ADC_CH2P_P14 |
| 15 | GPIO_P15  | ٧     | GPIO              | IN                | ٧   | ٧      | ADC_CH3N_P15 |
| 16 | GPIO_P16  | ٧     | XTALI(ANA)        | ANA               | ٧   | ٧      |              |
| 17 | GPIO_P17  | ٧     | XTALO(ANA)        | ANA               | ٧   | ٧      |              |
| 18 | GPIO_P18  | ٧     | GPIO              | IN                |     | ٧      |              |
| 19 | GPIO_P19  |       | GPIO              | IN                |     | ٧      |              |
| 20 | GPIO_P20  | ٧     | GPIO              | IN                |     | ٧      | ADC_CH3P_P20 |
| 21 | GPIO_P21  |       | GPIO              | IN                |     | ٧      |              |
| 22 | GPIO_P22  |       | GPIO              | IN                |     | ٧      |              |
| 23 | GPIO_P23  | ٧     | GPIO              | IN                |     | ٧      |              |
| 24 | GPIO_P24  | ٧     | GPIO              | IN                |     | ٧      |              |
| 25 | GPIO_P25  | ٧     | GPIO              | IN                |     | ٧      |              |
| 26 | GPIO_P26  |       | GPIO              | IN                |     | ٧      |              |
| 27 | GPIO_P27  |       | GPIO              | IN                |     | ٧      |              |
| 28 | GPIO_P28  |       | GPIO              | IN                |     | ٧      |              |
| 29 | GPIO_P29  |       | GPIO              | IN                |     | ٧      |              |
| 30 | GPIO_P30  |       | GPIO              | IN                |     | ٧      |              |
| 31 | GPIO_P31  | ٧     | phyplus_spi_t_ssn | IN                |     | ٧      |              |
| 32 | GPIO_P32  | ٧     | phyplus_spi_t_rx  | IN                |     | ٧      |              |
| 33 | GPIO_P33  | ٧     | phyplus_spi_t_tx  | OUT               |     | ٧      |              |
| 34 | GPIO_P34  | ٧     | phyplus_spi_t_sck | IN                |     | ٧      |              |

Table 11: PHY62xx GPIO Application Notes

# 3.10.1 DC Characteristics

T<sub>A</sub>=25°C, VDD=3 V

| PARAMETER                          | TEST CONDITIONS   | Min. | TYP | Max. | Unit |
|------------------------------------|-------------------|------|-----|------|------|
| Logic-0 input voltage              |                   |      |     | 0.5  | V    |
| Logic-1 input voltage              |                   | 2.4  |     |      | V    |
| Logic-0 input current              | Input equals 0 V  | -50  |     | 50   | nA   |
| Logic-1 input current              | Input equals VDD  | -50  |     | 50   | nA   |
| Logic-0 output voltage, 10-mA pins | Output load 10 mA |      |     | 0.5  | V    |



| PARAMETER                          | TEST CONDITIONS   | Min. | TYP | Max. | Unit |
|------------------------------------|-------------------|------|-----|------|------|
| Logic-1 output voltage, 10-mA pins | Output load 10 mA | 2.5  |     |      | V    |

**Table 12: DC Characteristics** 



#### 4 Peripheral Blocks

#### 4.1 2.4GHz Radio

The 2.4 GHz RF transceiver is designed to operate in the worldwide ISM frequency band at 2.4 to 2.4835 GHz. Radio modulation modes and configurable packet structure make the transceiver interoperable with Bluetooth 5.2 / IEEE 802.15.4 protocol implementations.

- General modulation format
  - FSK (configurable modulation index) with configurable Gaussian Filter Shaping
  - OQPSK with half-sine shaping
  - On-air data rates
  - 125kbps/250kbps/500kbps/1Mbps/2Mbps
- Transmitter with programmable output power of -20dBm to +10dBm, in 3dB steps
- RSSI function (1 dB resolution, ± 2 dB accuracy)
- Receiver sensitivity
  - -103dBm@125Kbps GFSK
  - -98dBm@500Kbps GFSK
  - -97dBm@1Mbps BLE
  - -94dBm@2Mbps BLE
  - -100dBm@Zigbee 3.0 250Kbps
- Embedded RF balun
- Integrated frac-N synthesizer with phase modulation

# 4.2 Timer/Counters (TIMER)

The implementation can include a 24-bit SysTick system timer, that extends the functionality of both the processor and the NVIC. When present, the NVIC part of the extension provides:

- A 24-bit system timer (SysTick)
- Additional configurable priority SysTick interrupt.
- See the ARMv7-M ARM for more information.

General purpose timers are included in the design. With the input clock running at 4Mhz.

### 4.3 Real Time Counter (RTC)

The Real Time Counter (RTC) module provides a generic, low power timer on the low-frequency clock source (LFCLK). The RTC features a 24 bit COUNTER, 12 bit (1/X) prescaler, capture/compare registers, and a tick event generator for low power, tickless RTOS implementation.

## 4.4 AES-ECB Encryption (ECB)

The ECB encryption block supports 128 bit AES encryption. It can be used for a range of cryptographic



functions like hash generation, digital signatures, and keystream generation for data encryption/decryption.

## 4.5 Random Number Generator (RNG)

The Random Number Generator (RNG) generates true non-deterministic random numbers based on internal thermal noise. These random numbers are suitable for cryptographic purposes. The RNG does not require a seed value.

# 4.6 Watchdog Timer (WDT)

A count down watchdog timer using the low-frequency clock source (LFCLK) offers configurable and robust protection against application lock-up. The watchdog can be paused during long CPU sleep periods for low power applications and when the debugger has halted the CPU.

# 4.7 SPI (SPI)

The SPI interface supports 3 serial synchronous protocols which are SPI, SSP and Microwire serial protocols. SPI wrapper contains one SPI master and one SPI slave. They are logically exclusive. Only one block is alive at a time. The operation mode for master mode and slave mode is controlled by PERI\_MASTER\_SELECT Register in COM block.

| bit | Reset value | Definition                   |
|-----|-------------|------------------------------|
| 1   | 0           | SPI1 is master mode when set |
| 0   | 0           | SPIO is master mode when set |

Table 13: PERI MASTER SELECT Register bit definition (base address = 0x4000 302C)

# 4.8 I2C (I2c0, I2c1 Two Independent Instances)

This I2C block support 100Khz, and 400Khz modes. It also supports 7-bit address and 10-bit address. It has built-in configurable spike suppression function for both lines.

#### 4.9 I2S

I2S wrapper contains one I2S master and one I2S slave. They are logically exclusive. Only one block is alive at a time. The operation mode for master mode and slave mode is controlled by PERI\_MASTER\_SELECT Register in COM block.

| bit | Reset value | Definition                   |
|-----|-------------|------------------------------|
| 3   | 0           | I2S1 is master mode when set |
| 2   | 0           | I2SO is master mode when set |

Table 14: PERI\_MASTER\_SELECT Register bit definition (base address = 0x4002\_302C)

## 4.10 **UART (UART)**

The Universal Asynchronous Receiver/Transmitter offers fast, full-duplex, asynchronous serial communication with built-in flow control (CTS, RTS) support in HW up to 1Mbps baud. Parity checking and generation for the 9th data bit are supported.

The GPIOs used for each UART interface line can be chosen from any GPIO on the device and are



independently configurable. This enables great flexibility in device pin out and enables efficient use of board space and signal routing.

#### 4.11 DMIC/AMIC Data Path

The voice in interface supports one analog MIC (SAR-ADC) and two digital MIC (L+R), different output sample rate (64KHz, 32KHz, 16KHz and 8KHz), and different voice compress algorithm. For the Digital MIC, PDM signal is sampled at 1.28MHz(4x320KHz). L channel is sampled at raising edge, R channel is sampled at falling edge. For PCM-LOG and CVDS, output data rate is 64Kbps (8KHz x 8bit).



Figure 12: Block Diagram of Voice In Interface

# 4.11.1 Filter Chain Design

For D-MIC input, PDM Decimation (CIC) will convert the 1-bit PDM signal to 12 bit PCM signal. And the sample rate will be converted from 1.28MHz to 320KHz. The output data of the PDM Decimation will be connected to the Digital Filter chain.

For the A-MIC input, SAR-ADC will convert the signal to 12bit 320KHz digital samples. The Digital Filter chain will process the data same as the D-MIC path.

The Output sample rate of the Digital filter chain is programmable. 64KHz, 32KHz, 16KHz, 8KHz. The maximum value of the sample's bit-width is 16bit.



Figure 13: Digital Filter Chain



#### 4.11.2 Auto Mute Process

Signal Level Estimate will check the input signal level with configurable window size. Mute threshold can be updated according to the signal level estimation or being configured by the register. There are two thresholds, one for MUTE\_ON, another for MUTE\_OFF. Gain step of MUTE\_ON and MUTE\_OFF can be configured individually.



Figure 14: Auto Mute Process

#### 4.11.3 Digital Gain Control

Digital gain is implemented by one Look up table. The gain error has been controlled within 0.05dB.

#### 4.11.4 Voice Compression

PCM-LOG support u-Law and a-Law. According to the ITU-G711 standard. The input data is 13~14bit @ 8KHz. The output data is 8bit @ 8KHz, 64Kbps. Also, it support 64Kbps CVSD according to the BT standard. Its Input is 16bit @64KHz, and its output is 1bit @ 64KHz. PCM-Linear is for the raw data without compression.

# 4.12 Pulse Width Modulation (PWM)

Phy62xx supports 6 channels of Pulse Width Modulation (PWM) outputs. PWM outputs generate waveforms with variable duty cycle or pulse width programmed by registers. And each of the 6 PWM outputs can be individually programmed. Their duty cycles are controlled by programming individual counters associated with each channel.

The master clock is 16MHz. For each PWM outputs, first there is a prescaler (pre-divider) with division ratio of 2 to 128 (only 2^N division ratios are supported), followed by another 16bit counter with programmable max count, denoted as top\_count. When the 16bit counter counts from 0 to top\_count, it resets back to 0. So the frequency of the PWM is given by:

Freq\_PWM = 16MHz / (N\_prescaler \* N\_top\_count);

A threshold counter number can be programmed, when the 16bit counter reaches the threshold, PWM output toggles. So the duty cycle is:

Duty\_cycle\_PWM = N\_threshold/N\_top\_count;

The polarity of the PWM can also be programmed, which indicates output 1 or 0 when counter is



below/above the threshold. A PWM waveform vs counter values are illustrated in the following Figure 13, where the polarity is positive. Also in this case the counter ramps up and then resets, we call it "up mode".

There is also a "up and down mode", where the counter ramps up to count\_top and then ramps down, instead of reset.

As discussed above, the key register bits for one PWM channel are: 16bit top\_count, 16bit threshold count, 3bit prescaler count, PWM polarity, PWM mode (up or up/down), PWM enable, and PWM load enable (load new settings). All 6 PWM channels can be individually programmed by registers with addresses from 0x4000\_E004 to 0x4000\_E044. In addition, one should enable registers 0x4000\_E000<0><4> to allow all PWM channels can be programmed. For details please refer to documents of PHY62xx register tables.



Figure 15: PWM operation

## 4.13 Quadrature Decoder (QDEC)

The quadrature decoder provides buffered decoding of quadrature-encoded sensor signals with input debounce filters. It is suitable for mechanical and optical sensors. The sample period and accumulation are configurable to match application requirements. The quadrature decoder has three-axis capability and index channel support. It can be programmed as 4x/2x/1x count mode.

# 4.14 Key Scan (KSCAN)

Keyscan supports key matrix with upto 16 rows by 18 columns. Each individual rows or columns can be enabled or disabled through register settings. GPIO pins can be configured to be used for key scan. A few key scan Parameters can be set through registers, including polarity (low or high indicating key pressed); support multi-key-press or only single-key-press; de-bounce time (the time duration a key press is deemed valid) from 0 to 128mS with 255us step.



A valid key press can trigger an interrupt when keyscan interrupt is enabled. After a keyscan interrupt is serviced, writing 1 to the interrupt state register bit can clear the state bit.

The keyscan has a manual mode and an auto mode. For manual mode, when a keyscan interrupt is received, it is upo the MCU/software to scan the keyscan output pins and check the input pins, to determine which keys have been pressed. Manual mode is relatively slow and need CPU to process. On the contrary, in automode keyscan will automatically scan the output/input pins, and store the row/column info corresponding to the key pressed into read only registers, then trigger an interrupt for software to retrieve key press information.

# 4.15 Analog to Digital Converter (ADC) with Programmable Gain Amplifier (PGA)

The 12bit SAR ADC has total 10 inputs. Among them, there are two for PGA inputs, and two differential inputs for the on-chip temperature sensor. The other six inputs can be programmed to 3 pair differential inputs or six single-ended inputs. There is a manual mode with which the ADC can be configured to convert a specific input in single-ended or differential and with a specific ADC clock rate. There is also an auto sweep mode, namely all enabled input channels can be swept automatically in order by the ADC and the converted data will be stored at corresponding memory locations.



Figure 16: ADC

#### 4.15.1 PGA Path

The PGA provides 42dB gain range from 0dB to 42dB in 3dB steps.





Figure 17: PGA path

| pga_gain1<<br>1> | pga_gain1<0> | Stage1 gain<br>(dB) | pga_gain2<2> | pga_gain2<1> | pga_gain2<0> | Stage2<br>gain(dB) |
|------------------|--------------|---------------------|--------------|--------------|--------------|--------------------|
| 0                | 0            | 0                   | 0            | 0            | 0            | 0                  |
| 0                | 1            | 12                  | 0            | 0            | 1            | 3                  |
| 1                | 0            | 24                  | 0            | 1            | 0            | 6                  |
|                  |              |                     | 0            | 1            | 1            | 9                  |
|                  |              |                     | 1            | 0            | 0            | 12                 |
|                  |              |                     | 1            | 0            | 1            | 15                 |
|                  |              |                     | 1            | 1            | 0            | 18                 |

Table 15: PGA gain

Set PGA\_SEenable to "1", PGA will be set to Single-ended mode by pulling the PGA into its Common-mode voltage.

#### 4.15.2 ADC Path

By default the ADC is configured in manual mode. In this mode, the ADC clock rate can be configured to 80k/160k/320k sample per second. Select the pair of inputs and configure it to differential or singled-ended (positive or negative). By default it is differential. After enabling, the ADC will take samples with the configured clock rate and store the data to a channel dependent memory location. For each channel a memory size of 128Byte is allocated, when it is full an interrupt bit will be flagged. Each sample of 12bits takes 2 Byte memory space.

| 0x4000_F07C |                    | Register Description                                                                                                                                       |
|-------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]         | adc_ctrl_override  | Set manual mode: 1: manual, 0: auto. Default 1                                                                                                             |
| [3]         | adc_tconv_sel      | For auto mode only, adc conversion time sel: 0: 1.56us, 1: 2.34us                                                                                          |
| [2:1]       | adc_clk_sel        | For manual mode only, clksel: 00: 80k, 01: 160k, 10: 320k                                                                                                  |
| [0]         | max_rate_256k_320k | For auto mode only, max rate base: 0, 256k, 1, 320k                                                                                                        |
| 0x4000_F048 |                    | Register Description                                                                                                                                       |
| [11]        | adc12b_semode_enm  | For manual mode only: 12 bit ADC signle-ended mode negative side enable. Bit<11> Bit<8> cannot both be 1; 1: Enable single-ended mode 0: Differential mode |



| [8]                   | Adc12b_semode_epm         | For manual mode only: 12 bit ADC signle-ended mode positive side enable. Bit<8> Bit<11> cannot both be 1; 1: Enable single-ended mode 0: Differentail mode                                                                                                                               |  |  |
|-----------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [7:5]                 | Channel configure         | For manual mode only: 12 bit ADC input channel select control bits.  adc12_ctrl<3:1> Selected channel 000 PGA inputs, differential 001 Temperature sensing inputs, differential 010 input A, positive and negative 011 input B, positive and negative 100 input C, positive and negative |  |  |
| [3]                   | ADC enable                | 12b ADC power up control.<br>1: Power up ADC<br>0: Power down ADC                                                                                                                                                                                                                        |  |  |
| Memory start/en       | d addresses               | ADC channels                                                                                                                                                                                                                                                                             |  |  |
| 4005_0400 - 400       | 5_047F                    | PAG inputs, differential                                                                                                                                                                                                                                                                 |  |  |
| 4005_0480 - 400       | 5_04FF                    | Temperature sensing, differential                                                                                                                                                                                                                                                        |  |  |
| 4005_0500 - 400       | 5_057F                    | Input A, positive or differential                                                                                                                                                                                                                                                        |  |  |
| 4005_0580 - 400       | 5_05FF                    | Input A, negative                                                                                                                                                                                                                                                                        |  |  |
| 4005_0600 - 400       | 5_067F                    | Input B, positive or differential                                                                                                                                                                                                                                                        |  |  |
| 4005_0680 - 400       | 5_06FF                    | Input B, negative                                                                                                                                                                                                                                                                        |  |  |
| 4005_0700 - 4009      | 5_077F                    | Input C, positive or differential                                                                                                                                                                                                                                                        |  |  |
| 4005_0780 – 4005_07FF |                           | Input C, negative                                                                                                                                                                                                                                                                        |  |  |
| 0x4005_003C           | ADC interrupt status      | Register Description                                                                                                                                                                                                                                                                     |  |  |
| [7]                   |                           | input C, negative                                                                                                                                                                                                                                                                        |  |  |
| [6]                   |                           | Input C, positive or differential                                                                                                                                                                                                                                                        |  |  |
| [5]                   |                           | Input B, negative                                                                                                                                                                                                                                                                        |  |  |
| [4]                   |                           | Input B, positive or differential                                                                                                                                                                                                                                                        |  |  |
| [3]                   |                           | Input A, negative                                                                                                                                                                                                                                                                        |  |  |
| [2]                   |                           | Input A, positive or differential                                                                                                                                                                                                                                                        |  |  |
| [1]                   |                           | Temperature sensing, differential                                                                                                                                                                                                                                                        |  |  |
| [0]                   |                           | PGA inputs, differential                                                                                                                                                                                                                                                                 |  |  |
| _                     | ADC interrupt write clear | Register Description                                                                                                                                                                                                                                                                     |  |  |
| [7]                   |                           | input C, negative, write 1 to clear                                                                                                                                                                                                                                                      |  |  |
| [6]                   |                           | Input C, positive or differential, write 1 to clear                                                                                                                                                                                                                                      |  |  |
| [5]                   |                           | Input B, negative, write 1 to clear                                                                                                                                                                                                                                                      |  |  |
| [4]                   |                           | Input B, positive or differential, write 1 to clear                                                                                                                                                                                                                                      |  |  |
| [3]                   |                           | Input A pogative write 1 to clear                                                                                                                                                                                                                                                        |  |  |
|                       |                           | Input A, negative, write 1 to clear                                                                                                                                                                                                                                                      |  |  |
| [2]                   | ADC interrunt write clear | Input A, positive or differential, write 1 to clear                                                                                                                                                                                                                                      |  |  |
| 0x4005_0038           | ADC interrupt write clear | Input A, positive or differential, write 1 to clear  Register Description                                                                                                                                                                                                                |  |  |
|                       | ADC interrupt write clear | Input A, positive or differential, write 1 to clear                                                                                                                                                                                                                                      |  |  |

Table 16: ADC manual mode



ADC can also be configured into auto channel sweep mode by setting the "adc\_ctrl\_override" bit to 0, with which the enabled channels will be sampled in the configured order automatically. The ten ADC input channels can be configured by programming their corresponding registers. Their configurations include sampling time, enable/disable, differential/single-ended, and continuous sampling/single-shot, based on the following register table. The sampled data is stored in the corresponding memory locations as in manual mode.

| 0x4000_F06C           | ADC_CTL0                                           | Register Description                                                                                                                                                                                                                                                                     |
|-----------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16]               | Temperature<br>sensing, auto<br>mode, differential | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only                      |
| [15:0]                | PGA inputs,<br>differential                        | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only                      |
| 0x4000_F070           | ADC_CTL1                                           | Register Description                                                                                                                                                                                                                                                                     |
| [31:16]               | Inputs A, negative                                 | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only                      |
| [15:0]<br>0x4000_F074 | Input A, positive or differential  ADC_CTL2        | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only Register Description |
| UX4000_F074           | ADC_CIL2                                           |                                                                                                                                                                                                                                                                                          |
| [31:16]               | Input B, negative                                  | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only                      |
| 0x4000_F074           | ADC_CTL2                                           | Register Description                                                                                                                                                                                                                                                                     |
| [15:0]                | Input B, positive or differential                  | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only                      |



| 0x4000_F078 | ADC_CTL3                          | Register Description                                                                                                                                                                                                                                                |
|-------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16]     | Input C, negative                 | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only |
| [15:0]      | Input C, positive or differential | channel config: [3:0] sample time, for max rate 320k: 2T to 62T, step 4T; for max rate 256k, 3T to 63T, step 4T, T is period of 1.28MHz; [4] channel enable; [5] differential 1 or single-ended 0; [6] continuous 0 or one shot 1. For auto channel sweep mode only |

**Table 17: ADC channel configurations** 

# 4.15.3 ADC Channel <3:0> Connectivity

| PGA inputs   | hardwired        |
|--------------|------------------|
| temp sensing | hardwired        |
| aio<0>       | Input A negative |
| aio<1>       | Input A positive |
| aio<2>       | Input B negative |
| aio<3>       | Input B positive |
| aio<4>       | Input C negative |
| aio<9>       | Input C positive |

**Table 18: ADC channel connectivity** 

Aio<9, 4:0> and PGA inputs(Aio<7:8>) can be selected through an analog Mux by programming aio\_pass<7:0> or aio\_attn<7:0>. For example, register 0x4000\_F020<8><0> set to 01, then Aio<0> is connected to ADC input A positive node.

| 0x4000_F020 |                  | Register Description                                                                                                                                                                                       |
|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [13:8]      | Attenuation ctrl | attn[5:0]. analogIO control for {aio<9>, aio<4>, aio<3>, aio<2>, aio<1>, aio<0>}. {attn[x], pass[x]}: 00 switch off 01 pass 10 attenuate to 1/4 11 NC                                                      |
| [5:0]       | pass ctrl        | <pre>pass[5:0]. analogIO control for {aio&lt;9&gt;, aio&lt;4&gt;, aio&lt;3&gt;, aio&lt;2&gt;, aio&lt;1&gt;, aio&lt;0&gt;}. {attn[x], pass[x]}: 00     switch off 01     pass 10     attenuate to 1/4</pre> |



```
note: analog IO sharing
gpio<11>/aio<0>
gpio<12>/aio<1>
gpio<13>/aio<2>
gpio<14>/aio<3>
gpio<15>/aio<4>
gpio<16>/aio<5>/32K XTAL input
gpio<17>/aio<6>/32K XTAL output
gpio<18>/aio<7>/pga in+
gpio<19>/aio<8>/pga in-
gpio<20>/aio<9>/mic bias
```

Table 19: analog Mux



# 5 Absolute Maximum Ratings

Maximum ratings are the extreme limits to which PHY6218 can be exposed without permanently damaging it. Exposure to absolute maximum ratings for prolonged periods of time may affect the reliability of the PHY6218. **Table 20** specifies the absolute maximum ratings for PHY6218.

| Symbol                                                        | Parameter                                             | Min. | Max.              | Unit               |
|---------------------------------------------------------------|-------------------------------------------------------|------|-------------------|--------------------|
| Supply voltages                                               |                                                       |      |                   |                    |
| VDD3                                                          |                                                       | -0.3 | +3.6              | V                  |
| DEC                                                           |                                                       |      | 1.32              | V                  |
| VSS                                                           |                                                       |      | 0                 | V                  |
| I/O pin voltage                                               |                                                       |      |                   |                    |
| VIO                                                           |                                                       | -0.3 | VDD + 0.3         | V                  |
| Environmental                                                 |                                                       |      |                   |                    |
| Storage temperature                                           |                                                       | -40  | +125              | °C                 |
| MSL                                                           | Moisture<br>Sensitivity Level                         |      | 3                 |                    |
| ESD HBM                                                       | Human Body<br>Model Class 2                           |      | 2                 | kV                 |
| ESD CDMQF                                                     | Charged Device<br>Model (QFN48,<br>7x7 mm<br>package) |      | 500               | V                  |
| Flash memory                                                  |                                                       |      |                   |                    |
| Endurance                                                     |                                                       |      | 100 000           | write/erase cycles |
| Retention                                                     |                                                       |      | 10 years at 40 °C |                    |
| Number of times an address can be written between eras cycles |                                                       |      | 2                 | times              |

**Table 20: Absolute maximum ratings** 





# **6** Operating Conditions

The operating conditions are the physical Parameters that PHY6218 can operate within as defined in **Table 21**.

| Symbol | Parameter                          | Min. | Тур. | Max. | Units |
|--------|------------------------------------|------|------|------|-------|
| VDD3   | Supply voltage, normal mode        | 1.8  | 3    | 3.6  | V     |
| tr_VDD | Supply rise time (0 V to 1.8 V)    |      |      | 100  | ms    |
| TA     |                                    |      |      |      |       |
|        | Operating temperature (consumer)   | -40  | 27   | 85   | °C    |
|        | Operating temperature (Industrial) | -40  | 27   | 105  | °C    |

**Table 21: Operating conditions** 



#### 7 Radio Transceiver

# **7.1** Radio Current Consumption

| Parameter       | Description             | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------|-----|-----|-----|------|
| Tx only at 0dBm | with internal DC-DC @3V |     | 6.7 |     | mA   |
| Rx Only         | with internal DC-DC @3V |     | 6.7 |     | mA   |

**Table 22: Radio current consumption** 

# **7.2** Transmitter Specification

#### **7.2.1** BLE TX

| Parameter               | Description                                     | MIN | TYP  | MAX | UNIT |
|-------------------------|-------------------------------------------------|-----|------|-----|------|
| RF Max Output<br>Power  |                                                 |     | 10   |     | dBm  |
| RF Min Output<br>Power  |                                                 |     | -20  |     | dBm  |
| OBW for BLE<br>1Mbps    | 20dB occupy-bandwidth for BLE modulation 1Mbps  |     | 1100 |     | KHz  |
| OBW for BLE<br>2Mbps    | 20dB occupy-bandwidth for BLE modulation 2Mbps  |     | 2300 |     | KHz  |
| OBW for GFSK<br>500Kbps | 20dB occupy-bandwidth for GFSK modulation 2Mbps |     | 1100 |     | KHz  |
| OBW for GFSK<br>125bps  | 20dB occupy-bandwidth for GFSK modulation 2Mbps |     | 1100 |     | KHz  |
| Error Vector<br>Measure | Offset EVM for OQPSK modulation                 |     | 0.02 |     |      |
| FDEV for BLE<br>1Mbps   | Frequency deviation for GFSK modulation 1Mbps   | 160 |      | 250 | KHz  |
| FDEV for BLE<br>2Mbps   | Frequency deviation for GFSK modulation 2Mbps   | 320 |      | 500 | KHz  |

**Table 23: BLE Transmitter specification** 



#### 7.2.2 IEEE 802.15.4 TX

| Parameter                     | Description                                                                                                                                                                            | MIN | TYP | MAX | UNIT |  |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
| Output power, highest setting | Delivered to a single-ended 50 $\Omega$ load through a balun                                                                                                                           |     | 9   |     | dBm  |  |
| Error vector magnitude        | At maximum output power                                                                                                                                                                |     | 2%  |     |      |  |
|                               | f < 1 GHz, outside restricted bands                                                                                                                                                    |     | -43 |     | dBm  |  |
| Spurious emission             | f < 1 GHz, restricted bands ETSI                                                                                                                                                       |     | -65 |     | dBm  |  |
| conducted                     | f < 1 GHz, restricted bands FCC                                                                                                                                                        |     | -76 |     | dBm  |  |
| measurement                   | f > 1 GHz, including harmonics                                                                                                                                                         |     | -46 |     | dBm  |  |
| casa.c.iiciic                 | Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan) |     |     |     |      |  |

Table 24: IEEE 802.15.4 Transmitter Specification

# **7.3** Receiver Specification

#### **7.3.1** BLE RX

# 7.3.1.1 BLE 1Mbps GFSK RX

| Parameter                          | Description                                                                                                                     | MIN | TYP       | MAX | UNIT      |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|-----------|
| Rx Sensitivity                     | Sensitivity test 1Mbps BLE ideal transmitter, 37 Byte BER=1E-3                                                                  |     | -97       |     | dBm       |
| co-channel rejection               | modulated interferer in channel, 37 Byte BER=1E-3                                                                               |     | -6        |     | I/C<br>dB |
| Selectivity +-1MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 1MHz, 37 Byte BER=1E-3                                                     |     | 7         |     | I/C<br>dB |
| Selectivity +-2MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 2MHz, 37 Byte BER=1E-3                                                     |     | 45        |     | I/C<br>dB |
| Selectivity +-3MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 3MHz, 37 Byte BER=1E-3                                                     |     | 50        |     | I/C<br>dB |
| Selectivity +-4MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 4MHz, 37 Byte BER=1E-3                                                     |     | 50        |     | I/C<br>dB |
| Selectivity +-5MHz or More         | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3                                                   |     | 55        |     | I/C<br>dB |
| Selectivity Imag frequency         | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3                                               |     | 22        |     | I/C<br>dB |
| Intermodulation                    | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte BER=1E-3 |     | -20       |     | dBm       |
| Carrier Frequency Offset Tolerance |                                                                                                                                 |     | +-<br>350 |     | KHz       |
| Sample Clock Offset Tolerance      |                                                                                                                                 |     | +-<br>120 |     | ppm       |

Table 25: BLE 1Mbps GFSK RX



# 7.3.1.2 BLE 2Mbps GFSK RX

| Parameter                          | Description                                                                                                                     | MIN | TYP       | MAX | UNIT      |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|-----------|
| Rx Sensitivity                     | Sensitivity test 2Mbps BLE ideal transmitter, 37 Byte BER=1E-3                                                                  |     | -94       |     | dBm       |
| co-channel<br>rejection            | modulated interferer in channel, 37 Byte BER=1E-3                                                                               |     | -6        |     | I/C<br>dB |
| Selectivity +-1MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 1MHz, 37 Byte BER=1E-3                                                     |     | -5        |     | I/C<br>dB |
| Selectivity +-2MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 2MHz, 37 Byte BER=1E-3                                                     |     | 9         |     | I/C<br>dB |
| Selectivity +-3MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 3MHz, 37 Byte BER=1E-3                                                     |     | 30        |     | I/C<br>dB |
| Selectivity +-4MHz                 | Wanted signal at -67dBm, modulated interferer at +/- 4MHz, 37 Byte BER=1E-3                                                     |     | 40        |     | I/C<br>dB |
| Selectivity +-5MHz or More         | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3                                                   |     | 55        |     | I/C<br>dB |
| Selectivity Imag frequency         | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3                                               |     | 22        |     | I/C<br>dB |
| Intermodulation                    | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte BER=1E-3 |     | -20       |     | dBm       |
| Carrier Frequency Offset Tolerance |                                                                                                                                 |     | +-<br>350 |     | KHz       |
| Sample Clock Offset Tolerance      |                                                                                                                                 |     | +-<br>120 |     | ppm       |

Table 26: BLE 2Mbps GFSK RX

#### 7.3.1.3 BLE 500Kbps GFSK RX

| Parameter                      | Description                                                                       | MIN | TYP | MAX | UNIT   |
|--------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|--------|
| Rx Sensitivity                 | Sensitivity test 500Kbps BLE ideal transmitter, 37 Byte BER=1E-3                  |     | -98 |     | dBm    |
| co-channel rejection           | modulated interferer in channel, 37 Byte BER=1E-3                                 |     | -4  |     | I/C dB |
| Selectivity +-<br>1MHz         | Wanted signal at -67dBm, modulated interferer at +/-<br>1MHz, 37 Byte BER=1E-3    |     | 10  |     | I/C dB |
| Selectivity +-<br>2MHz         | Wanted signal at -67dBm, modulated interferer at +/-2MHz, 37 Byte BER=1E-3        |     | 45  |     | I/C dB |
| Selectivity +-<br>3MHz         | Wanted signal at -67dBm, modulated interferer at +/-3MHz, 37 Byte BER=1E-3        |     | 50  |     | I/C dB |
| Selectivity +-<br>4MHz         | Wanted signal at -67dBm, modulated interferer at +/-4MHz, 37 Byte BER=1E-3        |     | 50  |     | I/C dB |
| Selectivity +-<br>5MHz or More | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3     |     | 55  |     | I/C dB |
| Selectivity Imag frequency     | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3 |     | 24  |     | I/C dB |



| Parameter                                   | Description                                                                                                                     | MIN | TYP   | MAX | UNIT |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Intermodulation                             | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte Ber=1E-3 |     | -19   |     | dBm  |
| Carrier<br>Frequency<br>Offset<br>Tolerance |                                                                                                                                 |     | +-350 |     | KHz  |
| Sample Clock<br>Offset<br>Tolerance         |                                                                                                                                 |     | +-120 |     | ppm  |

Table 27: BLE 500Kbps GFSK RX

# 7.3.1.4 BLE 125Kbps GFSK RX

| 7101111 DIL                           | 123KBP3 G13K KX                                                                                                                 |     |           |     |           |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|-----------|
| Parameter                             | Description                                                                                                                     | MIN | TYP       | MAX | UNIT      |
| Rx Sensitivity                        | Sensitivity test 125Kbps BLE ideal transmitter, 37 Byte BER=1E-3                                                                |     | -103      |     | dBm       |
| co-channel rejection                  | modulated interferer in channel, 37 Byte BER=1E-3                                                                               |     | -1        |     | I/C<br>dB |
| Selectivity +-<br>1MHz                | Wanted signal at -67dBm, modulated interferer at +/-<br>1MHz, 37 Byte BER=1E-3                                                  |     | -11       |     | I/C<br>dB |
| Selectivity +-<br>2MHz                | Wanted signal at -67dBm, modulated interferer at +/-2MHz, 37 Byte BER=1E-3                                                      |     | 45        |     | I/C<br>dB |
| Selectivity +-<br>3MHz                | Wanted signal at -67dBm, modulated interferer at +/-3MHz, 37 Byte BER=1E-3                                                      |     | 50        |     | I/C<br>dB |
| Selectivity +-<br>4MHz                | Wanted signal at -67dBm, modulated interferer at +/-4MHz, 37 Byte BER=1E-3                                                      |     | 50        |     | I/C<br>dB |
| Selectivity +-<br>5MHz or More        | Wanted signal at -67dBm, modulated interferer at >=+/- 5MHz, 37 Byte BER=1E-3                                                   |     | 55        |     | I/C<br>dB |
| Selectivity Imag frequency            | Wanted signal at -67dBm, modulated interferer at imagefrequency, 37 Byte BER=1E-3                                               |     | 28        |     | I/C<br>dB |
| Intermodulation                       | Wanted signal at 2402MHz, -64dBm, Two interferers at 2405 and 2408 MHz respectively, at the given power level, 37 Byte BER=1E-3 |     | -18       |     | dBm       |
| Carrier Frequency<br>Offset Tolerance |                                                                                                                                 |     | +-<br>350 |     | KHz       |
| Sample Clock Offset Tolerance         |                                                                                                                                 |     | +-<br>120 |     | ppm       |

Table 28: BLE 125Kbps GFSK RX



### 7.3.2 IEEE 802.15.4 RX

| Parameter                                                     | Description                                                                                                                          | MIN | TYP  | MAX | UNIT |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Receiver sensitivity                                          | PER = 1%                                                                                                                             |     | -100 |     | dBm  |
| Adjacent channel rejection                                    | Wanted signal at -82dBm, modulated interferer at±5 MHz, PER = 1%                                                                     |     | 40   |     | dB   |
| Alternate channel rejection                                   | Wanted signal at -82dBm, modulated interferer at±10 MHz, PER = 1%                                                                    |     | 53   |     | dB   |
| Channel rejection,<br>±15 MHz or more                         | Wanted signal at -82dBm, undesired signal is IEEE802.15.4 modulated channel, stepped through all channels 2405 to 2480 MHz, PER = 1% |     | 59   |     | dB   |
| Blocking/desensitiza<br>tion, 5 MHz from<br>upper band edge   | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 66   |     | dB   |
| Blocking/desensitiza<br>tion, 10 MHz from<br>upper band edge  | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 65   |     | dB   |
| Blocking/desensitiza<br>tion, 20 MHz from<br>upper band edge  | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 66   |     | dB   |
| Blocking/desensitiza<br>tion, 50 MHz from<br>upper band edge  | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 70   |     | dB   |
| Blocking/desensitiza<br>tion, -5 MHz from<br>lower band edge  | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 64   |     | dB   |
| Blocking/desensitiza<br>tion, -10 MHz from<br>lower band edge | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 65   |     | dB   |
| Blocking/desensitiza<br>tion, -20 MHz from<br>lower band edge | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 67   |     | dB   |
| Blocking/desensitiza<br>tion, -50 MHz from<br>lower band edge | Wanted signal at -97dBm (3 dB above the sensitivity level), CW jammer, PER = 1%                                                      |     | 68   |     | dB   |
| ED Frequency error tolerance                                  | Difference between center frequency of the received RF signal and local oscillator frequency                                         |     | >200 |     | ppm  |
| RSSI dynamic range                                            |                                                                                                                                      |     | 100  |     | dB   |
| RSSI accuracy                                                 |                                                                                                                                      |     | ±1   |     | dB   |

Table 29: IEEE 802.15.4 RX



# 7.4 RSSI Specifications

| Parameter          | Description                                 | MIN | TYP  | MAX | UNIT |
|--------------------|---------------------------------------------|-----|------|-----|------|
| RSSI Dynamic Range |                                             |     | 70   |     | dB   |
| RSSI Accuracy      | RSSI Accuracy Valid in range -100 to -30dBm |     | +/-2 |     | dB   |
| RSSI Resolution    | Totally 7bit, from 0 to 127                 |     | 1    |     | dB   |
| RSSI Period        |                                             |     | 8    |     | us   |

**Table 30: RSSI specifications** 



# 8 Glossary

| Term    | Description                                          |
|---------|------------------------------------------------------|
| AHB     | Advanced High-performance Bus (ARM bus standard)     |
| AHB-AP  | DAP AHB Port for debug component access thru AHB bus |
| AMBA    | Advanced Microcontroller Bus Architecture            |
| AON     | Always-on power domain                               |
| APB     | Advanced Peripheral Bus (ARM bus standard)           |
| APB-AP  | DAP APB Port for debug component access thru APB bus |
| BROM    | Boot ROM                                             |
| DAP     | Debug Access Port ( ARM bus standard)                |
| ETM     | Embedded trace module                                |
| FPU     | Floating Point Unit                                  |
| I2C     | Inter-Integrated Circuit                             |
| I2S     | Inter-IC Sound, Integrated Interchip Sound           |
| ITM     | Instrumentation Trace Macrocell Unit                 |
| JTAG    | Joint Test Access Group (IEEE standard)              |
| JTAG-AP | DAP's JTAG Access Port to access debug components    |
| JTAG-DP | DAP's JTAG Debug Port used by external debugger      |
| J&M     | Jun and Marty LLC                                    |
| MPU     | Memory Protection Unit                               |
| NVIC    | Nested vector Interrupt Controller                   |
| PCR     | Power Clock Reset controller                         |
| POR     | Power on reset, it is active low in this document    |
| RFIF    | APB peripheral to interface RF block                 |
| SWD     | Serial Wire DAP (ARM bus standard)                   |
| SoC     | System on chip                                       |
| SPI     | Serial Peripheral Interface                          |
| SRAM    | Static Random Access memory                          |
| TWI     | Two-Wire Interface                                   |
| UART    | Universal Asynchronous Receiver and Transmitter      |
| WDT     | Watchdog Timer                                       |
|         |                                                      |

Table 31: Glossary



### 9 Ordering information

### 9.1 Chip Marking Example



Figure 18: Chip Marking Example

# 9.2 Chip Marking Rule



Figure 19: Chip Marking Rule

| Abbreviation        | Definition and Implemented Codes |
|---------------------|----------------------------------|
| <phy+></phy+>       | PHYPLUS MICROELECTRONIC          |
| <phy6218></phy6218> | PHY6218 Product                  |
| <xx></xx>           | Package Type                     |
| <v></v>             | Supply Voltage                   |
| <ff></ff>           | Flash Size                       |
| <t></t>             | Operating Temperature            |
| <ppp></ppp>         | Product Information              |
| <mm></mm>           | Manufacturer Information         |
| <yy></yy>           | 2-digital Year Code              |
| <ww></ww>           | 2-digital Week Code              |
| <llllll></llllll>   | 6-digital Wafer Lot Code         |
|                     |                                  |

**Table 32: Chip Marking Rule** 



# 9.3 Order Code

| Part No.       | Package     | Supply<br>Voltage | Operating<br>Temp. (°C) | Flash | Packing | Quantity<br>(PCS/R) | MOQ<br>(PCS) |
|----------------|-------------|-------------------|-------------------------|-------|---------|---------------------|--------------|
| PHY6218QB-W04C | QFN48 (7x7) | 1.8~3.6V          | -40~85                  | 512KB | Reel    | 5000                | 5000         |
| PHY6218QB-W04I | QFN48 (7x7) | 1.8~3.6V          | -40~105                 | 512KB | Reel    | 5000                | 5000         |
| PHY6218QA-W04C | QFN32 (5x5) | 1.8~3.6V          | -40~85                  | 512KB | Reel    | 5000                | 5000         |
| PHY6218QA-W04I | QFN32 (5x5) | 1.8~3.6V          | -40~105                 | 512KB | Reel    | 5000                | 5000         |

**Table 33: Order Code** 



#### 10 Package dimensions

#### 10.1 QFN32 package dimensions



Figure 20: QFN32 package dimensions

Note: dimensions are in mm, angels are in degree.

#### 10.2 QFN48 package dimensions



Figure 21: QFN48 package dimensions

Note: dimensions are in mm, angels are in degree.



#### 11 Sample Application and Layout Guide

#### 11.1 Sample Application



Figure 22: Sample application

#### 11.2 Layout Guide

#### 11.2.1 Placement

- 1. RF matching/Loop filter leading to antenna should be isolated from any other AC/DC signal as much as possible;
- 2. Xtal/OSC clock is a noise source to other circuits, keep clock trace as short as possible and away from any important area;
- 3. LDO's are sensitive and could be easily contaminated, care should be taken for the environment;
- 4. Antenna is the main RF radiation point, other important blocks should be shielded or away from this area.

#### RF traces

- 1. Define RF line width with given dielectric thickness (thickness of PCB dielectric layer to ground plain) to achieve 50ohm impedance; this is mainly for the RF line connecting to matching/loop filter and antenna.
- 2. Differential traces should be kept in the same length and component should be placed symmetrically;
- 3. Certain length of RF trace should be treated as part of RF matching.



#### 11.2.2 Bypass Capacitor

- 1. Each VDD pin needs a bypass capacitor to release chip internal noise and block noise from power supply.
- 2. For power traces, bypass capacitors should be placed as close as possible to VDD pins.
- 3. Use one large and one small capacitor when the pin needs two capacitors. Typically the capacitance of the larger capacitor is about 100 times of that of the smaller one. The smaller capacitor usually has better quality factor than the larger one. Place the larger capacitor closer to the pin.
- 4. The capacitors of Loop filter need to have larger clearance to prevent EMC/EMI issue.
- 5. Ground via should be close to the Capacitor GND side, and away from strong signals.

#### 11.2.3 Layer Definition

- 1. Normally 4 layer PCB is recommended.
- 2. RF trace must be on the surface layer, i.e. top layer or bottom.
- 3. The second layer of RF PCB must be "Ground" layer, for both signal ground and RF reference ground, DO NOT put any other trace or plane on second layer, otherwise "antenna effect" will complicate debug process.
- 4. Power plane generally is on the 3rd layer.
- 5. Bottom layer is for "signal" layer.
- 6. If two layer PCB is used, quality will degrade in general. More care needs to be taken. Try to maximize ground plane, avoid crossing of signal trace with other noise lines or VDD, shield critical signal line with ground plane, maximize bypass capacitor and number of ground vias.

#### 11.2.4 Reference clock and trace

- 1. Oscillator signal trace is recommended to be on the 1<sup>st</sup> layer;
- 2. DO NOT have any trace around or across the reference clock (oscillator) trace.
- 3. Isolate the reference clock trace and oscillator by having more GND via around.
- 4. DO NOT have any other traces under the Oscillator.

### 11.2.5 Power line or plane

- 1. Whether to use power plain or power line depend on the required current, noise and layout condition. For RF chip, we generally suggest to use power line to bring power into IC pin. Line has parasitic inductance, which forms a low pass filter to reduce the noise traveling around PCB.
- 2. Add more conductive via on the current source, it will increase max current limit and reduce inductance of via.
- 3. Add some capacitor alone the power trace when power line travels a long distance.
- 4. DO NOT place power line or any plane under RF trace or oscillator and its clock trace , the strong clock or RF signal would travel with power line.

#### 11.2.6 Ground Via

- 1. Ground Via must be as close to the ground pad of bypass capacitor as possible, too much distance between via and ground pad will reduce the effect of bypass capacitor.
- 2. Having as many ground via as possible.
- 3. Place ground via around RF trace, the RF trace should be shielded with via trail.