# **NEXTW**

### **ECM-XF**

#### EtherCAT Master Controller

#### **Description**

ECM-XF is a cost-effective EtherCAT master chip. It is connected to the master terminal through the SPI interface to help users achieve EtherCAT communication, reaching a minimum DC cycle time of 125us and maximum 128 EtherCAT Slaves. The minimum DC cycle time is 125us and the ability to connect up to 128 slave stations. It has a variety of peripheral IO, interrupt and application function, suitable for PLC controller, robot controller and various automation controllers.

#### **Feature**

#### **EtherCAT**

- Supports maximum 128 EtherCAT Slaves
- Supports minimum 125us DC cycle time
- Supports DCM Master Shift mode

#### **Ethernet MAC Controller**

- 100 Mbps data transmission
- Supports RMII interface

#### **SPI Interface**

- Supports full duplex slave mode
- MSB first transfer fashion

# Clock frequency up to 96 MHz GPIO

- 20 general purpose inputs/outputs
- I/O pins can be configured as Input,
   Push-pull output, Open-drain output or
   Quasi-bidirectional mode.

#### QEI

- a set of Quadrature Encoder Interface
- 32-bit
- 24MHz input frequency

#### DAC

- 1 Digital-to-Analog output
- Supports 12-bit output mode
- Rail to rail settle time 8us.

#### ADC

- 1 Analog-to-Digital input
- ADC clock frequency is up to 72 MHz
- Sampling rate is up to 5.14 MSPS
- 12-bit resolution

#### Temperature

Operating Temperature -40°C ~ +105°C

### **Application**

PLC / CNC Robot Automation

## **Typical Applications Diagram**





# **Block Diagram**



## **Pinout Diagram**







# **EtherCAT Master Controller**

# **Signal Description**

|     | Signal Description |      |                                                    |  |  |  |  |
|-----|--------------------|------|----------------------------------------------------|--|--|--|--|
| Pin | Name               | Type | Description                                        |  |  |  |  |
| 1   | INT0               | 0    | Interrupt out pin 0.                               |  |  |  |  |
| 2   | REFCLK             | I    | EMAC RMII reference clock input pin.               |  |  |  |  |
| 3   | ETH_RXD0           | Ι    | EMAC RMII receive data bus bit 0.                  |  |  |  |  |
| 4   | ETH_RXD1           |      | EMAC RMII receive data bus bit 1.                  |  |  |  |  |
| 5   | ETH_CRSDV          |      | EMAC RMII carrier sense/receive data input pin.    |  |  |  |  |
| 6   | ETH_RXERR          | Ι    | EMAC RMII receive data error input pin.            |  |  |  |  |
| 7   | INT1               | 0    | Interrupt out pin 1.                               |  |  |  |  |
| 8   | DAC_ST             |      | DAC external trigger Input.                        |  |  |  |  |
| 9   | QEI_INDEX          |      | Quadrature Encoder Interface Index                 |  |  |  |  |
| 10  | QEI_A              |      | Quadrature Encoder Interface Phase A.              |  |  |  |  |
| 11  | QEI_B              |      | Quadrature Encoder Interface Phase B.              |  |  |  |  |
| 12  | LED                | I/O  | LED output.                                        |  |  |  |  |
| 13  | VDD                | Р    | Power supply for I/O ports and LDO source for      |  |  |  |  |
|     |                    |      | internal PLL and digital circuit.                  |  |  |  |  |
| 14  | GPIO19             | I/O  | General purpose digital input/output pin19.        |  |  |  |  |
| 15  | GPIO18             | I/O  | General purpose digital input/output pin18.        |  |  |  |  |
| 16  | GPIO17             | I/O  | General purpose digital input/output pin17.        |  |  |  |  |
| 17  | GPIO16             | I/O  | General purpose digital input/output pin16.        |  |  |  |  |
| 18  | GPIO11             | I/O  | General purpose digital input/output pin11.        |  |  |  |  |
| 19  | GPIO10             | I/O  | General purpose digital input/output pin10.        |  |  |  |  |
| 20  | GPIO7              | I/O  | General purpose digital input/output pin7.         |  |  |  |  |
| 21  | GPIO6              | I/O  | General purpose digital input/output pin6.         |  |  |  |  |
| 22  | VSS                | Р    | Ground pin for digital circuit.                    |  |  |  |  |
| 23  | VDD                | Р    | Power supply for I/O ports and LDO source for      |  |  |  |  |
|     |                    |      | internal PLL and digital circuit.                  |  |  |  |  |
| 24  | LDOCAP             | Р    | LDO output pin.                                    |  |  |  |  |
| 25  | GPIO5              | I/O  | General purpose digital input/output pin5.         |  |  |  |  |
| 26  | GPIO4              | I/O  | General purpose digital input/output pin4.         |  |  |  |  |
| 27  | GPIO3              | I/O  | General purpose digital input/output pin3.         |  |  |  |  |
| 28  | GPIO2              | I/O  | General purpose digital input/output pin2.         |  |  |  |  |
| 29  | GPIO1              | I/O  | General purpose digital input/output pin1.         |  |  |  |  |
| 30  | GPIO0              | I/O  | General purpose digital input/output pin0.         |  |  |  |  |
| 31  | VDDIO              | Р    | Power supply for I/O ports.                        |  |  |  |  |
| 32  | RESETN             | ı    | External reset input: active LOW, with an internal |  |  |  |  |
|     |                    | •    | pull-up. Set this pin low reset to initial state.  |  |  |  |  |
| 33  | GPIO12             | I/O  | General purpose digital input/output pin12.        |  |  |  |  |
| 34  | GPIO13             | I/O  | General purpose digital input/output pin13.        |  |  |  |  |
| 35  | GPIO9              | I/O  | General purpose digital input/output pin9.         |  |  |  |  |
| 36  | GPIO8              | I/O  | General purpose digital input/output pin8.         |  |  |  |  |



| 37 | SPI SS    | ı   | SPI slave select pin.                                             |
|----|-----------|-----|-------------------------------------------------------------------|
| 38 | SPI CLK   | i   | SPI serial clock pin.                                             |
| 39 | SPI MISO  | 0   | SPI MISO (Master In, Slave Out) pin.                              |
| 40 | SPI MOSI  | I   | SPI MOSI (Master Out, Slave In) pin.                              |
| 41 | RESERVE   | -   | -                                                                 |
| 42 | RESERVE   | -   | -                                                                 |
| 43 | RESERVE   | -   | -                                                                 |
| 44 | RESERVE   | -   | -                                                                 |
| 45 | RESERVE   | -   | -                                                                 |
| 46 | RESERVE   | 1   | 1                                                                 |
| 47 | RESERVE   | -   | -                                                                 |
| 48 | RESERVE   | -   | 1                                                                 |
| 49 | VSS       | Ρ   | Ground pin for digital circuit.                                   |
| 50 | LDOCAP    | Р   | LDO output pin.                                                   |
| 51 | VDD       | Р   | Power supply for I/O ports and LDO source for                     |
| 52 | LINK      | 1   | internal PLL and digital circuit.  Ethernet 100M Link Connection. |
|    |           | 1/0 |                                                                   |
| 53 | GPIO15    | I/O | General purpose digital input/output pin15.                       |
| 54 | GPIO14    | I/O | General purpose digital input/output pin14.                       |
| 55 | DAC_OUT   | 0   | Digital to analog output.                                         |
| 56 | ADC_IN    | ı   | Analog to digital input.                                          |
| 57 | AVDD      | Р   | Power supply for internal analog circuit.                         |
| 58 | VREF      | Р   | Voltage reference.                                                |
| 59 | AVSS      | Р   | Ground pin for analog circuit.                                    |
| 60 | ETH_MDC   | 0   | EMAC RMII PHY Management Clock output pin.                        |
| 61 | ETH_MDIO  | I/O | EMAC RMII PHY Management Data pin.                                |
| 62 | ETH_TXD0  | 0   | EMAC RMII Transmit Data bus bit 0.                                |
| 63 | ETH_TXD1  | 0   | EMAC RMII Transmit Data bus bit 1.                                |
| 64 | ETH_TX_EN | 0   | EMAC RMII Transmit Enable output pin.                             |

#### **FUNCTIONAL DESCRIPTION**

#### Reset

A reset signal by pulling low RESETN pin can be used to reset system at any time. When the RESETN voltage is lower than 0.2VDD and the state keeps longer than 32 us, the ECM-XF will be reset. It will be in reset state until the RESETN voltage rises above 0.7VDD and the state keeps longer than 32 us.





#### SPI

ECM-XF supports full duplex transfer in the slave mode with the 4-wire bi-direction interface.



ECM-XF transmits/receives data with the most-significant bit (MSB) first. The edge of SPI clock to transmit/receive is shown below.





# **ECM-XF**

#### **EtherCAT Master Controller**

#### **Ethernet MAC Controller**

The EMAC controller of ECM-XF supports Reduced MII (RMII) interface to connect with external Ethernet PHY and provides TX/RX data transfer to the EtherCAT controller internally.

ECM-XF EMAC RX DATA RMII RX FIFO MAC RX RMII Ethernet EtherCAT Flow Control Controller RDIO TX Interface TX MAC TX MDIO

#### **GPIO**

ECM-XF has 20 general purpose pins. I/O pins can be configured as Input, Push-pull output, Open-drain output or Quasi-bidirectional mode. Users can control the LOW or HIGH level outputs by the host interface. ECM-XF also has 20 general purpose input/ouput pins with high impedance. When input signals are LOW or HIGH level, users can get the values through the host interface.



# EtherCAT Master Controller

### Push-pull Output Mode



### Quasi-bidirectional Mode



#### **LED Indicator**

The LED Indicators can show the state of SPI CRC Error.

Input Data

| LED | L | Initial power on or CRC Error.        |
|-----|---|---------------------------------------|
| LED | Н | if SPI is connected and CRC NO Error. |

L: Low, H: High



#### **APPLICATION CIRCUIT**





### **ELECTRICAL CHARACTERISTICS**

**Voltage Characteristics** 

| SYMBOL  | PARAMETER                | MIN  | TYP | MAX  | UNIT |
|---------|--------------------------|------|-----|------|------|
| VDD     | Operation voltage        | 1.8  | 3.3 | 3.6  |      |
| VDDIO   | Power supply for GPIO    | 1.8  | 3.3 | 3.6  |      |
| LDO_CAP | LDO output voltage       | 1.08 | 1.2 | 1.32 | V    |
| VREF    | Reference supply voltage | 1.5  | -   | AVD  |      |
|         |                          |      |     | D    |      |
| AVDD    | Analog operation voltage | 1.8  | -   | 3.6  | V    |

### **Current Characteristics**

| SYMBOL | PARAMETER                  | MIN | MAX | UNIT |
|--------|----------------------------|-----|-----|------|
| IDD    | Maximum current into VDD   |     | 200 |      |
| IDDIO  | Maximum current into VDDIO |     | 100 | mA   |
| ISS    | Maximum current out of VSS |     | 100 |      |

# **Analog Characteristics**

DAC

| SYMBOL | PARAMETER      | MIN | TYP | MAX               | UNIT |
|--------|----------------|-----|-----|-------------------|------|
| NR     | Resolution     |     | 12  |                   | bit  |
| VO     | Output Voltage | 0.2 | -   | AVD<br>D -<br>0.2 | V    |

#### **ADC**

| SYMBOL | PARAMETER                 | MIN | TYP | MAX  | UNIT |
|--------|---------------------------|-----|-----|------|------|
| NR     | Resolution                |     | 12  |      | bit  |
| VIN    | ADC channel input voltage | 0   | -   | VREF | V    |

#### **DC Characteristics**

<u>GPIO</u>

| PARAMETER             | MIN | TYP | MAX | UNIT | Test Conditions     |
|-----------------------|-----|-----|-----|------|---------------------|
| Input Low voltage     |     |     | 8.0 | V    | VDD = VDDIO = 3.6 V |
| Input High voltage    | 2   |     |     | V    | VDD = VDDIO = 3.6 V |
| Output source current |     | -18 |     | mA   | VDD = VDDIO = 3.3 V |
| Output sink current   |     | 17  |     | mA   | VDD = VDDIO = 3.3 V |





#### **RESETN**

| PARAMETER                                 | MIN | TYP | MAX        | UNIT | Test Conditions |
|-------------------------------------------|-----|-----|------------|------|-----------------|
| Negative going threshold (Schmitt input), |     |     | 0.3<br>VDD | V    | VDD = 3.3V      |
| Positive going threshold                  | 0.7 |     | טטע        |      | VDD = 3.3V      |
| (Schmitt Input)                           | VDD |     |            |      |                 |
| Internal RESETN input filtered            |     | 50  |            | ΚΩ   |                 |
| time pin pull up resistor                 |     |     |            |      |                 |
| RESETN input filtered time                |     | 32  |            | us   |                 |

**SPI Dynamic Characteristics** 

| SPI Dynamic Characteristics         |                         |                        |     |                        |             |  |
|-------------------------------------|-------------------------|------------------------|-----|------------------------|-------------|--|
| SYMBOL                              | PARAMETER               | MIN                    | TYP | MAX                    | UNIT        |  |
| t <sub>CLkH</sub>                   | Clock output High time  |                        |     | T <sub>SPICLK</sub> /2 |             |  |
| t <sub>CLkL</sub>                   | Clock output Low time   |                        |     | T <sub>SPICLK</sub> /2 |             |  |
| $T_{ss}$                            | Slave select setup time | T <sub>SPICLK</sub> +2 |     |                        |             |  |
| $T_{SH}$                            | Slave select hold time  | T <sub>SPICLK</sub>    |     |                        | ns          |  |
| l I <sub>DS</sub>                   | Data input setup time   | 0                      |     |                        |             |  |
| T <sub>DH</sub>                     | Data input hold time    | 2                      |     |                        |             |  |
| T <sub>V</sub>                      | Data output valid time  |                        |     | 8                      |             |  |
| SPI Clock  SPI data outp (SPI_MISO) | - Dala Valid I          | Data Valid             | X   | TSH                    |             |  |
| SPI data inpu<br>(SPI_MOSI)         |                         | Data Valid             |     |                        | <del></del> |  |





## **RMII Interface Timing**





**Ethernet PHY Management Interface Timing** 

|                               | Management Interface Timing               |     |      |              |      |
|-------------------------------|-------------------------------------------|-----|------|--------------|------|
| SYMBOL                        | PARAMETER                                 | MIN | TYP  | MAX          | UNIT |
| T <sub>P RMII MDC</sub>       | RMII_MDC Period                           | 400 |      |              |      |
| T <sub>H RMII MDC</sub>       | RMII_MDC High Time                        | 200 |      |              |      |
| T <sub>L RMII MDC</sub>       | RMII_MDC Low Time                         | 200 |      |              |      |
| T DLY RMII MDIOWR             | RMII_MDC Falling to Valid RMII_MDIO Delay |     |      | 10           | ns   |
| T <sub>SU RMII</sub> MDIORD   | RMII_MDIO Setup Time to RMII_MDC Rising   | 10  |      |              |      |
| T HD RMII MDIORD              | RMII_MDIO Hold Time from RMII_MDC Rising  | 10  |      |              |      |
| RMIIx_MDC  RMIIx_MDIO (Write) | T <sub>DLY_RMII_MDIOWR</sub>              |     |      |              |      |
| RMIIx_MDIO (Read)             | T <sub>SU_RMII_MDIORD</sub>               | •   | Тно_ | _RMII_MDIORI |      |



# **Recommendable Reflow Soldering Profile**



| Profile Feature                          | Pb Free Package     |
|------------------------------------------|---------------------|
| Average ramp-up rate(217°C to peak)      | 3°C/sec. max        |
| Preheat temperature 150°C~200°C          | 60 sec. to 120 sec. |
| Temperature maintained above 217°C       | 60 sec. to 150 sec. |
| Time with 5°C of actual peak temperature | > 30 sec.           |
| Peak temperature range                   | 260°C               |
| Ramp-down rate                           | 6°C/sec. max        |
| Time 25°C to peak temperature            | 8 min. max          |

<sup>\*</sup> According to J-STD-020C



# **Package Dimensions**





# **REVISION HISTORY**

| Date       | Revision | Description                         |
|------------|----------|-------------------------------------|
| 2020.03.24 | 0.9      | Beta                                |
| 2020.05.04 | 0.91     | ADC_IN(Analog IN)                   |
| 2020.05.21 | 0.92     | APPLICATION CIRCUIT / BLOCK DIAGRAM |
| 2020.05.25 | 0.93     | SPI clock 96MHz / ADD GPIO16~GPIO19 |
| 2020.06.15 | 0.94     | 20 general purpose inputs/outputs   |
| 2020.07.27 | 0.95     | Reference voltage                   |
| 2020.11.25 | 0.96     | Modify DAC description              |
| 2021.02.04 | 0.97     | Modify ADC/DAC description          |
| 2021.02.20 | 0.98     | USB RESERVE/LED description         |
| 2021.02.23 | 0.99     | Modify APPLICATION CIRCUIT          |