

# Spread Spectrum Clock Generator **AK8125AE**

#### **Features**

#### Input Frequency:

Crystal: 6.1-36MHzExternal: 6.1-49.92MHz

#### ■ Configurable Spread Spectrum Modulation:

- Modulation Ratio:

-0.25%, -0.5%, -1.5%, -3.0% $\pm 0.125\%, \pm 0.25\%, \pm 0.75\%, \pm 1.5\%$ 

- Modulation Frequency

Around 30KHz

#### Low Jitter Performance:

300 psec (peak) Cycle to Cycle Jitter 600 psec(p-p non-SS) long term

Low Current Consumption:

6.5mA tvp.

Supply Voltage:

3.0 - 3.6V

Operating Temperature Range:

-20 to +85°C

Package:

10-pin TMSOP Lead Free & Halogen Free

#### **Description**

The AK8125A is a spread spectrum clock generator designed for general purpose EMI elimination. The device uses the AKM's original spread spectrum profile to provide excellent EMI reduction effect without degradation of system performance. The device is available in a very small 10-pin TMSOP package, and its pin configuration offers simple PCB layout.

# **Applications**

■ HDTV, STB, MFP, etc.





# **Pin Descriptions**

XIN F\_SEL0 VDD SS\_SEL0 OUTMPX



Package: 10-Pin TMSOP (Top View)

| Pin<br>No. | Pin Name | Pin<br>Type | Description                                                                      |     |  |  |
|------------|----------|-------------|----------------------------------------------------------------------------------|-----|--|--|
| 1          | XIN      | IN          | Crystal connection pin or Reference clock input pin                              |     |  |  |
| 2          | F_SEL0   | IN          | Frequency range Select Pin0                                                      | (1) |  |  |
| 3          | VDD      | PWR         | Power Supply                                                                     |     |  |  |
| 4          | SS_SEL0  | IN          | Spread Spectrum Modulation Ratio Select Pin0                                     | (1) |  |  |
| 5          | OUTMPX   | IN          | x1, x2, x4 Select pin                                                            |     |  |  |
| 6          | CLKOUT   | OUT         | Clock Output                                                                     |     |  |  |
| 7          | SS_SEL1  | IN          | Spread Spectrum Modulation Ratio Select Pin1                                     |     |  |  |
| 8          | VSS      | PWR         | Ground                                                                           |     |  |  |
| 9          | F_SEL1   | IN          | Frequency range Select Pin1                                                      | (1) |  |  |
| 10         | XOUT     | OUT         | Crystal connection pin. Leave this pin floating when the external clock is used. |     |  |  |

<sup>(1) 3-</sup>Level Input for Low/Mid/Hi. Biased at 1/2 of VDD with pull-up/down resistors of 150kΩ (Typ.).

# **Ordering Information**

| Part Number | Marking | Shipping Packaging | Package      | Temperature<br>Range |
|-------------|---------|--------------------|--------------|----------------------|
| AK8125AE    | 125AE   | Tape and Reel      | 10-pin TMSOP | -20 to 85 ℃          |



## **Absolute Maximum Rating**

Over operating free-air temperature range unless otherwise noted (1)

| Items                                    | Symbol          | Ratings            | Unit |
|------------------------------------------|-----------------|--------------------|------|
| Supply Voltage                           | VDD             | -0.3 to 4.6        | V    |
| Input Voltage                            | Vin             | VSS-0.3 to VDD+0.3 | V    |
| Input Current (any pins except supplies) | I <sub>IN</sub> | ±10                | mA   |
| Storage Temperature                      | Tstg            | -55 to 130         | °C   |

#### Note

(1) Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

## **ESD Sensitive Device**

This device is manufactured on a CMOS process, therefore, generically susceptible to damage by excessive static voltage. Failure to observe proper handling and installation procedures can cause damage. AKM recommends that this device is handled with appropriate precautions.

## **Recommended Operation Conditions**

| Parameter               | Symbol | Conditions | Min | Тур | Max   | Unit |
|-------------------------|--------|------------|-----|-----|-------|------|
| Operating Temperature   | Та     |            | -20 |     | 85    | °C   |
| Supply Voltage          | VDD    |            | 3.0 | 3.3 | 3.6   | V    |
| Input Clock Frequency   | Fin    |            | 6.1 |     | 49.92 | MHz  |
| Output Load Capacitance | Cpl    |            |     |     | 15    | pF   |

#### Note:

(1) A decoupling capacitor of  $0.1\mu F$  for power supply line should be installed close to VDD pin.

MS1099-E-03 Aug-11



## **DC Characteristics**

All specifications at VDD: over 3.0 to 3.6V, Ta: -20 to  $85^{\circ}$ C, Output Frequency: over specified frequency, unless otherwise noted

| Parameter                    | Symbol          | Conditions                             | MIN     | TYP     | MAX     | Unit |
|------------------------------|-----------------|----------------------------------------|---------|---------|---------|------|
| High Level Input Voltage     | V <sub>IH</sub> |                                        | 0.85VDD |         |         | V    |
| Middle Level Input Voltage   | $V_{\text{IM}}$ |                                        | 0.35VDD | 0.50VDD | 0.65VDD | ٧    |
| Low Level Input Voltage      | V <sub>IL</sub> |                                        |         |         | 0.15VDD | V    |
| Input Current                | ΙL              | Pin: OUTMPX<br>SS_SEL[1:0], F_SEL[1:0] | -40     |         | +40     | μΑ   |
| High Level Output<br>Voltage | V <sub>OH</sub> | Pin: CLKOUT<br>I <sub>OH</sub> =-6mA   | 0.8VDD  |         |         | ٧    |
| Low Level Output<br>Voltage  | V <sub>OL</sub> | Pin: CLKOUT<br>I <sub>OL</sub> =+6mA   |         |         | 0.2VDD  | V    |
| Current Consumption          | I <sub>DD</sub> | No load, SS_SEL[1:0]=H/H<br>OUTMPX=M   |         | 6.5     | 10      | mA   |

## **AC Characteristics**

All specifications at VDD: over 3.0 to 3.6V, Ta:-20 to 85 $^{\circ}$ C, Output Frequency: over specified frequency, unless otherwise noted

| Parameter                       | Pins        | Conditions                                            | MIN | TYP | MAX | Unit |
|---------------------------------|-------------|-------------------------------------------------------|-----|-----|-----|------|
| Crystal Oscillator Frequency    | XIN<br>XOUT | AT cut Crystal                                        | 6.1 |     | 36  | MHz  |
| Input Clock duty cycle          | XIN         |                                                       | 30  |     | 70  | %    |
| Input Clock Swing               | XIN         |                                                       | 1   |     |     | Vpp  |
| Output Lock Time <sup>(1)</sup> | CLKOUT      | Power-up                                              |     | 1   | 5   | ms   |
| Settling Time <sup>(2)</sup>    | CLKOUT      |                                                       |     | 1   | 2   | ms   |
| Output Clock Duty Cycle         | CLKOUT      |                                                       | 45  | 50  | 55  | %    |
| Output Clock Rise Time          | CLKOUT      | 0.2VDD to 0.8VDD                                      |     | 1.5 | 3.0 | ns   |
| Output Clock Fall Time          | CLKOUT      | 0.8VDD to 0.2 VDD                                     |     | 1.5 | 3.0 | ns   |
| Cycle to cycle jitter           | CLKOUT      | See table 1<br>Cpl=15pF                               |     |     |     | ps   |
| Long term jitter                | CLKOUT      | 1000 cycle delay<br>Cpl=15pF,p-p<br>SS_SEL[1:0]="M,M" |     |     | 600 | ps   |

- 1. The time that output reaches the target frequency within accuracy of  $\pm 0.1\%$  from the point that the power supply reaches VDD
- 2. The time that output reaches the target frequency within accuracy of  $\pm 0.1\%$  after SS\_SEL[1:0] are affected.



| Table 1. | Cycle to Cycle | e Jitter (Peak. | Tvp./Max.) |
|----------|----------------|-----------------|------------|
|          |                |                 |            |

| Output Frequency                                                                                          | Modulation Ratio |                      |                     |  |  |
|-----------------------------------------------------------------------------------------------------------|------------------|----------------------|---------------------|--|--|
|                                                                                                           | SS Off           | Down -0.25%,-0.5%    | Down -1.5%,-3.0%    |  |  |
|                                                                                                           |                  | Center±0.125%,±0.25% | Center ±0.75%,±1.5% |  |  |
| 6.1MHz≦fout≦9.36MHz                                                                                       |                  |                      | 700ps/1000ps        |  |  |
| 9.36MHz <fout≦15.6mhz< td=""><td>100ps/300ps</td><td>150ps/450ps</td><td>400ps/700ps</td></fout≦15.6mhz<> | 100ps/300ps      | 150ps/450ps          | 400ps/700ps         |  |  |
| 15.6MHz <fout≦24.96mhz< td=""><td></td><td></td><td>200ps/500ps</td></fout≦24.96mhz<>                     |                  |                      | 200ps/500ps         |  |  |
| 24.96MHz <fout≦98.98mhz< td=""><td></td><td></td><td></td></fout≦98.98mhz<>                               |                  |                      |                     |  |  |

# **Definition of Jitters**

1. Cycle to cycle jitter: The variation in cycle time of a single between adjacent cycles, over a random sample of adjacent cycle pairs.



CCJ =  $|\mathbf{t}_{cyclen} - \mathbf{t}_{cyclen+1}|$  : where  $\mathbf{t}_{cyclen}$  and  $\mathbf{t}_{cyclen+1}$  are any two adjacent cycles measured on controlled edges.

2. Long term jitter: 1000Cycles after oscilloscope trigger.



MS1099-E-03 Aug-11



# **Frequency Characteristics**

All specifications at VDD: over 3.0 to 3.6V, Ta:-20 to  $85^{\circ}$ C, Output Frequency: over specified frequency, unless otherwise noted

| Term                                | Pins  | MIN   | TYP    | MAX   | Unit | Pin Setting              |
|-------------------------------------|-------|-------|--------|-------|------|--------------------------|
| Input range                         | XIN   | 6.10  |        | 8.32  | MHz  | F_SEL[1:0]=LL            |
|                                     |       | 7.80  |        | 10.40 |      | F_SEL[1:0]=LM            |
|                                     |       | 9.36  |        | 12.48 |      | F_SEL[1:0]=LH            |
|                                     |       | 12.48 |        | 16.64 |      | F_SEL[1:0]=ML            |
|                                     |       | 15.60 |        | 20.80 |      | F_SEL[1:0]=MM            |
|                                     |       | 18.72 |        | 24.96 |      | F_SEL[1:0]=MH            |
|                                     |       | 24.96 |        | 33.28 |      | F_SEL[1:0]=HL            |
|                                     |       | 31.20 |        | 41.60 |      | F_SEL[1:0]=HM            |
|                                     |       | 37.44 |        | 49.92 |      | F_SEL[1:0]=HH            |
| Modulation<br>Frequency             | CKOUT |       |        |       | kHz  | (*1)                     |
| Output                              | CKOUT | -     | 1      | -     |      | OUTMPX=L                 |
|                                     |       | -     | 2      | -     |      | OUTMPX=M                 |
|                                     |       | -     | 4      | -     |      | OUTMPX=H, (*2)           |
| Modulation                          | CKOUT | -     | -0.25  | ı     | %    | SS_SEL[1:0]=LL           |
|                                     |       | -     | -0.5   | ı     |      | SS_SEL[1:0]=LM           |
|                                     |       | -     | -1.5   | -     |      | SS_SEL[1:0]=LH           |
|                                     |       | -     | -3.0   | -     |      | SS_SEL[1:0]=ML           |
|                                     |       | -     | OFF    | -     |      | SS_SEL[1:0]=MM           |
|                                     |       | -     | ±0.125 | -     |      | SS_SEL[1:0]=MH           |
|                                     |       | -     | ±0.25  | -     |      | SS_SEL[1:0]=HL           |
|                                     |       | -     | ±0.75  | -     |      | SS_SEL[1:0]=HM           |
|                                     |       | -     | ±1.5   | -     |      | SS_SEL[1:0]=HH           |
| Average<br>Modulation               | CKOUT |       | -0.18  |       | %    | SS_SEL[1:0]=LL, F_SEL0=L |
|                                     |       |       | -0.36  |       |      | SS_SEL[1:0]=LM, F_SEL0=L |
| Frequency<br>Offset <sup>(*3)</sup> |       |       | -0.90  |       |      | SS_SEL[1:0]=LH, F_SEL0=L |
| @Down Spread                        |       |       | -1.68  |       |      | SS_SEL[1:0]=ML, F_SEL0=L |
|                                     |       |       | -0.19  |       |      | SS_SEL[1:0]=LL, F_SEL0=M |
|                                     |       |       | -0.38  |       |      | SS_SEL[1:0]=LM, F_SEL0=M |
|                                     |       |       | -0.91  |       |      | SS_SEL[1:0]=LH, F_SEL0=M |
|                                     |       |       | -1.68  |       |      | SS_SEL[1:0]=ML, F_SEL0=M |
|                                     |       |       | -0.20  |       |      | SS_SEL[1:0]=LL, F_SEL0=H |
|                                     |       |       | -0.36  |       |      | SS_SEL[1:0]=LM, F_SEL0=H |
|                                     |       |       | -0.92  |       |      | SS_SEL[1:0]=LH, F_SEL0=H |
|                                     |       |       | -1.68  |       |      | SS_SEL[1:0]=ML, F_SEL0=H |

<sup>(\*1)</sup> Modulation frequency is determined by input frequency range.

Following equations provide the theoretical modulation frequency of AK8125AE.

Fmod = 40kHz x (Input Frequency / Max Range Frequency)

Example) @10MHz Input: Fmod = 40kHz x (10.0MHz/10.4MHz) = 38.46kHz

- (\*2) Please use 4x setting under output frequency 99.84MHz or less.
- (\*3) The average output frequency in the mode of down spread modulation is intentionally offset against the ideal average frequency.



# **Spread Spectrum Modulation Selection**

The modulation ration are selectable by pin setting of SS\_SEL[1:0] (Pin 7 and 4), as defined in Table1.

**Table 2: Modulation Ratio Setting** 

| SS_SE | EL[1:0] | Spread Mode |
|-------|---------|-------------|
| 1     | 0       | Spread Wode |
| L     | L       | -0.25%      |
| L     | М       | -0.5%       |
| L     | Н       | -1.5%       |
| M     | L       | -3.0%       |
| M     | М       | SS Off      |
| M     | Н       | ±0.125%     |
| Н     | L       | ±0.25%      |
| Н     | М       | ±0.75%      |
| Н     | Н       | ±1.5%       |

# **Operation frequency Range Selection**

The operation frequency range are selectable by pin setting of F\_SEL[1:0] (Pin 9 and 2), as defined in Table3.

**Table 3: Operation Frequency Table** 

| F_SE | L[1:0] | Input Range      | Output Range<br>(OUTMPX="L) | Output Range<br>(OUTMPX="M") | Output Range<br>(OUTMPX="H") |
|------|--------|------------------|-----------------------------|------------------------------|------------------------------|
|      | U      |                  | (OOTIVII X- L)              | (OOTMI X- IVI)               | (OOTWI X-11)                 |
| L    | L      | 6.1 - 8.32MHz    | 6.1 - 8.32MHz               | 12.2 – 16.64MHz              | 24.4 – 33.28MHz              |
| L    | М      | 7.80 - 10.40MHz  | 7.80 - 10.40MHz             | 15.60 - 20.80MHz             | 31.20 – 41.60MHz             |
| L    | Н      | 9.36 - 12.48MHz  | 9.36 - 12.48MHz             | 18.72 – 24.96MHz             | 37.44 – 49.92MHz             |
| М    | L      | 12.48 - 16.64MHz | 12.48 - 16.64MHz            | 24.96 – 33.28MHz             | 49.92 – 66.56MHz             |
| М    | M      | 15.60 - 20.80MHz | 15.60 - 20.80MHz            | 31.20 – 41.60MHz             | 62.40 – 83.20MHz             |
| М    | Η      | 18.72 - 24.96MHz | 18.72 - 24.96MHz            | 37.44 – 49.92MHz             | 74.88 – 99.84MHz             |
| Н    | L      | 24.96 - 33.28MHz | 24.96 - 33.28MHz            | 49.92 – 66.56MHz             | -                            |
| Н    | М      | 31.20 - 41.60MHz | 31.20 - 41.60MHz            | 62.40 - 83.20MHz             | _                            |
| Н    | Н      | 37.44 - 49.92MHz | 37.44 - 49.92MHz            | 74.88 – 99.84MHz             | _                            |



# **Package Information**

#### Mechanical data



# • Marking



# • RoHS Compliance



All integrated circuits form Asahi Kasei Microdevices Corporation (AKM) assembled in "lead-free" packages\* are fully compliant with RoHS.

 $(\mbox{\sc *})$  RoHS compliant products from AKM are identified with "Pb free" letter indication on product label posted on the anti-shield bag and boxes.



#### IMPORTANT NOTICE

These products and their specifications are subject to change without notice. When you consider any use or application of these products, please make inquiries the sales office of Asahi Kasei Microdevices Corporation (AKM) or authorized distributors as to current status of the products.

Descriptions of external circuits, application circuits, software and other related information contained in this document are provided only to illustrate the operation and application examples of the semiconductor products. You are fully responsible for the incorporation of these external circuits, application circuits, software and other related information in the design of your equipments. AKM assumes no responsibility for any losses incurred by you or third parties arising from the use of these information herein. AKM assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of such information contained herein.

Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials.

AKM products are neither intended nor authorized for use as critical components, long in any safety, life support, or other hazard related device or system, long and AKM assumes no responsibility for such use, except for the use approved with the express written consent by Representative Director of AKM. As used here:

Note1) A critical component is one whose failure to function or perform may reasonably be expected to the other products are neither directly as the base of the effective preasonably be expected to

Note1) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.

Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property

It is the responsibility of the buyer or distributor of AKM products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.

MS1099-E-03 Aug-11