Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
Browse files
Browse the repository at this point in the history
target/arm: Move cortex sysregs into a separate file
The file cpu_tcg.c is about to be moved into the tcg/ directory, so move the register definitions into a new file. Also move the function declaration to the more appropriate cpregs.h. Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Fabiano Rosas <farosas@suse.de> Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> Message-id: 20230426180013.14814-2-farosas@suse.de Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
- Loading branch information
Showing
6 changed files
with
77 additions
and
65 deletions.
There are no files selected for viewing
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
| Original file line number | Diff line number | Diff line change |
|---|---|---|
| @@ -0,0 +1,69 @@ | ||
| /* | ||
| * ARM Cortex-A registers | ||
| * | ||
| * This code is licensed under the GNU GPL v2 or later. | ||
| * | ||
| * SPDX-License-Identifier: GPL-2.0-or-later | ||
| */ | ||
|
|
||
| #include "qemu/osdep.h" | ||
| #include "cpu.h" | ||
| #include "cpregs.h" | ||
|
|
||
|
|
||
| static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
| { | ||
| ARMCPU *cpu = env_archcpu(env); | ||
|
|
||
| /* Number of cores is in [25:24]; otherwise we RAZ */ | ||
| return (cpu->core_count - 1) << 24; | ||
| } | ||
|
|
||
| static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { | ||
| { .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2, | ||
| .access = PL1_RW, .readfn = l2ctlr_read, | ||
| .writefn = arm_cp_write_ignore }, | ||
| { .name = "L2CTLR", | ||
| .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2, | ||
| .access = PL1_RW, .readfn = l2ctlr_read, | ||
| .writefn = arm_cp_write_ignore }, | ||
| { .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "L2ECTLR", | ||
| .cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH, | ||
| .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "CPUACTLR", | ||
| .cp = 15, .opc1 = 0, .crm = 15, | ||
| .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
| { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "CPUECTLR", | ||
| .cp = 15, .opc1 = 1, .crm = 15, | ||
| .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
| { .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "CPUMERRSR", | ||
| .cp = 15, .opc1 = 2, .crm = 15, | ||
| .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
| { .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64, | ||
| .opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3, | ||
| .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
| { .name = "L2MERRSR", | ||
| .cp = 15, .opc1 = 3, .crm = 15, | ||
| .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, | ||
| }; | ||
|
|
||
| void define_cortex_a72_a57_a53_cp_reginfo(ARMCPU *cpu) | ||
| { | ||
| define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo); | ||
| } |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters