# FPGA-Based Software Defined Radio (SDR) – Project Report

## Project 1 – FPGA SDR Architecture (Zybo Z7 Block Design)

Objective: Implement a complete SDR datapath on Zynq SoC with FPGA fabric handling streaming, filtering, and DAC output.

#### Design Highlights:

- Built AXI-Stream chain: ADC simulation  $\rightarrow$  FIR filter  $\rightarrow$  AXI FIFO  $\rightarrow$  DAC interface.
- Integrated clock domain crossing (XPM CDC, AXI clock converter) and async FIFOs for robust PS/PL data transfer.
- Used System ILA for live debugging of datapath signals, verifying correctness of AXI handshakes and sample flow.
- ullet Enabled PS  $\leftrightarrow$  PL communication via AXI4-Lite for configuration and AXI-Stream for sample streaming.

Outcome: Achieved reliable SDR signal chain operation, with UDP streaming from PS to external host for visualization.



### Project 2 – Web-Based SDR Control UI

Objective: Create a simple, user-friendly interface to configure and demonstrate SDR functionality.

#### Implementation:

- HTML-based control panel (no external dependencies) served by the PS.
- Functions: initialize FPGA bitstream + radio, set ADC/tuning frequencies, enable UDP streaming, run demos (FIFO test, register read/write, radio loopback).
- Redesigned UI with modern responsive styling for recruiters and engineers to interact with SDR quickly.

Outcome: Provided an intuitive "one-click" interface bridging low-level FPGA hardware with high-level user control.



# **Clock Domain Crossing (CDC) implementation**

- 1) Reset signal from Processing System (PS) to Radio Periph and DAC interface
- Based on the requirements set by the Client, The ZynQ Processing System (PS) on the Zybo Z7 will drive a reset to the radio peripheral and the DAC interface. Since the PS has its own FCLK, a synchronizer IP has to be used to ensure proper CDC.



- 2) Full Radio Peripheral to Processing System (PS)
- The Processing System which is on its own clock (FCLK\_CLKO) needs to read data from the AXI stream fifo which gets its data from the Full Radio Peripheral. The clock for Full Radio Peripheral is 125Mhz while the PS is running at 50Mhz. Therefore an AXI Clock Converter IP is used to ensure proper CDC.



As a result, all CDC are safe. See CDC report below.



# **Design Timing Summary**

All timing constraints are met after proper CDC handling. See Timing Summary below.



#### **Resources Utilization**

The SDR design fits comfortably on the Zybo Z7 (XC7Z020), using 5,711 LUTs (11%), 7,846 registers (7%), and 17 BRAM tiles (12%) out of available resources. DSP usage is 20 slices (9%), largely driven by the FIR filter and radio datapath. The design also uses 130 BUFG/IO resources efficiently for clocking and streaming. With timing met at 125 MHz, utilization leaves substantial headroom (<25% across major categories), showing the design is lightweight and scalable for future extensions (e.g., adding modulation schemes or more complex signal-processing blocks).

## **Key Skills Demonstrated**

- Digital Design: RTL coding, AXI protocols, CDC, reset synchronization, hardware debugging with ILA.
- Embedded Systems: Zynq PS/PL integration, AXI4-Lite register mapping, software-hardware co-design.
- ullet Full-Stack Engineering: Built a holistic SDR platform from RTL datapath o software control ullet web UI.