





















#### **RS880M POWER TABLE**

GROUND

| PIN NAME   | RS880M     | PIN NAME      | RS880N |
|------------|------------|---------------|--------|
| VDDHT      | +1.1V      | IOPLLVDD      | +1.1V  |
| VDDHTRX    | +1.1V      | AVDD          | +3.3V  |
| VDDHTTX    | +1.2V      | AVDDDI        | +1.8V  |
| VDDA18PCIE | +1.8V      | AVDDQ         | +1.8V  |
| VDDG18     | +1.8V      | PLLVDD        | +1.1V  |
| VDD18_MEM  | +1.8V      | PLLVDD18      | +1.8V  |
| VDDPCIE    | +1.1V      | VDDA18PCIEPLL | +1.8V  |
| VDDC       | +1.1V      | VDDA18HTPLL   | +1.8V  |
| VDD_MEM    | +1.8V/1.5V | VDDLTP18      | +1.8V  |
| VDDG33     | +3.3V      | VDDLT18       | +1.8V  |
| IOPLLVDD18 | +1.8V      | VDDLT33       | NC     |
|            |            |               |        |

+1.1V\_DYN 38 +3V 2,35,6,7,10,12,13,14,15,16,24,25,26,27,28,29,30,31,32,33,34,35,36,42 +1.1V 2,38,9,10,15,38 +1.5V 38,34,42 +1.8V 58,101,6,28,42









Rev 1A

SB820-ACPI/GPIO/USB 2/4

Date: Monday, September 28, 2009 Sheet 14 of

NR5/RD2









intermal have pull
Hi 10K , confirm AMD
ward this pull Hi
not need



# **REQUIRED STRAPS**





# REQUIRED STRAPS

|              | AZ_SDOUT                       | PCI_CLK1                      | PCI_CLK2                                 | PCI_CLK3              | PCI_CLK4                            | LPC_CLK0                  | LPC_CLK1                     | GPIO200 GPIO199                          |
|--------------|--------------------------------|-------------------------------|------------------------------------------|-----------------------|-------------------------------------|---------------------------|------------------------------|------------------------------------------|
| PULL<br>HIGH | LOW POWER<br>MODE              | ALLOW<br>PCIE Gen2<br>DEFAULT | Watchdog<br>Timer<br>Enabled             | USE<br>DEBUG<br>STRAP | non_Fusion<br>CLOCK MODE<br>DEFAULT | EC<br>ENABLED             | CLKGEN<br>ENABLED<br>DEFAULT | H,H = Reserved<br>H,L = SPI ROM          |
|              | PERFORMANCE<br>MODE<br>DEFAULT | FORCE<br>PCIE Gen1            | Watchdog<br>Timer<br>Disabled<br>DEFAULT |                       | FUSION<br>CLOCK MODE                | EC<br>DISABLED<br>DEFAULT | CLKGEN<br>DISABLED           | L,H = LPC ROM (Default)<br>L,L = FWH ROM |

| TYPE | GPI0199               | GPI0200               |  |
|------|-----------------------|-----------------------|--|
| FWH  | L : 2.2K<br>pull down | L : 2.2K<br>pull down |  |
| LPC  | NC                    | L : 2.2K<br>pull down |  |
| SPI  | L : 2.2K<br>pull down | NC                    |  |
| RSVD | NC                    | NC                    |  |

# **DEBUG STRAPS**

SB820 HAS 15K INTERNAL PU FOR PCI\_AD[27:23]



|              | PCI_AD27                  | PCI_AD26                          | PCI_AD25                 | PCI_AD24                   | PCI_AD23                |
|--------------|---------------------------|-----------------------------------|--------------------------|----------------------------|-------------------------|
| PULL<br>HIGH | USE PCI<br>PLL<br>DEFAULT | DISABLE ILA<br>AUTORUN<br>DEFAULT | USE FC<br>PLL<br>DEFAULT | USE DEFAULT<br>PCIE STRAPS | DISABLE PCI<br>MEM BOOT |
| PULL<br>LOW  | BYPASS<br>PCI PLL         | ENABLE ILA<br>AUTORUN             | BYPASS FC<br>PLL         | USE EEPROM<br>PCIE STRAPS  | ENABLE PCI<br>MEM BOOT  |
|              |                           |                                   |                          |                            |                         |

NB\_PWRGD\_IN:
RS780/RX780 = 1.8V; RS740 = 3.3V
Do NOT share it with SB\_PWRGD when use Internal Clk Gen
(Need SB PLL initialize firstly)

It must ready





**PROJECT : LX89** Quanta Computer Inc.













### Memory Aperture size fix 256M

| GPIO9   |      | GPIO13    | GPIO12    | GPIO11    |
|---------|------|-----------|-----------|-----------|
| BIOSROM |      | ROMIDCFG2 | ROMIDCFG1 | ROMIDCFG0 |
| 0       | 128M | 0         | 0         | 0         |
| 0       | 256M | 0         | 0         | 1         |
| 0       | 64M  | 0         | 1         | 0         |
| 0       | 32M  | 0         | 1         | 1         |
| 0       | 512M | 1         | 0         | 0         |
| 0       | 1G   | 1         | 0         | 1         |
| 0       | 2G   | 1         | 1         | 0         |
| 0       | 4G   | 1         | 1         | 1         |

It is a shared pin strap with CONFIG[2:0] if BIOS ROM EN is set to 0.

| CO<br>ALLOW FOR PULLUP PAI<br>THEY MUST N | RECOMMENDED SETTINGS<br>0= DO NOT INSTALL RESISTO<br>1 = INSTALL 10K RESISTOR<br>X = DESIGN DEPENDANT<br>NA = NOT APPLICABLE |                                                                                                                                                                                       |              |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| STRAPS                                    | PIN                                                                                                                          | DESCRIPTION OF DEFAULT SETTINGS                                                                                                                                                       |              |
| TX_PWRS_ENB                               | GPIO0                                                                                                                        | Transmitter Power Savings Enable 0: 50% Tx output swing for mobile mode 1: full Tx output swing (Default setting for Desktop)                                                         | 1            |
| TX_DEEMPH_EN                              | GPIO1                                                                                                                        | PCI Express Transmitter De-emphasis Enable 0: Tx de-emphasis disabled for mobile mode 1: Tx de-emphasis enabled (Default setting for Desktop)                                         | 1            |
| BIF_GEN2_EN_A                             | GPIO2                                                                                                                        | 0 = Advertises the PCI-E device as 2.5 GT/s capable at power-on. 1 = Advertises the PCI-E device as 5.0 GT/s capable at power-on. 5.0 GT/s capability will be controlled by software. | 0            |
| RSVD<br>BIF_VGA_DIS<br>RSVD               | GPIO8<br>GPIO9<br>GPIO21                                                                                                     | VGA ENABLED                                                                                                                                                                           | 0<br>0<br>0  |
| BIOS_ROM_EN                               | GPIO_22_ROMCSB                                                                                                               | ENABLE EXTERNAL BIOS ROM                                                                                                                                                              | 0            |
| ROMIDCFG(2:0)                             | GPIO[13:11]                                                                                                                  | SERIAL ROM TYPE OR MEMORY APERTURE SIZE SELECT                                                                                                                                        | 0 0 1        |
| VIP_DEVICE_STRAP_ENA                      | V2SYNC                                                                                                                       | IGNORE VIP DEVICE STRAPS                                                                                                                                                              | 0            |
| RSVD<br>AUD(1)<br>AUD(0)                  | GENERICC<br>HSYNC<br>VSYNC                                                                                                   | AUD[1] AUD[0] 0 No audio function 0 1 Audio for DisplayPort and HDMI if dongle is detected 1 0 Audio for DisplayPort only 1 1 Audio for both DisplayPort and HDMI                     | 0<br>0<br>11 |
| AAAD                                      |                                                                                                                              | D CONFIGURATION STRAPS                                                                                                                                                                |              |

#### AMD RESERVED CONFIGURATION STRAPS ALLOW FOR PULLUP PADS FOR THESE STRAPS AND IF THESE GPIOS ARE USED,

THEY MUST NOT CONFLICT DURING RESET

H2SYNC GENERICC

PULLUP PADS ARE NOT REQUIRED FOR THESE STRAPS BUT IF THESE GPIOS ARE USED, THEY MUST NOT CONFLICT DURING RESET



http://laptop-motherboard-schematic.blogspot.com/



Quanta Computer Inc.

ATI Park/Madison(GND&Str&Ther)4/5

18,19,21,26,27 +3V\_DELAY

Date: Monday, September 28, 2009 | Sheet 20 of



















24.25.26.28.29.33.34.35.42 +3V \_ 23,5,6,7,10,11,12,13,14,15,16,24,25,26,28,29,30,31,32,33,34,35,36,42 +3V\_DELAY 18,19,20,21,26





# normal CLOSE Line out



Note: JACK\_SEN# is electrically floating when no jack is inserted and shorted to ground when jack is present.















### USB2.0 X 1 and E-SATA/USB2.0 COMBO









**PROJECT: LX89**Quanta Computer Inc.

Document Number
VGA Core/+1.8VGFX/1.0VGFX

















# Power & Ground

| Label         | ACTIVE         | Description                               | Control Signal |
|---------------|----------------|-------------------------------------------|----------------|
| +VIN          | S0, S3, S4, S5 | AC ADAPTER (19V)                          |                |
| +3VPCU        | S0, S3, S4, S5 | ALWAYS POWER (3V)                         |                |
| +3V           | S0             |                                           | MAINON         |
| +3VSUS        | S0, S3         |                                           | SUSON          |
| +3VS5         | S0, S3, S4, S5 |                                           | S5_ON          |
| +3VLANVCC     | S0             |                                           | LAN_POWER      |
| +5VPCU        | S0, S3, S4, S5 | ALWAYS POWER (5V)                         |                |
| +5V           | S0             |                                           | MAINON         |
| +5V_VCC1      |                |                                           |                |
| +5VALW        |                |                                           |                |
| +10VALW       |                |                                           |                |
| +15VALW       |                |                                           |                |
| +1.8V         | S0             |                                           | +1.5_ON        |
| +1.8VSUS      | S0, S3         |                                           |                |
| +1.5V         | S0             |                                           | MAINON         |
| +1.5VSUS      | S0, S3         | DDR CORE POWER                            | SUSON          |
| +1.5VSUS_1    |                |                                           |                |
| +1.5V_VGA     | S0             | VGA , VRAM POWER                          | +1.5_ON        |
| +1.2V         | S0             |                                           | VRON           |
| +1.2VSUS      | S0, S3         |                                           | SUSON          |
| +1.1V         | S0             | VDDPCIE - PCIE-E MAIN POWER               | VRON           |
| +1.1VS5       | S0, S3, S4, S5 | STANDBY POWER                             | S5_ON          |
| +1.1V_DYN     | S0             | NB VDDC - CORE LOGIC POWER                | DYN_PWR_EN     |
| +1.05V        | S0             | HT POWER (1.05V)                          | VRON           |
| +1.0V_VGA     | S0             | PARK DPX_VDD10 POWER                      | VRON           |
| +2.5V         | S0             | CPU VDDA POWER                            | VR2.5_ON       |
| +VCORE0       | S0             | CPU CORE POWER (?V)                       | VRON           |
| +VCORE1       | S0             | CPU CORE POWER (?V) VRON                  |                |
| +CPUVDDNB     | S0             | CPU VDDNB POWER                           | VRON           |
| +0.75_DDR_VTT | S0             | DDR COMMAND & CONTROL PULL UP POWER SUSON |                |
| DDR_VTTREF    | S0, S3         | DDR REFERENCE POWER                       | SUSON          |
| +VGA_CORE     | S0             | VGA CORE POWER MAINON                     |                |
| +AVBAT        | S0, S3, S4, S5 | RTC & KBC POWER (3_3V)                    |                |
|               |                |                                           |                |

### **SMBUS**

| DEVICE             | ADDRESS | BUS |
|--------------------|---------|-----|
| CLOCK GENERATOR    |         |     |
| DDR3               |         |     |
| CPU THERMAL SENSOR |         |     |
| CHARGER            |         |     |
|                    |         |     |

### **PCB STACK UP**

LAYER 1 : TOP LAYER 2 :GND LAYER 3 : IN1 LAYER 4 : IN2 LAYER 5 : VCC LAYER 6 : BOT

# **PCI DEVICES IRQ ROUTING**

DEVICE IDSEL# REQ/GNT# PCI\_INT

