



# 2-Phase Synchronous-Rectified Buck Controller for Mobile GPU Power

# **General Description**

The uP1658P is a 2/1-phase synchronous-rectified buck controller specifically designed to work with 4.5V ~ 26V input voltage and deliver high quality output voltage for high-performance graphic processor power.

The uP1658P adopts proprietary RCOT™ technology, providing flexible selection of output LC filter and excellent transient response to load and line change.

The uP1658P supports NVIDIA Open Voltage Regulator-2 with PWMVID feature. The PWMVID input is buffered and filtered to generate accurate reference voltage, and the output voltage is precisely regulated to the reference input.

The uP1658P uses MOSFET  $R_{\rm DS(ON)}$  current sensing for channel current balance. The uP1658P also implements a multi-function pin (OCS/CB) for OCP threshold selection and current balance adjustment.

Other features include power saving control input, and a delayed power good output. This part is available in WQFN3x3 - 20L package.

# **Ordering Information**

| Order Number | Package     | Top Marking |  |  |
|--------------|-------------|-------------|--|--|
| uP1658PQKF   | WQFN3x3-20L | uP1658P     |  |  |

#### Note:

- (1) Please check the sample/production availability with uPI representatives.
- (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirements. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes.

# . Pin Configuration



#### Features

- Support NVIDIA's Open VReg Type-2 PWMVID Technology
- Wide Input Voltage Range 4.5V ~ 26V
- Robust Constant On-Time Control
- □ 2/1 Phase Operation
- Two Integrated MOSFET Drivers with Shoot-Through Protection and Internal Bootstrap Switch
- Adjustable Current Balancing by R<sub>DS(ON)</sub> Current Sensing
- Multi-Function Pin (OCS/CB) for OCP Threshold Selection and Current Balance Adjustment
- Typical 300kHz Operation Frequency
- External Compensation
- Support NVIDIA PWMVID Function
- Dynamic Output Voltage Adjustment
- Power Good Indication
- Over Voltage Protection
- Under Voltage Protection
- Over Temperature Protection
- RoHS Compliant and Halogen Free

# Applications

- Middle-High End GPU Core Power
- High End Desktop PC Memory Core Power
- Low Output Voltage, High Power Density DC-DC Converters
- Voltage Regulator Modules





# Typical Application Circuit







# Typical Application Circuit







# Functional Pin Description

| Name        | Pin Function                                                                                                                                                                                                               |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT1       | <b>BOOT for Phase 1.</b> Connect a capacitor from this pin to PHASE1 to form a bootstrap circuit for upper gate driver of the phase 1.                                                                                     |
| UGATE1      | Upper Gate Driver for Phase 1. Connect this pin to the gate of phase 1 upper MOSFET.                                                                                                                                       |
| PSI         | Power Saving Input. An input pin receiving power saving control signal from GPU.                                                                                                                                           |
| VID         | VID. PWMVID input pin.                                                                                                                                                                                                     |
| REFADJ      | Reference Adjustment. PWMVID output pin. Connect this pin with an RC integrator to generate REFIN voltage.                                                                                                                 |
| REFIN       | <b>Reference Input.</b> Connect this pin to an external reference voltage through a resistor or connect to the output of the REFADJ circuit. Pulling low this pin below REFIN disable threshold will shutdown the uP1658P. |
| VREF        | Reference Voltage. 2V LDO voltage output pin. Connect an at least 1uF decoupling capacitor between this pin and GND.                                                                                                       |
| OCS/CB      | <b>OCP Setting and Current Balance.</b> Connect a resistive voltage divider from VREF to GND to set OCP threshold and adjust current balance.                                                                              |
| FBRTN       | Return for the Reference Circuit. Connect this pin to the ground point where output voltage is to be regulated.                                                                                                            |
| FB          | Feedback Pin. This pin is the inverting input of the error amplifier.                                                                                                                                                      |
| COMP        | Compensation Output. This pin is the output of the error amplifier.                                                                                                                                                        |
| EN          | Enable. Chip enable.                                                                                                                                                                                                       |
| PGOOD       | <b>Power Good Indication.</b> Connect this pin to a voltage source with a pull-up resistor. Open-drain structure.                                                                                                          |
| UGATE2      | Upper Gate Driver for Phase 2. Connect this pin to the gate of phase 2 upper MOSFET.                                                                                                                                       |
| BOOT2       | <b>BOOT for Phase 2.</b> Connect a capacitor from this pin to PHASE2 to form a bootstrap circuit for upper gate driver of the phase 2.                                                                                     |
| PHASE2      | Phase Pin for Phase 2. This pin is the return path of upper gate driver for phase 2. Connect a capacitor from this pin to BOOT2 to form a bootstrap circuit for upper gate driver of the phase 2.                          |
| LGATE2      | Lower Gate Driver for Phase 2. Connect this pin to the gate of phase 2 lower MOSFET.                                                                                                                                       |
| PVCC        | <b>Supply Input for the IC.</b> Voltage power supply of the IC. Connect this pin to a 5V supply and decouple using at least a 1uF ceramic capacitor.                                                                       |
| LGATE1      | Lower Gate Driver for Phase 1. Connect this pin to the gate of phase 1 lower MOSFET.                                                                                                                                       |
| PHASE1      | Phase Pin for Phase 1. This pin is the return path of upper gate driver for phase 1. Connect a capacitor from this pin to BOOT1 to form a bootstrap circuit for upper gate driver of the phase 1.                          |
| Exposed Pad | Ground. Tie this pin to ground island/plane through the lowest impedance connection available.                                                                                                                             |
|             |                                                                                                                                                                                                                            |





# Functional Block Diagram







# . Functional Description

The uP1658P is a 2/1-phase synchronous-rectified buck controller specifically designed to work with 4.5V ~ 26V input voltage and deliver high quality output voltage for high-performance graphic processor power.

The uP1658P adopts proprietary RCOT™ technology, providing flexible selection of output LC filter and excellent transient response to load and line change.

The uP1658P supports NVIDIA Open Voltage Regulator-2 with PWMVID feature. The PWMVID input is buffered and filtered to generate accurate reference voltage, and the output voltage is precisely regulated to the reference input.

The uP1658P uses MOSFET  $R_{\rm DS(ON)}$  current sensing for channel current balance. The uP1658P also implements a multi-function pin (OCS/CB) for OCP threshold selection and current balance adjustment.

Other features include power saving control input, and a power good output. This part is available in WQFN3x3 - 20L package.

#### **Supply Input and Power On Reset**

The uP1658P receives supply input from PVCC pin to provide power to MOSFET gate drivers and internal control circuit. The logic input to EN pin controls the enable/disable state of this chip. The uP1658P continuously monitors PVCC and EN voltages to ensure all power voltages are ready for normal operation. The PVCC POR level is typically 4.1V. The EN high level is typically 1.6V.

The uP1658P integrates floating MOSFET gate driver that are powered from the PVCC pin. A bootstrap switch is embedded to facilitate PCB design and reduce the total BOM cost. No external Schottky diode is required in real applications. An external Schottky diode with lower voltage drop can improve the power conversion efficiency.



Figure 1. Circuit of Power Ready Detection

#### **Phase Number of Operation (Hard-wire Programming)**

The uP1658P supports 2/1 phase operation. The maximum phase number of operation is determined by checking the PSI pin voltage during POR. If PSI pin is connected to a voltage source higher than (52% of PVCC) during POR, the uP1658P enters 2-phase operation. If PSI pin voltage is lower than (44% of PVCC) during POR, uP1658P enters always 1-phase configuration, and the uP1658P will enter soft-start sequence with 1-phase operation after POR. Once selected, the maximum phase number of operation is latched and can only be changed at the next POR. Since the phase number programming is determined by comparing the PSI pin voltage with the PVCC voltage, the sequence of PSI pin voltage and PVCC should be taken care that the PSI pin voltage must be ready before controller POR.

#### **Voltage Control Loop and PWMVID Function**

Figure 2 illustrates the voltage control loop of the uP1658P. FB and REFIN are negative and positive inputs of the Error Amplifier respectively. The Error Amplifier modulates the COMP voltage  $\rm V_{COMP}$  of buck converter to force FB voltage  $\rm V_{FR}$  follows  $\rm V_{REFIN}$ .



Figure 2. Voltage Control Loop

The PWMVID signal from GPU is applied to the VID pin, which is the input pin of the internal buffer. This buffer plays the role of level shifting, and the output of this buffer is injected into the external RC integrator to generate REFIN voltage, which can be calculated as:

$$\begin{split} V_{REFIN} &= \\ V_{VREF} \times D \times \frac{R2 /\!/ (R3 + R4 + R5)}{R1 + R2 /\!/ (R3 + R4 + R5)} \times \frac{R4 + R5}{R3 + R4 + R5} + \\ V_{VREF} \times \frac{R1 /\!/ (R3 + R4 + R5)}{R2 + R1 /\!/ (R3 + R4 + R5)} \times \frac{R4 + R5}{R3 + R4 + R5} \end{split}$$

where  $V_{REFIN}$  is the DC voltage of REFIN,  $V_{VREF}$  is the voltage of VREF (typically 2V), and D is the duty cycle of PWMVID input. The VREF pin is an internal LDO, therefore an output decoupling capacitor is required. Recommend connecting at least a 1uF capacitor from VREF pin to local GND. DO NOT connect the VREF decoupling capacitor to FBRTN.





# Functional Description

#### **Boot Voltage and Standby Mode**

The new generation PWMVID structure includes two operation modes other than normal operation: boot mode and standby mode. During boot mode, the GPU stops sending PWMVID signal and the input of the PWMVID buffer is floating. The REFADJ pin enters high impedance state after the VID pin enters tri-state region, and the REFIN voltage can then be calculated as:

$$V_{REFIN,BOOT} = V_{VREF} \times \frac{R4 + R5}{R2 + R3 + R4 + R5}$$

During standby mode, other than GPU stopping the PWMVID transaction, an external system standby signal additionally controls the entry of standby mode. An additional external switch should be connected in parallel with the original PWMVID resistors as shown in Figure 3 to generate the standby mode voltage:

$$V_{REFIN,STDBY} = V_{VREF} \times \frac{(R3 + R4 + R5) / / R_{STDBY}}{R2 + (R3 + R4 + R5) / / R_{STDBY}} \times \frac{R4 + R5}{R3 + R4 + R5}$$



Figure 3. Standby Mode Configuration

#### **OCP Setting and Current Balance Offset**

Figure 4 shows the multi-function OCS/CB pin for OCP threshold selection and current balance. After PVCC is higher than POR threshold, S<sub>1</sub> is turned on and the OCS/CB pin is internally connected to an internal 2V voltage source. Since the OCS/CB pin is latched at 2V during POR, the OCS current flowing out of OCS/CB pin is determined by R2 in figure 3. The OCS current can be calculated as:

$$I_{OCS(S1_on)} = \frac{V_{OCS}}{R2} = \frac{2}{R2}$$

After the  $I_{\rm OCS}$  is generated (during S1 is turned on), the internal A/D converter at the OCS/CB pin will sample/hold the  $I_{\rm OCS}$ , and the uP1658P will determine the OCS level according to the following table:

| OC Level | I <sub>ocs</sub> Range | V <sub>PHASE,MAX</sub><br>(GND-PHASE) |
|----------|------------------------|---------------------------------------|
| 1        | < 10uA                 | 40 mV                                 |
| 2        | 10uA ~ 20uA            | 60 mV                                 |
| 3        | 20uA ~ 30uA            | 80 mV                                 |
| 4        | 30uA ~ 50uA            | 100 mV                                |
| 5        | 50uA ~ 80uA            | 130 mV                                |
| 6        | 80uA ~ 130uA           | 160 mV                                |
| 7        | 130uA ~ 200uA          | 220 mV                                |
| 8        | > 200uA                | 280 mV                                |

where the  $V_{PHASE,MAX}$  is the per-phase GND-PHASE voltage when the power stage low-side MOSFETs is turned-on. For example, if the sampled  $I_{OCS}$  is 25uA, the latched OC level is level 3, and the maximum GND-PHASE voltage is 80mV, which means the uP1658P triggers OC shutdown when per-phase  $I_{SD,LMOS}^{\phantom{SD,LMOS}}$  exceeds 80mV. Since the OCS mechanism detects per-phase current for OCP triggering, the total OCP threshold can be calculated as:

$$I_{MAX,total} = N \times \frac{V_{PHASE,MAX}}{R_{DS(ON)}}$$

where N is operating phase number, V $_{\rm PHASE,MAX}$  is the perphase GND-PHASE voltage when the power stage low-side MOSFETs is turned-on, and R $_{\rm DS(ON)}$  is the onresistance of equivalent per-phase power stage low side MOSFET. After any phase's current exceeds I $_{\rm MAX,per-phase}$  and sustained 6us, the over current protection is triggered and shuts down the uP1658P and turns off all high-side and low-side MOSFETs, and this latched-off protection can only be reset by PVCC re-POR or EN restart.

After the I $_{\rm ocs}$  is sampled and the OC level is determined, the uP1658P turns off S1 and turns on S2 for current balance adjustment. When S2 is turned on, the OCS/CB pin voltage is determined by the external voltage divider, and the OCS/CB voltage  $V_{\rm CB}$  is connected to the internal current balance circuit for phase current offset adjustment. The phase current adjustment is achieved as the following table:

| V <sub>CB</sub>               | Current Balance           |
|-------------------------------|---------------------------|
| > 1.5V                        | Decrease phase2's current |
| 1.1V < V <sub>CB</sub> < 1.5V | Remain unchanged          |
| < 1.1V                        | Decrease phase1's current |





## . Functional Description

For example, when the  $V_{CB}$  is >1.5V, the uP1658P will decrease phase2 on-time in purpose of decreasing phase2 current, and larger  $V_{CB}$  leads to less phase2 current. Similarly, when the  $V_{CB}$  is <1.1V, the phase1's current will be decreased, and smaller  $V_{CB}$  leads to less phase1 current. When  $V_{CB}$  is between 1.1V and 1.5V, the current balance offset function is disabled, and the current balance is only determined by internal current balance loop.



Figure 4. OCS/CB Pin for OCP Threshold Selection and Current Balance Offset

#### **Soft-Start Sequence**

A built-in soft-start function is used to prevent surge current from power supply input during power on. The error amplifier is a three-input device. Reference voltage ( $V_{\text{REFIN}}$ ) or the internal soft-start voltage (V<sub>ss</sub>) whichever is smaller dominates the behavior of the non-inverting inputs of the error amplifier. After EN goes high, there is typical 300us delay time for OCP setting and controller self-calibration. Internal soft-start voltage starts to ramp up linearly to PVCC with a slew rate determined by  $V_{\text{REFIN}}$  after the soft-start cycle is initiated. The output voltage will follow the internal soft-start voltage (Vss) and ramp up linearly to its target level. The output voltage ramp-up time is typically 1.4ms. The UVP is activated typically 50us after the end of softstart (internal UVP\_EN signal go high). If there is no any fault detected at the end of soft-start, controller then asserts POK when output voltage reaches 90% of V<sub>REFIN</sub> with typical 100us delay time. The following graph shows the uP1658P soft-start sequence.



Figure 5. Soft-Start Sequence

#### **Power Saving Mode**

The uP1658P provides power saving features for platform designers to program platform specific power saving configuration. There are four operation modes: full-phase CCM, single-phase USM, single-phase FCCM, and singlephase PSM. The uP1658P switches between these four operation modes according to the input voltage level of the PSI pin. Figure 6 shows typical PSI application circuit, and Table 1 shows recommended PSI setting voltage level of four operation modes. In single-phase operation, the uP1658P auto-selects phase 1 to be the operating phase. In PSM, the uP1658P automatically reduces switching frequency at light load to maintain high efficiency. As the load current decreases, the rectifying MOSFET is turned off when zero inductor current is detected, and the converter runs in discontinuous conduction mode. In USM, the operation of the converter is also a discontinuous conduction mode similar to PSM, and additionally the USM control circuit monitors both high-side and low-side MOSFETs and force to change into the ON state to avoid the switching frequency falling within audible region.



Figure 6. PSI application circuit

Table 1. Recommended PSI Setting

| Operation Mode    | Recommended Voltage Setting at PSI |
|-------------------|------------------------------------|
| Full-Phase CCM    | 3.3V                               |
| Single-Phase USM  | 2V                                 |
| Single-Phase FCCM | 1.2V                               |
| Single-Phase PSM  | GND                                |

#### **Over Voltage Protection (OVP)**

The OVP is triggered if  $V_{FB} > 1.4 \text{xV}_{REFIN}$  sustained 6us. When OVP is activated, the uP1658P turns on all low-side MOSFET and turns off all high-side MOSFET. The over voltage protection is a latch-off function and can only be reset by PVCC re-POR or EN restart.

#### **Under Voltage Protection (UVP)**

The under voltage protection is triggered if V $_{\rm FB}$  < 0.5xV $_{\rm REFIN}$  sustained 10us. When UVP is activated, the uP1658P turns off all high-side and low-side MOSFET. The under voltage protection is a latch-off function and can only be reset by PVCC re-POR or EN restart.

#### **Over Temperature Protection (OTP)**

The uP1658P monitors the temperature of itself. If the temperature exceeds typical 150°C, the uP1658P is forced into shutdown mode. The over temperature protection is a latch-off function and can only be reset by PVCC re-POR or EN restart.





|                                                       | Absolute Maximum Rating                           |
|-------------------------------------------------------|---------------------------------------------------|
| (Note 1)                                              |                                                   |
|                                                       |                                                   |
| BOOTx to PHASEx                                       | 0.3V to +6V                                       |
| PHASEx to GND                                         |                                                   |
|                                                       |                                                   |
| <100ns                                                |                                                   |
| BOOTx to GND                                          | OV 10 100V                                        |
|                                                       | 0.3V to +34V                                      |
| < 100ns                                               |                                                   |
| UGATEx to PHASEx                                      |                                                   |
| DC                                                    |                                                   |
| < 100ns                                               |                                                   |
| LGATEx to GND                                         |                                                   |
| DC                                                    |                                                   |
| <100ns                                                | 5V to +7V                                         |
| Other Pins                                            |                                                   |
| Storage Temperature Range                             |                                                   |
|                                                       | 150°C                                             |
|                                                       | 260°C                                             |
| ESD Rating (Note 2)                                   |                                                   |
| HBM (Human Body Mode)                                 | 2kV                                               |
| MM (Machine Mode)                                     | 200V                                              |
| ·                                                     | Thermal Information                               |
|                                                       | Thornia information                               |
| Package Thermal Resistance (Note 3)                   | 68°C/W                                            |
| WQFN3x3 - 20L θ <sub>JA</sub>                         | 68°C/W                                            |
| VVQFN3X3 - 20L $\theta_{\rm JC}$                      | 6°C/W                                             |
| Power Dissipation, $P_D @ T_A = 25^{\circ}C$          | 1.47W                                             |
| VVQFN3X3 - 20Lθ <sub>JC</sub>                         | 1.47 VV                                           |
|                                                       | Recommended Operation Conditions                  |
| (Note 4)                                              | •                                                 |
| Operating Junction Temperature Range                  |                                                   |
| Operating Ambient Temperature Range                   |                                                   |
| Input Voltage, V <sub>IN</sub>                        | 3V to 26V                                         |
| Note 4. Chronica listed so the share Absolute Marinum | Detings may access narrowent demand to the device |

- **Note 1.** Stresses listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- **Note 2.** Devices are ESD sensitive. Handling precaution recommended.
- Note 3.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- **Note 4.** The device is not guaranteed to function outside its operating conditions.





# Electrical Characteristics

| Parameter                        | Symbol               | Test Conditions                                                         | Min  | Тур  | Max  | Units |
|----------------------------------|----------------------|-------------------------------------------------------------------------|------|------|------|-------|
| Supply Input                     | 1                    |                                                                         |      |      |      | -     |
| Supply Current                   | I <sub>PVCC</sub>    | $V_{REFIN} = 0.9V$ , EN = 3.3V, $V_{FB} = 1V$ , no switching            | 2    | 2    |      | mA    |
| Shutdown Current                 | I <sub>SHDN</sub>    | EN = 0V                                                                 |      | 2    |      | uA    |
| PVCC POR Threshold               | V <sub>PVCCRTH</sub> | V <sub>PVCC</sub> Rising.                                               | 3.9  | 4.1  | 4.3  | V     |
| PVCC POR Hysteresis              | V <sub>PVCCHYS</sub> |                                                                         |      | 0.3  |      | V     |
| VREF Voltage Accuracy            |                      |                                                                         | 1.98 | 2    | 2.02 | V     |
| VREF Maximum Output Current      |                      |                                                                         | 10   |      |      | mA    |
| Control Input: EN                | ,                    |                                                                         |      |      |      |       |
| Logic Low Threshold              |                      |                                                                         |      |      | 8.0  | V     |
| Logic High Threshold             |                      |                                                                         | 2.4  |      |      | V     |
| Internal Pull-down Current       |                      |                                                                         |      | 10   |      | uA    |
| Reference Voltage                |                      | .3                                                                      |      |      |      |       |
| REFIN Disable Threshold          |                      |                                                                         |      |      | 0.13 | V     |
| External Rererence Voltage Range | V <sub>REFIN</sub>   |                                                                         | 0.27 |      | 2    | V     |
| On Time                          |                      |                                                                         |      | '    |      | -     |
| One Shot Width                   | T <sub>on</sub>      | $V_{N} = 12V,$<br>$V_{OUT} = 1.1V \text{ for } F_{SW} = 300 \text{kHz}$ |      | 280  |      | ns    |
| Minimum Off Time                 | T <sub>OFF_MIN</sub> |                                                                         |      | 350  |      | ns    |
| USM Frequency                    |                      |                                                                         |      |      |      |       |
| USM Frequency                    | f <sub>USM</sub>     | USM                                                                     | 25   |      |      | kHz   |
| Error Amplifier                  |                      |                                                                         |      |      |      |       |
| Open Loop DC Gain                | AO                   | Guaranteed by Design                                                    | 70   | 80   |      | dB    |
| Gain-Bandwidth Product           | GBW                  | C <sub>LOAD</sub> = 5pF                                                 | 30   |      |      | MHz   |
| Slew Rate                        | SR                   | Guaranteed by Design                                                    | 3    | 6    |      | V/us  |
| Trans-conductance                | GM                   | $R_{LOAD} = 20k\Omega$                                                  |      | 2300 |      | uA/V  |
| Maximum Current (Source & Sink)  | I <sub>COMP</sub>    | V <sub>COMP</sub> = 1.6V                                                | 250  | 300  |      | uA    |
| Current Sense Amplifier          |                      |                                                                         |      |      |      |       |
| Input Offset Voltage             | Vos                  |                                                                         | -1   |      | 1    | mV    |
| Max Sourcing Current             |                      |                                                                         | 100  |      |      | uA    |
| FBRTN                            | 1                    | I                                                                       | ı    | 1    |      | 1     |
| FBRTN Current                    | <br>FBRTN            | EN = 3.3V, no switching                                                 |      |      | 500  | uA    |
| Soft Start                       | Lokin                | <u>-</u>                                                                | l    |      |      | 1     |
| Soft Start Period                | T <sub>ss</sub>      | From EN = high to PGOOD = high                                          |      | 1.4  |      | ms    |





# ■ Electrical Characteristics

| Parameter                        | Symbol              | Test Conditions                     | Min  | Тур  | Max  | Units        |
|----------------------------------|---------------------|-------------------------------------|------|------|------|--------------|
| PWMVID Buffer                    |                     |                                     |      |      |      |              |
| VID Input Low Level              | V <sub>oL</sub>     |                                     |      | 1    |      | V            |
| VID Input High Level             | V <sub>OH</sub>     |                                     | 7    | 2    |      | V            |
| VID Tri-state Delay              | OII                 |                                     |      | 100  |      | ns           |
| REFADJ Output Low Voltage        | V <sub>IL</sub>     | I <sub>SINK</sub> = 1mA             | -    |      | 0.05 | V            |
| REFADJ Output High Voltage       | V <sub>IH</sub>     | I <sub>SRC</sub> = 1mA              | 1.95 |      |      | V            |
| VREFADJ Source Resistance        | R <sub>BF_SRC</sub> | I <sub>SRC</sub> = 1mA              |      | 20   |      | Ω            |
| VREFADJ Sink Resistance          | R <sub>BF_SNK</sub> | I <sub>SNK</sub> = 1mA              |      | 20   |      | Ω            |
| PSI                              |                     |                                     |      |      |      |              |
|                                  |                     | Multi-phase CCM                     | 52   |      |      | % of<br>PVCC |
| Power Saving Input Threshold     | V                   | USM                                 | 36   |      | 44   | % of<br>PVCC |
| rower saving input trireshold    | V <sub>PSI</sub>    | Single-phase FCCM                   | 20   |      | 28   | % of<br>PVCC |
|                                  |                     | PSM                                 |      |      | 12   | % of<br>PVCC |
| Gate Drivers                     |                     |                                     |      |      |      |              |
| Upper Gate Source                | R <sub>UG_SRC</sub> | $I_{UG} = -80 \text{mA}$            |      | 1    | 2    | Ω            |
| Upper Gate Sink                  | R <sub>UG_SNK</sub> | $I_{UG} = 80 \text{mA}$             |      | 0.5  | 1    | Ω            |
| Lower Gate Source                | R <sub>LG_SRC</sub> | $I_{LG} = -80 \text{mA}$            |      | 1    | 2    | Ω            |
| Lower Gate Sink                  | R <sub>LG_SNK</sub> | $I_{LG} = 80 \text{mA}$             |      | 0.4  | 0.8  | Ω            |
| Dead Time                        | T <sub>DT</sub>     |                                     |      | 30   |      | ns           |
| Internal Bootstrap Switch        |                     |                                     |      |      |      |              |
| On Resistance                    | R <sub>ST</sub>     | I <sub>F</sub> = 10mA               |      | 80   |      | Ω            |
| Reverse Leakage Current          | I <sub>ST</sub>     | V <sub>BOOTX</sub> = 26V            |      | 0.01 | 1.5  | uA           |
| Zero Current Detection Threshold | l                   |                                     |      |      |      |              |
| Zero Current Threshold           | V <sub>zc</sub>     | GND-PHASE                           |      | 2    |      | mV           |
| Protection                       |                     |                                     |      |      |      |              |
| OCP Setting Voltage              | V <sub>ocs</sub>    |                                     |      | 2    |      | V            |
| OVP Threshold                    | V <sub>OVP</sub>    | $V_{FB}/V_{REFIN}$                  | 140  |      |      | %            |
| UVP Threshold                    | V <sub>UVP</sub>    | V <sub>FB</sub> /V <sub>REFIN</sub> |      |      | 50   | %            |
| OTP Threshold                    |                     |                                     | 150  |      |      | °C           |
| Power Good Indicator             |                     |                                     |      |      |      |              |
| Power Good Indicator             |                     | $I_{SINK} = 4mA$                    |      |      | 0.3  | V            |





# **Typical Operation Characteristics**



 $\begin{aligned} &\text{Time } &\text{(200us/Div)} \\ &\text{V}_{\text{IN}} \text{= 12V, V}_{\text{OUT}} \text{= 0.9V, I}_{\text{OUT}} \text{= 0A} \end{aligned}$ 



V<sub>IN</sub>= 12V, V<sub>OUT</sub> = 0.9V, I<sub>OUT</sub> = 0A - 50A









 $V_{IN} = 12V, V_{OUT} = 0.9V, I_{OUT} = 50A - 0A$ 

 $\begin{aligned} &\text{Time (20us/Div)} \\ &\text{V}_{\text{IN}} = 12\text{V}, \, \text{V}_{\text{OUT}} = 0.9\text{V}, \, \text{I}_{\text{OUT}} = 0.5\text{A} \end{aligned}$ 

12





# **Typical Operation Characteristics**



Time (20us/Div)  $V_{IN} = 12V, V_{OUT} = 0.9V, I_{OUT} = 0.5A$ 



Time (20us/Div)  $V_{IN} = 12V$ , No load





 $V_{IN} = 12\dot{V}$ , No load









# Package Information

#### WQFN3x3 - 20L





Bottom View - Exposed Pad



### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.





## **Important Notice**

uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries.

COPYRIGHT (c) 2012, UPI SEMICONDUCTOR CORP.

## uPI Semiconductor Corp.

Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C.

TEL: 886.3.560.1666 FAX: 886.3.560.1888

Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C.

TEL: 886.2.8751.2062 FAX: 886.2.8751.5064