## High Level Synthesis

#### **High Level Synthesis**

#### In one word:

The High-Level Synthesis (HLS) tool transforms a C specification into an RTL implementation that you can synthesize into a Xilinx FPGA.

#### Benefits:

- -- Working at a higher level of abstraction while creating high-performance hardware.
- -- Accelerating the computationally intensive parts of their algorithms on FPGA.

Using a high-level synthesis design methodology allows you to:

- -- Develop algorithms at the C-level.
- -- Verify at the C-level.
- -- Control the C synthesis process through optimization directives.
- -- Create multiple implementations from the C source code using optimization directives.

#### High Level Synthesis

High-level synthesis synthesizes the C code as follows:

- -- Top-level function arguments synthesize into RTL I/O ports.
- -- C functions synthesize into blocks in the RTL hierarchy.
- -- Loops in the C functions are kept rolled by default.
- -- Arrays in the C code synthesize into block RAM in the final FPGA design.

You can use optimization directives to modify and control the default behavior of the internal logic and I/O ports. This allows you to generate variations of the hardware implementation from the same C code.

#### Vivado HLS Design Flow



#### **HLS**: Reports

- -- Area: Amount of hardware resources required to implement the design based on the resources available in the FPGA, including look-up tables (LUT), registers, block RAMs, and DSP48s.
- -- Latency: Number of clock cycles required for the function to compute all output values.
- -- Initiation interval (II): Number of clock cycles before the function can accept new input data.
- -- Loop iteration latency: Number of clock cycles it takes to complete one iteration of the loop.
- -- Loop initiation interval: Number of clock cycles before the next iteration of the loop starts to process data.
- -- Loop latency: Number of cycles to execute all iterations of the loop.

#### **HLS**: Reports



**Synthesis Report** 

- -- General Information
- -- Performance Estimate
- -- Utilization Estimate
- -- Interface



**Analysis Perspective** 

#### **HLS**: Optimize

- -- Instruct a task to execute in a pipeline, allowing the next execution of the task to begin before the current execution is complete.
- -- Specify a latency for the completion of functions, loops, and regions.
- -- Specify a limit on the number of resources used.
- -- Override the inherent or implied dependencies in the code and permit specified operations. For example, if it is acceptable to discard or ignore the initial data values, such as in a video stream, allow a memory read before write if it results in better performance.
- -- Select the I/O protocol to ensure the final design can be connected to other hardware blocks with the same I/O protocol.

#### **Applying Optimization Directives**

- You can add optimization directives via directives.tcl/ GUI/ source code.
- With the source code active in the Information pane, select the Directives tab on the right to display and modify directives for the file. The Directives tab contains all the objects and scopes in the currently opened source code to which you can apply directives.



#### **Applying Optimization Directives**

You can apply optimization directives to the following objects and scopes:

- -- **Interfaces**: When you apply directives to an interface, Vivado HLS applies the directive to the top-level function, because the top-level function is the scope that contains the interface.
- -- **Functions**: When you apply directives to functions, Vivado HLS applies the directive to all objects within the scope of the function. The effect of any directive stops at the next level of function hierarchy.
- -- **Loops**: When you apply directives to loops, Vivado HLS applies the directive to all objects within the scope of the loop.
- -- **Arrays**: When you apply directives to arrays, Vivado HLS applies the directive to the scope that contains the array.
- -- **Regions**: When you apply directives to regions, Vivado HLS applies the directive to the entire scope of the region. A region is any area enclosed within two braces.

#### **Interface Synthesis**

When the top-level function is synthesized, the arguments (or parameters) to the function are synthesized into RTL ports. This process is called *interface synthesis*.

```
dout_t sum_io(din_t in1, din_t in2, dio_t *sum) {
    dout_t temp;
    *sum = in1 + in2 + *sum;
    temp = in1 + in2;
    return temp;
}
```

- -- Two inputs in1 and in2.
- -- A pointer sum that is both read from and written to.
- -- Return value temp.



- -- Clock and Reset ports.
- -- Block level interface protocol.
- -- Port level interface protocol.

#### **Interface Synthesis**

When the top-level function is synthesized, the arguments (or parameters) to the function are synthesized into RTL ports. This process is called *interface synthesis*.



- -- Clock and Reset ports.
- -- Block level interface protocol.
- -- Port level interface protocol.



#### Interface Synthesis

The interface MODE option has types below:

- -- ap\_fifo: Implements the port with a standard FIFO interface using data input and output ports with associated active-Low FIFO empty and full ports.
- -- ap\_bus: Implements pointer and pass-by-reference ports as a bus interface.
- -- ap\_memory: Implements array arguments as a standard RAM interface.
- -- **bram**: Implements array arguments as a standard RAM interface. If you use the RTL design in Vivado IP integrator, the memory interface appears as a single port.
- -- axis: Implements all ports as an AXI4-Stream interface.
- -- s\_axilite: Implements all ports as an AXI4-Lite interface.
- -- m\_axi: Implements all ports as an AXI4 interface.

```
void Accelerator(struct instruction_group_t& insts, wblock_t* w, fblock_t* inf, fblock_t* outf){

#pragma HLS TOP
#pragma HLS INTERFACE s_axilite port=insts bundle = axilite register

#pragma HLS INTERFACE s_axilite port = return bundle = axilite register

#pragma HLS INTERFACE m_axi depth=BUF_LENGTH port=outf offset=slave bundle = memorybus0 register

#pragma HLS INTERFACE m_axi depth=BUF_LENGTH port=inf offset=slave bundle = memorybus1 register

#pragma HLS INTERFACE m_axi depth=BUF_LENGTH port=w offset=slave bundle = memorybus2 register
```

#### Optimize -- Clocks, resets and RTL Outputs

#### Clocks:

-- For C and C++
designs only a single
clock is supported. The
same clock is applied to
all functions in the
design.

For SystemC designs, each SC\_MODULE may be specified with a different clock.

#### Reset:

- -- None, no reset is added to the design.
- -- Control, the default, all control registers are reset.
- -- State, this adds a reset to control registers plus any registers or memories derived from static and global variables in the C code.
- -- All, to add a reset to all registers and memories in the design.

#### RTL Outputs:

- -- Specify the type of FSM encoding used in the RTL state machines.
- -- Add an arbitrary comment string, such as a copyright notice to all RTL files.
- -- Specify a unique name to all RTL output file names.
- -- Force the RTL ports to use lower names.

## Optimizing for Throughput

#### Function and Loop Pipelining:

- Pipelining allows operations to happen concurrently: each execution step does not have to complete all operations before it begins the next operation.
- Pipelining is applied to functions and loops.





- (a) Without Function Pipelining
- (b) With Function Pipelining
- -- Without Function Pipelining, the function has an initiation interval (II) of 3 and a latency of 3.
- -- With Function Pipelining, a new input is read every cycle (II=1) with no change to the output latency.

## Optimizing for Throughput

#### Function and Loop Pipelining:

- Pipelining allows operations to happen concurrently: each execution step does not have to complete all operations before it begins the next operation.
- Pipelining is applied to functions and loops.



- (a) Without Loop Pipelining
- (b) With Loop Pipelining
- -- In (a), there are 3 clock cycles between each input read (II=3), and it requires 8 clock cycles before the last output write is performed.
- -- In (b), a new input sample is read every cycle (II=1) and the final output is written after only 4 clock cycles.

#### Optimize – Partitioning Arrays

Warning: Unable to schedule 'xxx' operation on array 'mem' due to limited memory ports.

- -- Arrays are implemented as **block RAM** which only has a maximum of two data ports.
- -- The issue above can be solved by splitting the array (a single block RAM resource) into multiple smaller arrays (multiple block RAMs), effectively increasing the number of ports.



The original array is split into equally sized blocks of consecutive elements of the original array.

The original array is split into equally sized blocks interleaving the elements of the original array.

The default operation is to split the array into its individual elements. This corresponds to resolving a memory into registers.



## Optimize – Loop Unrolling

 By default, loops are kept rolled in Vivado HLS. We can use UNROLL directive to unroll the loop.

```
#define CHANNELS 8
#define SAMPLES 400
#define N CHANNELS * SAMPLES

void foo (dout_t d_out[N], din_t d_in[N]) {
   int i, mem;

   static dacc_t acc[CHANNELS];

   for (i=0; i<N; i++) {
      rem = i % CHANNELS;
      acc[rem] = acc[rem] + d_in[i];
      d_out[i] = acc[rem];
   }
}</pre>
```

```
#define SAMPLES 400
           #define N CHANNELS * SAMPLES
          -void foo (dout t d out[N], din t d in[N]) {
                int i, mem;
                static dacc t acc[CHANNELS];
     9
    10
                For Loop: for (i=0; i<N; i++) {
                #pragma UNROOL factor=8
                     rem = i % CHANNELS;
    13
                     acc[rem] = acc[rem] + d in[i];
    14
                     d out[i] = acc[rem];
    15
    16
     #define CHANNELS 8
     #define SAMPLES 400
     #define N CHANNELS * SAMPLES
   void foo (dout t d out[N], din t d in[N]) {
     #pragma HLS ARRAY PARTITION variable=d in cyclic factor=8 dim=1 partition
     #pragma HLS ARRAY PARTITION variable=d out cyclic factor=8 dim=1 partition
        int i, mem;
10
11
        static dacc t acc[CHANNELS];
12
13
        For Loop: for (i=0; i<N; i++) {
14
        #pragma UNROOL factor=8
15
            rem = i % CHANNELS;
16
            acc[rem] = acc[rem] + d in[i];
```

#define CHANNELS 8

d out[i] = acc[rem];

17 18

```
Synthesis(solution1)
                    📵 fpga top.cpp 🖾
  266
  267
          load feature ocol loop:
          for(dimension_t ocol=0;ocol<aligned_output_cols_div;ocol++){</pre>
  268
  269
          #pragma HLS LOOP TRIPCOUNT min=16 max=128 avg=64
  270
              load feature ci div loop:
  271
              for(channel t ci div=0;ci div<ci strides;ci div++){</pre>
  272
              #pragma HLS LOOP TRIPCOUNT min=1 max=16 avg=2
  273
                   load feature ky loop:
                   for(kernel t ky=0; ky<cnv size;ky++){</pre>
  274
  275
                   #pragma HLS LOOP TRIPCOUNT min=1 max=11 avg=3
  276
                       load feature kx loop:
                       for(kernel t kx=0; kx<cnv size;kx++){</pre>
  277
                       #pragma HLS LOOP_TRIPCOUNT min=1 max=11 avg=3
  278
  279
                       #pragma HLS LOOP FLATTEN
  280
                       #pragma HLS pipeline II = 1
                           load feature col idx loop:
  281
  282
                           for (dimension t idx=0;idx<2;idx++){</pre>
  283
                           #pragma HLS UNROLL
                               filter t filter = ky*kernel size + kx;
  284
  285
                               weight_index_t widx = filter*num_of_ci_strides + ci_div;
                               if ((ky==0) && (kx==0) && (ci div==0)){
  286
  287
                                    load feature init loop:
                                   for (channel_t ci=0;ci<CI_STRIDE;ci++){</pre>
  288
  289
                                    #pragma HLS UNROLL
  290
                                        if (idx==0){
                                            nz counter1[ci] = 0;
  291
  292
                                        }else{
                                            nz counter2[cil = 0:
  293
```

# Optimize – Dataflow

• The dataflow optimization is useful on a set of sequential tasks to create an architecture of concurrent processes.





(a) Without dataflow

(b) With dataflow

The following behaviors can prevent or limit the overlapping that Vivado HLS can perform with DATAFLOW optimization:

- -- Single-producer-consumer violations
- -- Bypassing tasks
- -- Feedback between tasks
- -- Conditional execution of tasks
- -- Loops with multiple exit conditions

Single-producer-consumer Violations:

For Vivado HLS to perform the DATAFLOW optimization, all elements passed between tasks must follow a single-producer-consumer model. Each variable must be driven from a single task and only be consumed by a single task.

```
void Split (in[N], out1[N], out2[N]) {
    L1: for(int i=1; i<N; i++) {
        out1[i] = in[i];
        out2[i] = in[i];
    }
}

void foo (int data_in[N], int scale,
        int data_out1[N], int data_out2[N]) {
    int temp1[N], temp2[N], temp3[N];
    Loop1: for (int i=0; i<N; i++) {
        temp1[i] = data_in[i] * scale;
    }
    Split(temp1, temp2, temp3);
    Loop2: for (int j=0; j<N; j++) {
        data_out1[j] = temp2[j] * 123;
    }
    Loop3: for (int k=0; k<N; k++) {
        data_out2[k] = temp3[k] * 456;
    }
}</pre>
```

#### Bypassing Tasks:

Data should generally flow from one task to another. If you bypass tasks, this can reduce the performance of the DATAFLOW optimization.

```
void foo (int data_in[N], int scale, int data_out[N]) {
    int temp1[N], temp2[N], temp3[N];

    Loop1: for (int i=0; i<N; i++) {
        temp1[i] = data_in[i] * scale;
        temp2[i] = data_in[i] >> scale;
}

Loop2: for (int j=0; j<N; j++) {
        temp3[j] = temp1[j] + 123;
}

Loop3: for (int k=0; k<N; k++) {
        data_out[k] = temp2[k] + temp3[k];
}</pre>
```

```
void foo (int data_in[N], int scale, int data_out[N]) {
    int temp1[N], temp2[N], temp3[N], temp4[N];

    Loop1: for (int i=0; i<N; i++) {
        temp1[i] = data_in[i] * scale;
        temp2[i] = data_in[i] >> scale;
}

Loop2: for (int j=0; j<N; j++) {
        temp3[j] = temp1[j] + 123;
        temp4[j] = temp2[j];
}

Loop3: for (int k=0; k<N; k++) {
        data_out[k] = temp4[k] + temp3[k];
}</pre>
```

Conditional Execution of Tasks:

The DATAFLOW optimization does not optimize tasks that are conditionally executed. To ensure each loop is executed in all cases, you must make sure the loops are always executed, and data always flows from one loop to the next.

```
void foo (int data_in[N], int data_out[N], int sel) {
   int temp1[N], temp2[N];

   if (sel) {
      Loop1: for (int i=0; i<N; i++) {
            temp1[i] = data_in[i] * 123;
            temp2[i] = data_in[i];
      }
    } else {
      Loop2: for (int j=0; j<N; j++) {
            temp1[j] = data_in[j] * 321;
            temp2[j] = data_in[j];
      }
    }
    Loop3: for (int k=0; k<N; k++) {
            data_out[k] = temp1[k] * temp2[k];
    }
}</pre>
```

```
void foo (int data_in[N], int data_out[N], int sel) {
   int temp1[N], temp2[N];

   Loop1: for (int i=0; i<N; i++) {
      if (sel) {
        temp1[i] = data_in[i] * 123;
      } else {
        temp1[i] = data_in[i] * 321;
      }

   Loop2: for (int j=0; j<N; j++) {
      temp2[j] = data_in[j];
   }

   Loop3: for (int k=0; k<N; k++) {
      data_out[k] = temp1[k] * temp2[k];
   }
}</pre>
```

Feedback between Tasks:

Feedback occurs when the output from a task is consumed by a previous task in the DATAFLOW region. Feedback between tasks is not permitted in a DATAFLOW region.

Loops with Multiple Exit Conditions:

Loops with multiple exit points cannot be used in a DATAFLOW region.

Finally, the DATAFLOW optimization has no hierarchical implementation. If a sub-function or loop contains additional tasks that might benefit from the DATAFLOW optimization, you must apply the DATAFLOW optimization to the loop, the sub-function, or inline the sub-function.

#### Configuring DATAFLOW Memory Channels



- -- For scalar, pointer, and reference parameters, Vivado HLS implements the channel as a FIFO.
- -- If the parameter is an array, Vivado HLS implements the channel as a ping-pong buffer or a FIFO as follows:
- If Vivado HLS determines the data is accessed in sequential order, Vivado HLS implements the memory channel as a FIFO channel of depth 2.
- If Vivado HLS is unable to determine that the data is accessed in sequential order or in an arbitrary manner, Vivado HLS implements the memory channel as a ping-pong buffer.

# Optimizing for Latency

- Vivado HLS supports the use of a latency constraint on any scope. Latency constraints are specified using the LATENCY directive.
- When a maximum and/or minimum LATENCY constraint is placed on a scope, Vivado HLS tries to ensure all operations in the function complete within the range of clock cycles specified.

The latency directive applied to a loop specifies the required latency for a **single** iteration of the loop.

```
Loop A: for (int i=0; i<N; i++) {

#pragma HLS latency max=10

...loop body...
}
```

```
Region_All_Loop_A: {
    #pragma HLS latency max=10
    Loop A: for (int i=0; i<N; i++) {
        ...loop body...
}
}</pre>
```

#### Optimizing for Area

- Use the appropriate precision for the data types.
- Confirm the size of any arrays that are to be implemented as RAMs or registers. The area impact of any over-sized elements is wasteful in hardware resources.
- Pay special attention to multiplications, divisions, modulus or other complex arithmetic operations. If these variables are larger than they need to be, they negatively impact both area and performance.

```
typedef char dinA t;
      typedef short dinB t;
      typedef int dinC t;
      typedef long long dinD t;
      typedef int dout1 t;
      typedef unsigned int dout2 t;
      typedef int32 t dout3 t;
      typedef int64 t dout4 t;
     void test(dinA t inA, dinB t inB, dinC_t inC, dinD_t inD,
                dout1 t *out1, dout2 t *out2, dout3 t *out3, dout4 t *out4
14
          *out1 = inA * inB;
          \starout2 = inB + inA;
16
          \starout3 = inC / inA;
          *out4 = inD % inA:
18 | |
19
```

```
typedef int6 dinA t;
      typedef int12 dinB t;
      typedef int22 dinC t;
      typedef int33 dinD_t;
      typedef int18 dout1 t;
      typedef uint13 dout2 t;
      typedef int22 dout3 t;
      typedef int6 dout4 t;
    void test (dinA t inA, dinB t inB, dinC t inC, dinD t inD,
                dout1 t *out1, dout2 t *out2, dout3 t *out3, dout4 t *out4
          *out1 = inA * inB:
34
          \starout2 = inB + inA;
          *out3 = inC / inA;
36
          *out4 = inD % inA;
37 -}
```

#### Optimizing for Area – Function Inlining

Function inlining removes the function hierarchy. A function is inlined using the INLINE directive. Inlining a function may improve area by allowing the components within the function to be better shared or optimized with the logic in the calling function.

```
foo_sub (p, q) {
    int q1 = q + 10;
    foo(p1,q);
    ...
}

void foo_top(a, b, c, d) {
    ...
    foo(a,b);
    foo(a,c);
    foo_sub(a,d);
    ...
}
```

```
foo_sub (p, q) {
    #pragma HLS INLINE
        int q1 = q + 10;
        foo(p1,q);
        ...
}

void foo_top(a, b, c, d) {
    #pragma HLS ALLOCATION instances=foo limit=1 function
        ...
        foo(a,b);
        foo(a,c);
        foo_sub(a,d);
        ...
}
```

#### Optimizing for Area – Mapping Arrays into One

When there are many small arrays in the C Code, mapping them into a single larger array typically reduces the number of block RAM required.

The ARRAY\_MAP directive supports two ways of mapping small arrays into a larger one:

- Horizontal mapping: this corresponds to creating a new array by concatenating the original arrays. Physically, this gets implemented as a single array with more elements.
- Vertical mapping: this corresponds to creating a new array by concatenating the original words in the array. Physically, this gets implemented by a single array with a larger bitwidth.

#### Optimizing for Area – Controlling hardware Resources

```
dout_t array_arith (dio_t d[317]) {
    static int acc;
    int i;
    #pragma HLS ALLOCATION instances=mul limit=256 operation

    for (i=0; i<317; i++) {
    #pragma HLS UNROLL
        acc += acc * d[i];
    }
    return acc;
}</pre>
```

If a design called foo has 317 multiplications but the FPGA only has 256 multiplier resources (DSP48s). The ALLOCATION directive shown left directs Vivado HLS to create a design with maximum of 256 multiplication operators.

```
int foo (int a, int b) {
   int c, d;
#pragma HLS RESOURCE variable=c latency=2
   c = a * b;
   d = a * c;
   return d;
-}
```

The following command informs Vivado HLS to use a 2-stage pipelined multiplier for variable c. It is left to Vivado HLS which core to use for variable d.

In the left example, the RESOURCE directives specify that the operation for variable temp is implemented using the AddSub\_DSP core. This ensures that the operation is implemented using a DSP48 rather than LUTs which by default.

#### HLS vs Opencl

| OPTIMIZE        | XILINX OPENCL                                                                                | VIVADO HLS                                                                                                       |
|-----------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| array_partition | attribute((xcl_array_partition( <type>, <factor>, <dimension>)))</dimension></factor></type> | <pre>#pragma HLS array_partition variable=<name> \ <type> factor=<int> dim=<int></int></int></type></name></pre> |
| array_reshape   | attribute((xcl_array_reshape( <type>, <factor>, <dimension>)))</dimension></factor></type>   | #pragma HLS ARRAY_RESHAPE<br><variable> <type><br/><factor> <dim></dim></factor></type></variable>               |
| dataflow        | attribute((xcl_dataflow))                                                                    | #pragma HLS DATAFLOW                                                                                             |
| pipeline        | attribute((xcl_pipeline_loop(II=1)))                                                         | #pragma HLS PIPELINE                                                                                             |
| unroll          | attribute((opencl_unroll_hint( <factor>)))</factor>                                          | #pragma HLS unroll <factor></factor>                                                                             |
| inline          | attribute((always_inline))                                                                   | #pragma HLS inline                                                                                               |

## HLS vs OpenCL

|                  | HLS                                           | OpenCL                                                  |
|------------------|-----------------------------------------------|---------------------------------------------------------|
| Time of Exitance | 30-40 years                                   | from 2008                                               |
| Scope            | module, Module-level algorithm implementation | system, for heterogeneous, A complete programming model |
| Target Product   | IP which will be integrated into system       | A complete design                                       |
| The user         | FPGA developer, develop algorithm quickly     | System developer, little impact on the circuit          |

- -- A software programming model for software engineers and a software methodology for system architects.
- -- First industry standard for heterogeneous computing.
- -- Provides increased performance with hardware acceleration.





Xilinx suggests using HLS to develop FPGA kernel and using OpenCL supported software to generate host code.

Steps for application execution on a heterogeneous system are shown as below:

- -- Powering up
- -- Initializing runtime components
- -- Configuring the device
- -- Allocating buffers
- -- Writing the buffers to FPGA memory
- -- Running the accelerators
- -- Reading the buffers from FPGA memory

1. On power up, only the shell is initialized in the FPGA. The shell will manage communication with the host.



2. Devices = get\_devices("Xilinx/Altera");
 cl::Device device = devices[0];
 cl::Context context(...);
 cl::CommandQueue q(context, device, ...);



```
4. buf0 = cl::clCreateBuffer(context, CL_MEM_READ_ONLY,...);
buf1 = cl::clCreateBuffer(context, CL_MEM_READ_ONLY, ...);
buf2 = cl::clCreateBuffer(context, CL_MEM_WRITE_ONLY,...);
```





5. clEnqueueMigrateMemObjects(Command\_Queue, 1,&GlobMem\_BUF\_DataIn\_1, ...);

6. Kernel = cl::clCreatekernel(program, "mykernel", ...); cl::clSetKernelArg(kernel, 0, sizeof(cl\_mem), &buf0); cl::clSetKernelArg(kernel, 1, sizeof(cl\_mem), &buf1); cl::clEnqueueTask(Command\_Queue, Kernel, 0, NULL, NULL);



6(cont'd).
cl::clFinish(Command\_Queue);

7. cl::clEnqueueMigrateMemObjects(Command\_Queue, 1, &GlobMem\_BUF\_RES, CL\_MIGRATE\_MEM\_OBJECT\_HOST,...);





## The End