Cture

Carnegie Mellon University

# ADVANCED DATABASE SYSTEMS

Databases on New Hardware

@Andy\_Pavlo // 15-721 // Spring 2018

# ADMINISTRIVIA

Snowflake Guest: May 2<sup>th</sup> @ 3:00pm

Final Exam Handout: May 2<sup>nd</sup>

# Code Review #2: May 2<sup>nd</sup> @ 11:59pm

 $\rightarrow$  We will use the same group pairings as before.

# Final Presentations: May 14th @ 8:30am

- → GHC 4303 (ignore schedule!)
- → 12 minutes per group
- → Food and prizes for everyone!



## ADMINISTRIVIA

#### **Course Evaluation**

- $\rightarrow$  Please tell me what you really think of me.
- $\rightarrow$  I actually take your feedback in consideration.
- $\rightarrow$  Take revenge on next year's students.

https://cmu.smartevals.com/





DATABASE GROUP

2018)

#### DATABASE HARDWARE

People have been thinking about using hardware to accelerate DBMSs for decades.

1980s: Database Machines

**2000s:** FPGAs + Appliances

**2010s:** FPGAs + GPUs



DATABASE MACHINES: AN IDEA WHOSE TIME HAS PASSED? A CRITIQUE OF THE FUTURE OF DATABASE MACHINES University of Wisconsin 1983



# TODAY'S AGENDA

Non-Volatile Memory GPU Acceleration

Hardware Transactional Memory



## NON-VOLATILE MEMORY

Emerging storage technology that provide low latency read/writes like DRAM, but with persistent writes and large capacities like SSDs.

→ aka Storage-class Memory, Persistent Memory

First devices will be block-addressable (<u>NVMe</u>)
Later devices will be byte-addressable.



# FUNDAMENTAL ELEMENTS OF CIRCUITS





## FUNDAMENTAL ELEMENTS OF CIRCUITS

In 1971, <u>Leon Chua</u> at Berkeley predicted the existence of a fourth fundamental element.

A two-terminal device whose resistance depends on the voltage applied to it, but when that voltage is turned off it permanently **remembers** its last resistive state.

## FUNDAMENTAL ELEMENTS OF CIRCUITS

Capacitor (ca. 1745) Resistor **Inductor** Memristor (ca. 1827) (ca. 1971) (ca. 1831)



## MERISTORS

A team at HP Labs led by <u>Stanley Williams</u> stumbled upon a nano-device that had weird properties that they could not understand.

It wasn't until they found Chua's 1971 paper that they realized what they had invented.



# TECHNOLOGIES

Phase-Change Memory (PRAM)

Resistive RAM (ReRAM)

Magnetoresistive RAM (MRAM)



#### PHASE-CHANGE MEMORY

Storage cell is comprised of two metal electrodes separated by a resistive heater and the phase change material (chalcogenide).

The value of the cell is changed based on how the material is heated.

- $\rightarrow$  A short pulse changes the cell to a '0'.
- $\rightarrow$  A long, gradual pulse changes the cell to a '1'.







## RESISTIVE RAM

Two metal layers with two  $TiO_2$  layers in between. Running a current one direction moves electrons from the top  $TiO_2$  layer to the bottom, thereby changing the resistance.

May be programmable storage fabric...

→ Bertrand Russell's Material Implication Logic







#### MAGNETORESISTIVE RAM

Stores data using magnetic storage elements instead of electric charge or current flows.

Spin-Transfer Torque (STT-MRAM) is the leading technology for this type of NVM.

→ Supposedly able to scale to very small sizes (10nm) and have SRAM latencies.







## WHY THIS IS FOR REAL THIS TIME

Industry has agreed to standard technologies and form factors.

Linux and Microsoft have added support for NVM in their kernels (DAX).

Intel has added new instructions for flushing cache lines to NVM (CLFLUSH, CLWB).



## NVM DIMM FORM FACTORS

## **NVDIMM-F (2015)**

→ Flash only. Has to be paired with DRAM DIMM.

# **NVDIMM-N (2015)**

- → Flash and DRAM together on the same DIMM.
- $\rightarrow$  Appears as volatile memory to the OS.

## **NVDIMM-P (2018)**

→ True persistent memory. No DRAM or flash.



## NVM CONFIGURATIONS



# NVM FOR DATABASE SYSTEMS

Block-addressable NVM is not that interesting.

Byte-addressable NVM will be a game changer but will require some work to use correctly.

- → In-memory DBMSs will be better positioned to use byte-addressable NVM.
- → Disk-oriented DBMSs will initially treat NVM as just a faster SSD.



# STORAGE & RECOVERY METHODS

Understand how a DBMS will behave on a system that only has byte-addressable NVM.

Develop NVM-optimized implementations of standard DBMS architectures.

Based on the **N-Store** prototype DBMS.



# SYNCHRONIZATION

Existing programming models assume that any write to memory is non-volatile.

→ CPU decides when to move data from caches to DRAM.

The DBMS needs a way to ensure that data is flushed from caches to NVM.









## SYNCHRONIZATION

Existing programming models assume that any write to memory is non-volatile.

→ CPU decides when to move data from caches to DRAM.

The DBMS needs a way to ensure that data is flushed from caches to NVM.









# SYNCHRONIZATION

Existing programming models assume that any write to memory is non-volatile.

→ CPU decides when to move data from caches to DRAM.

The DBMS needs a way to ensure that data is flushed from caches to NVM.





#### NAMING

If the DBMS process restarts, we need to make sure that all of the pointers for in-memory data point to the same data.





## NAMING

If the DBMS process restarts, we need to make sure that all of the pointers for in-memory data point to the same data.







#### NAMING

If the DBMS process restarts, we need to make sure that all of the pointers for in-memory data point to the same data.





## NVM-AWARE MEMORY ALLOCATOR

## Feature #1: Synchronization

- → The allocator writes back CPU cache lines to NVM using the **CLFLUSH** instruction.
- → It then issues a **SFENCE** instruction to wait for the data to become durable on NVM.

## Feature #2: Naming

→ The allocator ensures that virtual memory addresses assigned to a memory-mapped region never change even after the OS or DBMS restarts.



# DBMS ENGINE ARCHITECTURES

## Choice #1: In-place Updates

- $\rightarrow$  Table heap with a write-ahead log + snapshots.
- → Example: VoltDB

## Choice #2: Copy-on-Write

- $\rightarrow$  Create a shadow copy of the table when updated.
- $\rightarrow$  No write-ahead log.
- → Example: LMDB

## Choice #3: Log-structured

- $\rightarrow$  All writes are appended to log. No table heap.
- → Example: RocksDB























# NVM-OPTIMIZED ARCHITECTURES

Leverage the allocator's non-volatile pointers to only record what changed rather than how it changed.

The DBMS only has to maintain a transient UNDO log for a txn until it commits.

- → Dirty cache lines from an uncommitted txn can be flushed by hardware to the memory controller.
- → No REDO log because we flush all the changes to NVM at the time of commit.











## NVM IN-PLACE UPDATES ENGINE



























#### MemTable



#### **SST** able





#### MemTable



#### **SST** able





#### MemTable



#### **SST**able









#### MemTable





#### **SST** able





#### MemTable





#### **SST** able





#### MemTable





## NVM SUMMARY

# **Storage Optimizations**

→ Leverage byte-addressability to avoid unnecessary data duplication.

## **Recovery Optimizations**

- → NVM-optimized recovery protocols avoid the overhead of processing a log.
- → Non-volatile data structures ensure consistency.



GPUs excel at performing (relatively simple) repetitive operations on large amounts of data over multiple streams of data.

Target operations that do not require blocking for input or branches:

- → Good: Sequential scans with predicates
- → Bad: B+Tree index probes

GPU memory is (usually) not cache coherent with CPU memory.



























#### Choice #1: Entire Database

- $\rightarrow$  Store the database in the GPU(s) VRAM.
- $\rightarrow$  All queries perform massively parallel seq scans.

# Choice #2: Important Columns

- → Return the offsets of records that match the portion of the query that accesses GPU-resident columns.
- $\rightarrow$  Have to materialize full results in CPU.

# Choice #3: Streaming

→ Transfer data from CPU to GPU on the fly.







# 0878856

Fall 2018 • Thursdays @ 12:00pm • CIC 4th Floor

https://db.cs.cmu.edu/seminar2018

#### HARDWARE TRANSACTIONAL MEMORY

Create critical sections in software that are managed by hardware.

- → Leverages same cache coherency protocol to detect transaction conflicts.
- → Intel x86: Transactional Synchronization Extensions

Read/write set of transactions must fit in L1 cache.

- $\rightarrow$  This means that it is not useful for general purpose txns.
- $\rightarrow$  It can be used to create latch-free indexes.



# HTM PROGRAMMING MODEL

#### Hardware Lock Elision (HLE)

- → Optimistically execute critical section by *eliding* the write to a lock so that it appears to be free to other threads.
- → If there is a conflict, re-execute the code but actually take locks the second time.

# Restricted Transactional Memory (RTM)

→ Like HLE but with an optional fallback codepath that the CPU jumps to if the txn aborts.





























TSX-START { LATCH A Read A LATCH C UNLATCH A Read C LATCH F **UNLATCH** C TSX-COMMIT Insert 25



CARNEGIE MELLON DATABASE GROUP

CMU 15-721 (Spring 2018)





CMU 15-721 (Spring 2018)



CARNEGIE MELLON DATABASE GROUP

CMU 15-721 (Spring 2018)

## PARTING THOUGHTS

# Designing for NVM is important

→ Non-volatile data structures provide higher throughput and faster recovery

Byte-addressable NVM is going to be a game changer when it comes out.



# NEXT CLASS

Final Exam Handout



