



## Back Gated Multilayer InSe Transistors with Enhanced Carrier Mobilities via the Suppression of Carrier Scattering from a Dielectric Interface

Wei Feng, Wei Zheng, Wenwu Cao, and PingAn Hu\*

Graphene-like two-dimensional (2D) layered semiconductors hold great promise for next generation nanoelectronics devices after the silicon era. These 2D layered semiconductors exhibit structural characteristics of unique dimensionality, ultrathin thickness and atomic flatness, which are attractive for miniaturization and high performance of electronic devices. [1] 2D structure offers compatibility to silicon based COMS processing, such as photolithography for large-scale fabrication. Ultrathin thickness allows better electrostatic control of electrical conductivity, and significant device downscaling for high density integration. Atomically flat surface together with the absence of dangling bonds make 2D semiconductors free from carrier scattering caused by surface roughness, so that 2D semiconductors based transistors could outperform silicon devices in scaling limitation.<sup>[1]</sup> A number of studies have been made in field effect transistors (FET), a central building element for logic circuit, by exploiting monolayer or few-layer 2D semiconductors as transport channel. [1-8] So far, 2D layered materials used in FETs fabrication are mainly transition metal dichalcogenides (TMDs) of 2D molybdenum disulfide (MoS2) and selenium tungsten (WSe2).[1-8] However, it has been demonstrated that MoS<sub>2</sub> is an undesirable material for high performance electronics applications because of heavier electron effective mass  $(m^* = 0.45 m_0)$  and low room temperature mobility of  $50 \sim 200 \text{ cm}^2\text{V}^{-1}\text{s}^{-1}$ . The reported ultrathin MoS<sub>2</sub> channels show low carrier mobility of  $\mu \sim 1-50 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$ . Several strategies have been demonstrated to improve the performance of ultrathin MoS<sub>2</sub> FETs, including exploiting high k dielectrics<sup>[2]</sup> or decreasing the contact barrier. [6] Multilayer MoS2 on Al2O3

W. Feng, W. Zheng, Prof. P. A. Hu State Key Laboratory of Robotics and System Harbin Institute of Technology Harbin 150080, China E-mail: hupa@hit.edu.cn

Prof. W. W. Cao

Condensed Matter Science and Technology Institute Harbin Institute of Technology

Harbin

Prof. W. W. Cao

Department of Mathematics and Materials Research Institute the Pennsylvania State University University Park, Pennsylvania 16802, USA

W. Feng

School of Materials Science and Engineering Harbin Institute of Technology

Harbin 150080, China

DOI: 10.1002/adma.201402427



substrate show improved mobility of  $\mu>100~\text{cm}^2\text{V}^{-1}\text{s}^{-1}$  and good sub-threshold swings.  $^{[4]}$  Encapsulating MoS $_2$  in high-K dielectric  $^{[2]}$  or a polymer electrolyte enhanced the mobility up to  $\sim\!160~\text{cm}^2\text{V}^{-1}\text{s}^{-1}$ . With PMMA/Al $_2\text{O}_3$  bilayer dielectric, the mobility of multilayer MoS $_2$  FETs is increased to 500 cm $^2\text{V}^{-1}\text{s}^{-1}$ , however, the intrinsic mechanism for this mobility improvement is still not well understood. Very recently, two-terminal measurements of few-layer black phosphorus FETs show a carrier mobility of 284 cm $^2\text{V}^{-1}\text{s}^{-1}$  at room temperature, which is much higher than that of MoS $_2$  FETs. However, few layer black phosphorus is less stable than graphene and MoS $_2$ . In general, it is very challenging to enhance carrier mobilities of layered semiconductor devices.

The performance of 2D layered semiconductor FETs can be significantly influenced by the interface of dielectric/2D semiconductors, where exist various carrier scattering centers and charge traps.<sup>[11-14]</sup> In addition to the intrinsic acoustic phonon scattering of 2D layer materials, interfacial Coulomb impurities (CIs), surface roughness (SR) and surface polar phonon scattering (SPP) from the adjacent dielectric can all impact the carrier transport in the electronic devices.<sup>[11-14]</sup> Especially interfacial Coulomb impurities from the substrate can become the leading carrier scatter in ultrathin layered semiconductor channels, which significantly decrease the mobilities of FETs because the distance between CIs and carriers are largely shortened in ultrathin materials.<sup>[9]</sup> Conventionally used dielectric substrates of oxide layers, such as SiO2, Al2O3, HfO2 etc., have a lot of hydroxyl groups and other charge traps at the surface,[10-12] which contribute to the CIs or SSP scattering and the reduction of carrier mobilities. The carrier mobilities of 2D semiconductor based FETs may be improved by the suppression or even elimination of CIs or SPP scattering from the support substrate. It has been demonstrated that the performance (mobilities, stability) of graphene FETs are efficiently enhanced by coating organic self-assembled monolayers (SAM) onto the dielectric layer of substrate.[14,15]

Indium selenide (InSe) is a typical lamellar semiconductor belonging to III–VI group compounds. The  $\beta$ -phase and  $\gamma$ -phase are two common forms of InSe, possessing a layered crystal structure. Bulk InSe is composed of vertically stacked Se-In-In-Se sheets and each sheet is weakly bound to its neighboring sheets by van der Waals force (**Figure 1a** Inset). Similar to the fabrication of monolayer or few-layer MoS<sub>2</sub> or other graphene-like 2D semiconductors (GaSe, [16] GaS, [17] GaTe, [18] few-layer InSe nanosheets can be mechanically extracted from the parent bulk structure. InSe has lighter electron effective mass ( $m^* = 0.143 m_0$ ), [19] and show a high carrier mobility

www.MaterialsViews.com



Figure 1. Characterization of InSe sheet: (a) XRD pattern of InSe sheet. InSe crystal structure. (b) TEM images of multilayer InSe at low magnification. Inset: the corresponding SAED pattern. (c) HTEM image for few layer InSe. Inset: the corresponding reverse Fourier transform pattern. (d) Elements mapping images.

of ~10³ cm²V⁻¹s⁻¹,[²0] which makes them potential material for high mobility electronic devices. Other features favorable for high performance nano-electronic devices include the absence of dangling bonds and high thermal stability up to 660 °C. Recently, the thickness dependent photoluminescent properties of exfoliated InSe nanosheets have been demonstrated, showing a strong quantum confinement effect.[²¹¹] Multilayer InSe photodetectors on rigid and flexible substrate show broadband photodetection from visible to near-infrared region with high responsivity.[²².²²³] Although photodetectors based on InSe have been demonstrated, investigation on the application of InSe in electronic devices, such as InSe FETs is limited up to date.

Here, we discovered that carrier scattering from chemical impurities of hydroxyl groups and absorbed water molecules at oxidized dielectric plays a central role in determining the mobilities of 2D layered semiconductor based FETs, and the suppression of this carrier scattering can significantly enhance their performance. Further, we demonstrate high performance multilayer InSe transistors on poly-(methyl methacrylate) (PMMA)/ Al<sub>2</sub>O<sub>3</sub> bilayer dielectric with a room-temperature mobility

>1000 cm²V⁻¹s⁻¹, which is comparable to that of strained-silicon thin-film (mobility 1000 cm²V⁻¹s⁻¹). [²⁴] This improved ultrahigh carrier mobility are obtained due to the suppression of interfacial coulomb impurities scattering or SPP at interface of oxidized dielectric substrate after coating with PMMA. The transistors show high current on/off ratios of  $1 \times 10^8$ , low standby power dissipation and robust current saturation in a board voltage range. We found that this carrier scattering shows a thickness-dependent impact on the mobilities of multilayer InSe FETs, and more strong impact on the mobilities inside thinner InSe FETs. All these fascinating traits make multilayer InSe an attractive candidate material for high performance nano-electronic devices.

The synthesized bulk InSe samples were characterized by X-ray diffraction (XRD), and transmission electron microscopy (TEM). Since the properties of InSe strongly depend on its crystal structure, it is important to confirm the crystallographic phase of synthesized InSe sample. Figure 1a shows a typical XRD pattern of the hexagonal crystal structure of  $\beta$ -InSe, which is determined by the standard data file (PDF34–1431). Only

www.MaterialsViews.com



Figure 2. (a) Schematic of back-gate multilayer InSe FETs consisting of PMMA/Al<sub>2</sub>O<sub>3</sub> back gate insulator, Au/Cr electrodes (40/20 nm). (b) Cross-sectional view of structure of the two-contact model. (c) Corresponding atomic force microscopy of multilayer InSe FETs. Inset: corresponding height profile of 35 nm.

peaks for hexagonal crystal structure of  $\beta$ -InSe appear without any other impurities peaks, suggesting high crystalline purity of as-synthesized InSe crystal. In Figure 1b, a low magnification TEM image of InSe nanosheet together with an inset for the selected area electron diffraction pattern (SEAD) provides another evidence for the formation of single phase crystalline  $\beta$ -InSe flakes with an orientation along the [100] zone axis. High-resolution TEM image shown in Figure 1c with an inset obtained by reverse Fourier transform shows the perfect crystallinity of InSe nanosheets with a hexagonal lattice spacing of 3.4 Å. The chemical composition of the as-prepared sample is composed of indium (In) and Selenide (Se) with an atomic ratio of ~1:1 measured by X-ray energy-dispersive spectrum (EDS) (Figure S1, Supporting Information). Furthermore, the element distribution within the marked area inside InSe nanosheets was characterized by using the composition mapping operation, indicating that In and Se are homogeneously distributed over the product (Figure 1d displays). All above evidence confirmed that the synthesized InSe has a good and uniform  $\beta$ -type crystal structure. The InSe nanosheets are exfoliated from bulk InSe crystal and transferred to p++Si substrate that was coated with a 200 nm/50 nm PMMA/Al<sub>2</sub>O<sub>3</sub> (or 50 nm Al<sub>2</sub>O<sub>3</sub>, 300 nm SiO<sub>2</sub> and 200 nm/300 nm PMMA/SiO<sub>2</sub>). Photoluminescence emission spectra for different thickness InSe nanosheets were measured and shown in Figure S2-a. The bandgap exhibits a thickness-dependent characteristic as shown in Figure S2-b. The peak position shows a strong blue-shift of 285 meV to higher photon energies when decreasing the thickness from 50 nm to 6 nm, which is attributed to quantum confinement effect.<sup>[21]</sup> However, FETs fabricated using InSe with a thickness

range of 30-40 nm show the highest carrier mobility (see more details in Figure 5). Therefore, the thickness in the range of 30-40 nm is chosen to fabricate our devices. After identifying the position of InSe nanosheets by optical microscopy, chromium/gold (Cr/Au) contacts are made on the nanosheets (more details see supplementary information). We choose Al<sub>2</sub>O<sub>3</sub> and PMMA as the bilayer dielectric. The PMMA layer can be convenient fabricated,[7] which was used for screening interfacial Coulomb impurities, such as hydoxyl groups, water and other chemical absorptions, resulting in improved performance. A 3D schematic of multilayer InSe back-gated FETs is shown in Figure 2a with a magnified area of InSe-PMMA/Al<sub>2</sub>O<sub>3</sub> interface. The cross-sectional view of the device is shown Figure 2b, indicating a three-terminal configuration. A typical AFM image of the device is shown in Figure 2c, the width and length are 20 µm and 23 µm, respectively. The thickness of channel is close to 35 nm as identified by AFM.

We measured the electrical characteristics of multilayer InSe FETs by applying a drain-source voltage ( $V_{ds}$ ) and gate voltage ( $V_g$ ) in the configuration displayed in Figure 2b. Figures 3a, 3b show the transfer and output characteristics of multilayer InSe FETs based PMMA/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric and single Al<sub>2</sub>O<sub>3</sub> dielectric under ambient environment. A typical n-type channel conductance and a saturation regime under high  $V_{ds}$  are observed. All multilayer InSe devices show these features regardless of their channel thickness or dielectric layer (also see Figure 3e-3f, S4 and S5). with repeated  $V_g$  sweeps applied on the same multilayer InSe FET while keeping  $V_{ds}$  a constant, no obvious variation was observed, indicating that FETs are highly stable. The  $I_{ds}$ - $V_{ds}$  behaviors agree with that of conventional

and-conditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creat

15214095, 2014, 38, Downloaded from https://onlinelibrary.wiley.com/doi/10.1002/adma.201402427 by Zhongshan University, Wiley Online Library on [02.01/2024]. See the Terms and Conditions (https://onlinelibrary.wiley.com/rems

and-conditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creative Commons



Figure 3. (a) Transfer characteristics of multilayer InSe transistor with polymer-assisted (200 nm/50 nm) PMMA/Al<sub>2</sub>O<sub>3</sub> dielectric (red line, channel length is 20 μm, channel width is 25  $\mu m$  and the thickness is 33 nm) and 50 nm  $Al_2O_3$  dielectric (dark line, Channel length is 20  $\mu m_i$  channel width is 30  $\mu m$  and thickness is 32 nm) at  $V_{ds}=1$  V. (b) The corresponding output characteristics of FETs with PMMA/Al<sub>2</sub>O<sub>3</sub> dielectric. Measurements were performed under ambient environment. (c) Transfer characteristics for multilayer InSe transistor on PMMA/Al<sub>2</sub>O<sub>3</sub> dielectric (200 nm/50 nm) measured at various  $V_{ds}$  (0.2, 0.6 and 1 V) on logarithmic scale. (d) Transfer characteristics for multilayer InSe transistor on Al<sub>2</sub>O<sub>3</sub> dielectric (50 nm) measured at various  $V_{ds}$  (0.2, 0.6 and 1 V) on logarithmic scale. (e) Transfer characteristics of multilayer InSe transistor with polymer-assisted (200 nm/300 nm) PMMA/SiO<sub>2</sub> dielectric (red line, channel length is 20 µm, channel width is 13 µm and the thickness is 34 nm) and 300 nm SiO<sub>2</sub> dielectric (dark line, Channel length is 24 μm, channel width is 20 μm and thickness is 32 nm) at  $V_{ds} = 1 \text{ V}$  on logarithmic (left axis) and linear scales (right axis). (f) The corresponding output characteristics of FETs based PMMA/SiO<sub>2</sub> bilayer dielectric.

long-channel NMOS transistor, showing a linear regime under low  $V_{ds}$  and a current saturation regime at high  $V_{ds}$ . This is an important feature for practical applications, including thin film transistors (TFTs) in OLED displays that work at the saturation current region. The saturation of drain current occurs in InSe FETs because of the conducting channel converting to "pinchoff" condition at high  $V_{ds}$ . The enlarged output curves in the small range of  $V_{ds}$  (-100 mV to 100 mV) are exhibited in Figure S3 (Supporting Information), the good linear characteristic indicates that our Au/Cr/InSe has ohmic contact and negligible contact resistance.

The field effect mobilities of multilayer InSe FETs can be extracted from the transfer curve (the date presented in Figure 3a) using the following equation:

$$\mu = \left[ L/WC_{i}V_{ds} \right] \times \left[ dI_{ds}/dV_{g} \right], \tag{1}$$

where L is the channel length of 23 µm, W is the channel width of 20 µm, and the  $C_i$  is the capacitance of 1.59  $\times$  10<sup>-8</sup> Fcm<sup>-2</sup> and  $1.59 \times 10^{-7}$  Fcm<sup>-2</sup> between the channel and back gate per unit area for PMMA/ Al<sub>2</sub>O<sub>3</sub> bilayer dielectrics and Al<sub>2</sub>O<sub>3</sub> dielectrics, respectively. The field effect mobility of multilayer InSe FETs is calculated from two-contact configuration at room temperature to be 1055 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> for PMMA/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric. Table S1 (Supporting Information) shows the comparison of key performance parameters of our device with various FETs  $(MoS_2,^{[2,4]} WSe_2,^{[8]} GaS^{[25]}$  and silicon thin film.<sup>[24]</sup> The mobility of our transistors is comparable to that of strained 25 nm silicon thin-film, and is much higher than that of MoS2, WSe2 and GaS transistors, even higher than recently reported phosphorene device.<sup>[10]</sup> For example, the mobility of multilayer MoS<sub>2</sub> back-gated FETs on  $Al_2O_3$  is ~100 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, [4] and single-layer MoS<sub>2</sub> transistors with top-gated geometries (HfO<sub>2</sub>/MoS<sub>2</sub>/SiO<sub>2</sub>) show a high mobility of 200 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>.<sup>[2]</sup> However, the fabrication process of strained silicon film is complex and not compatible with traditional microelectronics fabrication techniques. Our multilayer InSe FETs show comparable mobility with much easier fabrication process than strained silicon thin-film.

The subthreshold swing and current on/ off ratio are also key parameters for the FETs. The subthreshold swing (SS) can be calculated using the following equation

$$SS = dV_g/d(\log I_{ds})$$
 (2)

and the current on/off ratio can be extracted by adopting ratio of maximum to minimum Ids from transfer curves. As shown in Figure 3c,

the calculated SS of multilayer InSe FETs based PMMA/Al<sub>2</sub>O<sub>3</sub> bilayer dielectrics is 300 mV/decade, which is still higher than that of the theoretical value of 60 mV/decade. This may be attributed to the Coulomb scattering from the top surface of the channel.[2] For practical application in COMS-like digital circuits, the current on/off ratio value should exceed the value of 104-107.[26] In our case, the current on/off ratio is  $1 \times 10^8$  for all applied gate voltages, and it is higher than that of multilayer MoS<sub>2</sub> back-gated FETs (10<sup>6</sup>).<sup>[4]</sup>

It is notable that the performance of multilayer InSe FETs on bare Al<sub>2</sub>O<sub>3</sub> dielectric layer is rapidly degraded. The mobility

www.advmat.de

is reduced to 64 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> (Figure 3a green line), and the SS is increased to 600 mV/decade (Figure 3d). Because of the nature of layer materials, the surface of InSe nanosheets is lack of out of plane dangling bonds, while the relatively low mobility values and high subthreshold swings are due to interfacial Coulomb impurities or charge trap states from chemical groups, such as hydroxyl groups at Al<sub>2</sub>O<sub>3</sub> surface. The existence of surface charge states at Al<sub>2</sub>O<sub>3</sub> surface can significantly reduce the performance of back-gated FETs due to the scattering from these states, which have been demonstrated by graphene and MoS<sub>2</sub> FETs.[14,15] In our case, the performance improvement with PMMA/ Al<sub>2</sub>O<sub>3</sub> bilayer dielectric is mainly attributed to the reduction of interfacial Coulomb impurities because the PMMA is a defect-free polymer.

To further demonstrate that mobilities can be enhanced by our strategy, we also fabricated multilayer InSe FETs on bare SiO2 and on PMMA/SiO<sub>2</sub> bilayer dielectric, respectively. The corresponding transfer and output curves of FETs based PMMA/SiO2 bilayer dielectric and SiO2 dielectric are shown in Figure 3e, 3f and Figure S5 (Supporting Information), respectively. The mobility and SS value of FETs on PMMA/SiO2 bilayer dielectric are 395 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> and 2.0 V/decade, and the mobility of FETs based SiO2 is rapidly degraded to 66 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> and SS value is increased to 2.6 V/decade. The performance of FETs based on PMMA-assisted SiO2 is better than that of FETs based on SiO2 dielectric. The results are similar to those from

devices based on PMMA/Al<sub>2</sub>O<sub>3</sub> dielectric and Al<sub>2</sub>O<sub>3</sub> dielectric. All these results demonstrate that the performance of multilayer InSe back-gated FETs strongly depends on the properties of the dielectric layer used.

The coating of PMMA onto oxide dielectric is proven effective to improve the performance (mobilities, SS) of multilayer InSe FETs. PMMA has a lower dielectric constant than that of Al<sub>2</sub>O<sub>3</sub> and SiO<sub>2</sub>, so that the improvement in mobilities is not caused by increasing dielectric constant of the substrate. The roughness of both surfaces is measured by AFM to be ~0.38 nm for bare Al<sub>2</sub>O<sub>3</sub> and 0.46 nm for PMMA/Al<sub>2</sub>O<sub>3</sub> as shown in Figure 4a and 4b, which are almost the same. So the mobility increase is not caused by the roughness reduction of the dielectric surface after coating with PMMA. Contact angles for water on bare  $Al_2O_3$  or  $SiO_2$  substrate are  $54^\circ$  and  $40^\circ$  (Figure 4c, Figure S7 of Supporting Information), respectively, indicating that both oxidized surfaces are hydrophilic. When stored in ambient environment, the oxidized substrate surface (e.g., SiO2 or Al2O3) has hydroxyl groups and is hydrated by a network of water molecules.[11-13] After coating with PMMA, the contact angles for water are changed to 73° for PMMA/Al<sub>2</sub>O<sub>3</sub> and 71° for PMMA/SiO<sub>2</sub> (Figure 4d, Figure S7 of Supporting



Figure 4. Tapping-mode AFM topographic images of dielectric (5  $\times$  5  $\mu$ m): (a) 50 nm Al<sub>2</sub>O<sub>3</sub>, (b) PMMA/Al<sub>2</sub>O<sub>3</sub> (200/50 nm). The contact angle for (c) 50 nm Al<sub>2</sub>O<sub>3</sub>, (d) PMMA/Al<sub>2</sub>O<sub>3</sub> (200/50 nm).

Information). Both substrates become less hydrophilic due to the screening of the hydroxyl groups on the surface. PMMA is a polar polymer consisting of polar molecular bone and groups, resulting in hydrophilic properties and small contact angle of water on PMMA film. To further understand the mobility improvement in light of the Mattiessen's rule, [27] the overall FET mobility  $\mu$  is estimated using the following equation:

$$\mu = \left(1/\mu_{\text{int}} + \sum 1/\mu_{\text{i,ext}}\right)^{-1}$$
 (3)

where  $\mu_{int}$  is the mobility limited by InSe intrinsic scattering, such as structural defects and logngitudinal acoustic phonon scattering;  $\mu_{\text{ext}}$  represents the mobility limited by extrinsic scattering from interfacial Coulomb impurities, surface roughness and surface polar phonon scattering. The  $\mu_{int}$  values are similar for both InSe FETs with and without the PMMA coating layer since the same InSe was used in both devices. The FETs measurements show  $\mu$  (PMMA) >  $\mu$  (no PMMA), so that  $(\mu_{\text{CI}}^{-1} + \mu_{\text{SR}}^{-1} + \mu_{\text{SPP}}^{-1})_{\text{PMMA}}^{-1} < (\mu_{\text{CI}}^{-1} + \mu_{\text{SR}}^{-1} + \mu_{\text{SPP}}^{-1})_{\text{no PMMA}}^{-1}$ . Since  $(\mu_{\text{SR}}^{-1})_{\text{PMMA}} \approx (\mu_{\text{SR}}^{-1})_{\text{no PMMA}}$  according to the surface roughness measurements in Figure 4 and Figure S7

-and-conditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creat

15214095, 2014, 38, Downloaded from https://onlinelibrary.wiley.com/doi/10.1002/adma.201402427 by Zhongshan University, Wiley Online Library on [02/01/2024]. See the Terms and Conditions (https://onlinelibrary.wiley.com/eems

and-conditions) on Wiley Online Library for rules of use; OA articles are governed by the applicable Creative Commons

www.advmat.de

www.MaterialsViews.com



Figure 5. The impact of carrier scattering on the mobilies of different thickness InSe FETs: (a) The thickness-dependent mobilities of thin InSe FETs on SiO<sub>2</sub> or PMMA/SiO<sub>2</sub>; (b) The ratio of the mobility on PMMA/SiO<sub>2</sub> dielectric over mobility on SiO<sub>2</sub> dielectric ( $\mu_{on PMMA}/\mu_{on SiO2}$ ) as a function of InSe thickness.

(Supporting information), the mobility improvement is mainly due to the screening of hydroxyl groups, water or other chemical absorptions by the PMMA coating. All the above experiments and theoretical analysis proved that the improvement of carrier mobilities are mainly due to the suppression of carrier scattering caused by interfacial Coulomb impurities or SPP from hydroxyl groups, water or other chemical absorptions at the oxide surface.

Furthermore, we investigated the impact of carrier scattering at oxidized interface on the mobilities of different thickness InSe FETs. InSe FETs on SiO2 and PMMA/SiO2 are fabricated using an InSe layer with the thickness range of ~10-50 nm. The mobility rapidly increases as the InSe layer thickness changes from ~10 nm to 35 nm, then decreases with further channel thickness increasing (up to 50 nm). A peak mobility value occurs at 35 nm regardless of what dielectric was used (Figure 5a). The carrier scattering exhibits a thickness-dependent impact on the mobilities of the multilayer InSe FETs (Figure 5a). The mobilities for ~10 nm InSe FETs vary from 2.2  $cm^2V^{-1}s^{-1}$  on  $SiO_2$  to 208  $cm^2V^{-1}s^{-1}$  on PMMA/SiO<sub>2</sub>, showing a 94.5 time increase, while the mobilities for ~35 nm InSe devices increase from 67.6 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> on SiO<sub>2</sub> to 395 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> on PMMA/SiO<sub>2</sub>, which just show a 5.8 times enhancement. The ratio of the mobility on PMMA/ SiO<sub>2</sub> dielectric over mobility on SiO<sub>2</sub> dielectric ( $\mu_{\text{on PMMA}}/\mu_{\text{on SiO2}}$ ) is used to quantify the impact of carrier scattering on different thickness InSe layers (Figure 5b). We found that the  $\mu_{\mathrm{on~PMMA}}/\mu_{\mathrm{on~SiO2}}$  ratio varies from 94.5 for 10 nm-thick InSe to 8.8 for 50 nm-thick InSe. This indicates that Coulomb impurities (CIs) have more significant impact on thinner InSe layers, because the interaction distance between CIs and carriers inside thin InSe layer is much shortened, which enhanced carrier scatterings, leading to rapid degradation of carrier mobility. The observed thickness dependent mobilities of InSe nanosheets FETs (Figure 5a) can be well understood by a resistor network model as shown in Figure S6-c, which has been widely used to account for the thickness related transport properties of FETs based on multilayer graphene, [28] MoS<sub>2</sub>[6] and black phosphorus. [29] Briefly, the metal source/drain contacts are connected only directly to the top InSe layer, while access to lower layers involves additional interlayer resistors  $(R_i$  is the interlayer conductivity). Back gating impacts the

lowest layer most, and charge screening results in the decrease of charges on the top InSe layer. The absence of sufficient gate field screening effect and more intense carrier scatterings leads to a lower mobility in few layer thickness FETs, which explains the sharp decrease in mobility for InSe layer thickness below 35 nm. With the layer thickness increasing, the interlayer resistance will dominate the mobility. The current is injected form electrical contacts on the top, the finite interlayer resistance and edge resistance will force the current to flow through all layers, which are not impacted by gate field screening effect. Such effect will degrade the mobility of InSe thicker than 35 nm. Hence, taking the competing factors into consideration, there

will be a peak mobility value at a finite layer thickness.

In conclusion, we have discovered that the carrier scattering from the chemical impurities (hydoxy groups and absorbed water molecules) at oxidized dielectric interface plays a significant role in determining the carrier mobilities of thin layer semiconductor FETs using multilayer InSe. The mobilities of back-gated multilayer InSe FETs can be largely enhanced through the suppression of CIs or SPP scattering at an oxidized dielectric interface. All InSe multilayer devices exhibit a high current on/off ratio of ~108 and robust current saturation over a large source-drain voltage window. The multilayer InSe back-gated FETs show a high room temperature electron mobility up to 1055 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> at low operating gate voltage (Vg = 1 V) using PMMA/Al<sub>2</sub>O<sub>3</sub> dielectric, which is comparable to strain silicon thin film and higher than that of MoS<sub>2</sub>. Furthermore, we have found that Coulomb impurities (CIs) at oxide dielectric exhibit significant impact on thinner InSe layers, the ratio of the mobility on PMMA/SiO2 dielectric over mobility on SiO<sub>2</sub> dielectric ( $\mu_{\text{on PMMA}}/\mu_{\text{on SiO2}}$ ) varies from 94.5 for 10 nm-thick InSe to 8.8 for 50 nm-thick InSe. Our results provide a useful guideline for fabricating high performance FETs based on thin layered semiconductors.

## **Experimental Section**

Thin layer InSe crystals were prepared by chemical vapor deposition (CVD) as described in Supporting Information. The layer thickness was determined by atomic force microscopy (AFM, Nanoscope IIIa Vecco). The structure and composition of multilayer InSe were identified by X-ray diffraction (XRD, DIFFRACTOMETER-6000 with Cu Ka radiation  $(\lambda = 0.1542 \text{ nm}))$  and transmission electron microscopy (TEM, Tacnai-G2 F30, accelerating voltage of 300 kV) attached with an energydispersion X-ray spectroscopy (EDS). Photoluminescence spectrums were measured by Raman microscopy (LabRAM XploRA, incident power of 1 mW, pumping wavelength of 532 nm). Electrical characterizations of transistors based on multilayer InSe were performed by using a semiconductor characterization system (Keithley 4200 SCS) with a Lakeshore probe station.

## Supporting Information

Supporting Information is available from the Wiley Online Library or from the author.

ADVANCED MATERIALS

www.advmat.de

## Acknowledgements

www.MaterialsViews.com

This work is supported by the National Natural Science Foundation of China (NSFC, No.61172001,21373068), the National key Basic Research Program of China (973 Program) under Grant No. 2013CB632900.

Received: May 31, 2014 Revised: July 7, 2014 Published online: August 28, 2014

- Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, M. S. Strano, Nat. Nanotech. 2012, 7, 699.
- [2] B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, A. Kis, Nat. Nanotech. 2011, 6, 147.
- [3] Y. Yoon, K. Ganapathi, S. Salahuddin, Nano Lett. 2011, 11, 3768.
- [4] S. Kim, A. Konar, W.-S. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J.-B. Yoo, J.-Y. Choi, *Nat. Commun.* 2012, 3, 1011.
- [5] Y. Zhang, J. Ye, Y. Matsuhashi, Y. Iwasa, Nano Lett. 2012, 12, 1136.
- [6] S. Das, H.-Y. Chen, A. V. Penumatcha, J. Appenzeller, Nano Lett. 2012, 13, 100.
- [7] W. Bao, X. Cai, D. Kim, K. Sridhara, M. S. Fuhrer, Appl. Phys. Lett. 2013, 102, 042104.
- [8] H. Fang, S. Chuang, T. C. Chang, K. Takei, T. Takahashi, A. Javey, Nano Lett. 2012, 12, 3788.
- [9] S.-L. Li, K. Wakabayashi, Y. Xu, S. Nakaharai, K. Komatsu, W.-W. Li, Y.-F. Lin, A. Aparecido-Ferreira, K. Tsukagoshi, *Nano Lett.* 2013, 13, 3546
- [10] H. Liu, A. T. Neal, Z. Zhu, Z. Luo, X. F. Xu, D. Tomanek, P. D. D. Ye, Acs Nano 2014, 8, 4033.
- [11] R. K. Iler, The chemistry of silica: solubility, polymerization, colloid and surface pro perties, and biochemistry Wiley, 1979.

- [12] M. L. Hair, Infrared spectroscopy in surface chemistry (Ed. M. Dekker) New York, 1967.
- [13] L. Zhuravlev, Colloids and Surfaces A: Physicochemical and Engineering Aspects 2000, 173, 1.
- [14] X. Wang, J. B. Xu, C. Wang, J. Du, W. Xie, Adv. Mater. 2011, 23, 2464.
- [15] Z. Liu, A. A. Bol, W. Haensch, Nano Lett. 2010, 11, 523.
- [16] P. Hu, Z. Wen, L. Wang, P. Tan, K. Xiao, ACS Nano 2012, 6, 5988.
- [17] P. Hu, L. Wang, M. Yoon, J. Zhang, W. Feng, X. Wang, Z. Wen, J. C. Idrobo, Y. Miyamoto, D. B. Geohegan, *Nano Lett.* **2013**, *13*, 1649.
- [18] P. Hu, J. Zhang, M. Yoon, X.-F. Qiao, X. Zhang, W. Feng, P. Tan, W. Zheng, J. Liu, X. Wang, *Nano Res* 2014, 7, 1.
- [19] N. Kuroda, Y. Nishina, Solid State Commun. 1980, 34, 481.
- [20] K. Imai, K. Suzuki, T. Haga, Y. Hasegawa, Y. Abe, J Cryst Growth 1981, 54, 501.
- [21] G. W. Mudd, S. A. Svatek, T. Ren, A. Patanè, O. Makarovsky, L. Eaves, P. H. Beton, Z. D. Kovalyuk, G. V. Lashkarev, Z. R. Kudrynskyi, Adv. Mater. 2013, 25, 5714.
- [22] S. Lei, L. Ge, S. Najmaei, A. George, R. Kappera, J. Lou, M. Chhowalla, H. Yamaguchi, G. Gupta, R. Vajtai, ACS nano 2014, 8, 1263.
- [23] T. R. Srinivasa, Y.-Y. Lu, R. Kumar U, R. Sankar, C.-D. Liao, C.-H. Cheng, F. C. Chou, Y.-T. Chen, Nano Lett. 2014, 14, 2800.
- [24] L. Gomez, I. Aberg, J. Hoyt, Electron Device Letters, IEEE 2007, 28,
- [25] D. J. Late, B. Liu, J. Luo, A. Yan, H. Matte, M. Grayson, C. Rao, V. P. Dravid, Adv. Mater. 2012, 24, 3549.
- [26] F. Schwierz, Nat. Nanotech. 2010, 5, 487.
- [27] D. K. Ferry, Semiconductor transport. London: Taylor & Francis, 2000. ISBN 0-7484-0865-7.
- [28] Y. Sui, J. Appenzeller, Nano Lett. 2009, 9, 2973.
- [29] L. Li, Y. Yu, G. J. Ye, Q. Ge, X. Ou, H. Wu, D. Feng, X. H. Chen, Y. Zhang, Nat. Nanotech. 2014, 9, 372.

ons) on Wiley Online Library

for rules of use; OA articles are governed by the applicable Creat