

# ARM CoreSight ™ CoreSight Design Kit for Cortex-A8 (TM094) Errata Notice

This document contains errata known at the date of issue for revision r2p0 of CoreSight Design Kit for Cortex-A8

Errata for the following CoresSight Design Kit sub-components are listed in separate errata documents:

TM917 : AHB Trace Macrocell
TM093 : CoreSight Generic Parts

### **Proprietary notice**

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM Limited in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

### **Document confidentiality status**

This document is Non Confidential.

#### Web address

http://www.arm.com/

### ARM Errata Notice

### Feedback on the product

Date of Issue: 02-Oct-2009

If you have any comments or suggestions about this product, contact your supplier giving:

- The product name
- A concise explanation of your comments.

### Feedback on this document

If you have any comments on about this document, please send email to mailto:errata@arm.com giving:

- The document title
- The documents number
- The page number(s) to which your comments refer
- A concise explanation of your comments

General suggestion for additions and improvements are also welcome.

### **Contents**

| INTRODUCTION                                                          | 5               |
|-----------------------------------------------------------------------|-----------------|
| ERRATA SUMMARY TABLE                                                  | 7               |
| ERRATA - CATEGORY 1                                                   | 8               |
| There are no Errata in this Category                                  | 8               |
| ERRATA - CATEGORY 2                                                   | 9               |
| There are no Errata in this Category                                  | 9               |
| ERRATA - CATEGORY 3                                                   | 10              |
| 458624: Flush fails on unused ATB slave interfaces if AFREADYS is not | tied HIGH 10    |
| 458629: Example CoreSight subsystem (CSSYS) does not return error or  | n unused APB 11 |
| ERRATA - DOCUMENTATION                                                | 12              |
| There are no Errata in this Category                                  | 12              |

Date of Issue: 02-Oct-2009

## Scope

This document describes errata categorised by level of severity. Each description includes:

- the current status of the defect
- where the implementation deviates from the specification and the conditions under which erroneous behavior occurs
- the implications of the erratum with respect to typical applications
- the application and limitations of a 'work-around' where possible

### **Component Revisions**

This document reports the errata for all revisions of CoreSight Design Kit for Cortex-A8 (DKA8). Each release of DKA8 contains several CoreSight sub-components, the revisions of each sub-component for each specific DKA8 release are documented in Table 1 below. The errata for these sub-components are listed in separate errata documents.

| Component               | CoreSight Design Kit for Cortex-A8 Revision |      |      |  |
|-------------------------|---------------------------------------------|------|------|--|
|                         | r0p0                                        | r1p0 | r2p0 |  |
| AHB Trace Macrocell     | r0p1                                        | r0p3 | r0p4 |  |
| CoreSight Generic Parts | r0p1                                        | r1p0 | r2p0 |  |

Table 1 CoreSight Design Kit for Cortex-A8 component revisions.

# Categorisation of Errata

Errata recorded in this document are split into three levels of severity:

- Category 1 Behavior that is impossible to work around and that severely restricts the use of the product in all, or the majority of applications, rendering the device unusable.
- Category 2 Behavior that contravenes the specified behavior and that might limit or severely impair the intended use of specified features, but does not render the product unusable in all or the majority of applications.
- Category 3 Behavior that was not the originally intended behavior but should not cause any problems in applications.

Date of Issue: 02-Oct-2009

# **Change Control**

02 Oct 2009: Changes in Document v4

No changes in this document revision

### 09 Nov 2007: Changes in Document v3

| Page | Status  | ID     | Cat   | Summary                                                                 |
|------|---------|--------|-------|-------------------------------------------------------------------------|
| 10   | Updated | 458624 | Cat 3 | Flush fails on unused ATB slave interfaces if AFREADYS is not tied HIGH |
| 11   | Updated | 458629 | Cat 3 | Example CoreSight subsystem (CSSYS) does not return error on unused APB |

### 25 Sep 2007: Changes in Document v2

| Page | Status | ID     | Cat   | Summary                                                                 |
|------|--------|--------|-------|-------------------------------------------------------------------------|
| 10   | New    | 458624 | Cat 3 | Flush fails on unused ATB slave interfaces if AFREADYS is not tied HIGH |
| 11   | New    | 458629 | Cat 3 | Example CoreSight subsystem (CSSYS) does not return error on unused APB |

### 09 Oct 2006: Changes in Document v1

No errata in this document revision

### ARM Errata Notice

**Errata Summary Table** 

Date of Issue: 02-Oct-2009

The errata associated with this product affect product versions as below.

A cell shown thus **X** indicates that the defect affects the revision shown at the top of that column.

| ID     | Cat   | Summary of Erratum                                                      | r0p0 | r1p0 | r2p0 |
|--------|-------|-------------------------------------------------------------------------|------|------|------|
| 458624 | Cat 3 | Flush fails on unused ATB slave interfaces if AFREADYS is not tied HIGH | X    |      |      |
| 458629 | Cat 3 | Example CoreSight subsystem (CSSYS) does not return error on unused APB | X    |      |      |

**PR106-PRDC-007970** v**4.0** Non Confidential Page 7 of 12

# Errata - Category 1

There are no Errata in this Category

# Errata - Category 2

There are no Errata in this Category

### ARM Errata Notice

Errata - Category 3

Date of Issue: 02-Oct-2009

### 458624: Flush fails on unused ATB slave interfaces if AFREADYS is not tied HIGH

#### **Status**

Affects: product CoreSight Design Kit for Cortex-A8.

Fault status: Cat 3, Present in: r0p0, Fixed in r1p0.

### **Description**

The CoreSight Architecture recommends than any unused or unavailable interfaces must respond with **ATVALID** LOW, **AFVALID** LOW, **ATREADY** HIGH and **AFREADY** HIGH where appropriate (other signals may be tied LOW).

Within the Integration Kit, only a limited number of the ATB inputs to the funnel are required. These unused connections have **ATVALIDS**<x> tied LOW and **AFREADYS**<x> tied LOW, where **AFREADYS**<x> should be tied HIGH and <x> is one of the unused interfaces.

Normally a debugger should not enable unused inputs, however, the recommended tie offs ensure safe flush operations if one is enabled.

### **Conditions**

The erratum will only be observed if:

- 1. The unused ATB input to CSSYS is incorrectly connected with AFREADYS<x> tied LOW
- 2. A debugger enables input port <x>
- 3. A flush operation is performed

### **Implications**

When the flush request is requested by the trace sink, the Trace Funnel performs a flush of all its enabled ATB inputs. Until all the enabled inputs have returned **AFREADYS** HIGH, normal operation will not be resumed. Under these conditions the Trace Funnel will stop taking trace data from the active ATB inputs and wait on the unconnected inputs because they have not returned **AFREADYS** HIGH.

This does not affect trace operation if unconnected inputs are not enabled or have AFREADYS tied HIGH.

### Workaround

For debug tools:

Do not enable unused ATB inputs to the trace funnel.

For system integrators:

Modify the Integration Kit to tie AFREADYS<x> HIGH.

Page 10 of 12

Date of Issue: **02-Oct-2009** ARM Errata Notice Document Revision **4.0** 

# 458629: Example CoreSight subsystem (CSSYS) does not return error on unused APB

#### **Status**

Affects: product CoreSight Design Kit for Cortex-A8.

Fault status: Cat 3, Present in: r0p0, Fixed in r1p0.

### **Description**

Where a memory region does not decode to a real slave, the default slave should be used. In the case of APB, this is performed by tieing **PREADY** HIGH, **PSLVERR** HIGH and **PRDATA[31:0]** to 0x00000000.

For the example CoreSight subsystem, CSSYS, if a component with an APB interface is omitted, due to the absence of its `define then this region must select the default slave response. The existing implementation does not return **PSLVERRDBG** HIGH which may cause a debugger to assume that a component is present and that it is simply returning zeros.

#### Condition

This defect will occur if:

- 1. A memory mapped CSSYS component is not present. This can correspond to:
  - CSTPIU
  - CSETB
- 2. The region of memory for that component is accessed.

### **Implications**

A debugger attempting to access an unused region of memory would expect an error response. No error response implies that a component is present. Under the above conditions, a tool may conclude that a component is present where one is not.

A debugger will not be able to determine the component as all reads to the unused region of memory will return zero (0x00000000).

### Workaround

It is recommended that system integrators modify the example CoreSight subsystem (CSSYS) to ensure that, when components are absent, the unused regions of memory return error responses.

# **Errata - Documentation**

There are no Errata in this Category