

# Arm® Cortex®-A75 Software Optimization Guide

Version 2.0



#### **Software Optimization Guide**

Copyright © 2018 Arm Limited (or its affiliates). All rights reserved.

#### **Release Information**

#### **Document History**

| Version | Date        | Confidentiality  | Change                                              |
|---------|-------------|------------------|-----------------------------------------------------|
| 1.0     | 14 May 2018 | Confidential     | First release                                       |
| 2.0     | 31 May 2018 | Non-Confidential | Editorial changes and confidentiality status change |

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at <a href="http://www.arm.com/company/policies/trademarks">http://www.arm.com/company/policies/trademarks</a>.

Copyright © 2018 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Unrestricted Access is an Arm internal classification.

#### **Product Status**

The information in this document is Final, that is for a developed product.

#### **Web Address**

http://www.arm.com

# **Contents**

| 1 About this document                                | 6  |
|------------------------------------------------------|----|
| 1.1. References                                      | 6  |
| 1.2. Terms and Abbreviations                         | 6  |
| 1.3. Scope                                           | 6  |
|                                                      |    |
| 2 Introduction                                       | 7  |
| 3 Pipeline                                           | 8  |
| 3.1. Overview                                        |    |
|                                                      |    |
| 4 Instruction characteristics                        | 11 |
| 4.1. Instruction tables                              | 11 |
| 4.2. Branch instructions                             | 11 |
| 4.3. Arithmetic and logical instructions             | 12 |
| 4.4. Move and shift instructions                     | 13 |
| 4.5. Saturating and parallel arithmetic instructions | 14 |
| 4.6. Divide and multiply instructions                | 15 |
| 4.7. Miscellaneous data-processing instructions      | 17 |
| 4.8. Load instructions                               | 19 |
| 4.9. Store instructions                              | 23 |
| 4.10. Floating-point data processing instructions    | 26 |
| 4.11. Floating-point miscellaneous instructions      | 28 |
| 4.12. Floating-point load instructions               | 29 |
| 4.13. Floating-point store instructions              | 31 |
| 4.14. Advanced SIMD integer instructions             | 33 |
| 4.15. Advanced SIMD floating-point instructions      | 39 |
| 4.16. Advanced SIMD miscellaneous instructions       | 44 |
| 4.17. Advanced SIMD load instructions                | 48 |
| 4.18. Advanced SIMD store instructions.              | 52 |
| 4.19. Cryptographic Extension                        | 55 |
| 4.20. CRC                                            | 57 |
| E Constitution at the contractions                   |    |
| 5 Special considerations                             |    |
| 5.1. Dispatch constraints                            |    |
| 5.2. Conditional ASIMD                               |    |
| 5.3. Optimizing memory copy                          |    |
| 5.4. Load/store alignment                            | 59 |

| 59 |
|----|
| 59 |
| 59 |
| 60 |
| 60 |
| 61 |
|    |

# 1 About this document

This document contains a guide to the Cortex-A75 micro-architecture with a view to aiding software optimization.

#### 1.1. References

| Reference | Document | Author | Title                                                                       |
|-----------|----------|--------|-----------------------------------------------------------------------------|
| 1         | DDI 0487 | Arm    | Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile |
| 2         | 100403   | Arm    | Arm® Cortex®-A75 Core Technical Reference Manual                            |

#### 1.2. Terms and Abbreviations

This document uses the following terms and abbreviations.

| Term  | Meaning                     |
|-------|-----------------------------|
| ALU   | Arithmetic and Logical Unit |
| ASIMD | Advanced SIMD               |
| MAC   | Multiply-Accumulate         |
| SQRT  | Square Root                 |
| FP    | Floating-point              |
| CRC   | Cyclic Redundancy Check     |

#### **1.3.** Scope

This document describes aspects of the Cortex-A75 micro-architecture that influence software performance. Micro-architectural detail is limited to that which is useful for software optimization.

Documentation extends only to software visible behavior of the Cortex-A75 core and not to the hardware rationale behind the behavior.

This information is intended to engineers optimizing software and compilers for the Cortex-A75 core. For more information on the Cortex-A75 core, see the *Arm® Cortex®-A75 Core Technical Reference Manual* available on developer.arm.com.

# 2 Introduction

This document describes elements of the Cortex-A75 micro-architecture that influence software performance so that software and compilers can be optimized accordingly.

# 3 Pipeline

#### 3.1. Overview

The following figure shows a high-level Cortex-A75 instruction processing pipeline. Instructions are fetched and then decoded into internal micro-operations. From there, the micro-operations proceed through register renaming and dispatch stages. Once they are dispatched, the micro-operations wait for their operands and issue out of order to one of the execution pipelines. Each execution pipeline can accept and complete one micro-operation per cycle.



Figure 1 Cortex-A75 pipeline

The following table shows the different types of operations that the execution pipelines support.

| Pipeline mnemonic | Supported functionality |
|-------------------|-------------------------|
| Branch (B)        | Branch micro-operations |

| Pipeline mnemonic   | Supported functionality                      |
|---------------------|----------------------------------------------|
| Integer 0 (I0)      | Single-cycle integer ALU micro-operations    |
|                     | Two-cycle integer shift-ALU micro-operations |
|                     | System register micro-operations             |
|                     | Multiply                                     |
|                     | MAC0                                         |
|                     | • CRC                                        |
|                     | Sum-of-absolute-differences micro-operations |
| Integer 1 (I1)      | Single-cycle integer ALU micro-operations    |
|                     | Two-cycle integer shift-ALU micro-operations |
|                     | MAC1                                         |
|                     | Divide                                       |
|                     | Sum-of-absolute-differences micro-operations |
| Load/Store 0/1 (LS) | • Load                                       |
|                     | Store address micro-operations               |
|                     | Special memory micro-operations              |
| Store data (D)      | Store data micro-operations                  |
|                     | Register transfer                            |
| FP/ASMID-0 (F0)     | ASIMD ALU                                    |
|                     | ASIMD miscellaneous                          |
|                     | ASIMD integer multiply                       |
|                     | FP convert                                   |
|                     | FP miscellaneous                             |
|                     | FP add                                       |
|                     | FP multiply                                  |
|                     | Crypto micro-operations                      |
| FP/ASMID-1 (F1)     | ASMID ALU                                    |
|                     | ASMID miscellaneous                          |
|                     | FP miscellaneous                             |
|                     | FP add                                       |
|                     | FP multiply                                  |
|                     | FP divide                                    |
|                     | FP sqrt                                      |
|                     | ASMID shift micro-operations                 |
| FP/ASIMD FP         | ASMID store data micro-operations            |
|                     | FP store data micro-operations               |

Table 1 Supported types of operations

Version 2.0

#### Note:

- Most of branch instructions are decoded in one branch micro-operation and one ALU micro-operation going through IO/I1.
- MAC instructions are decoded in two micro-operations. The first one, MAC0, always goes through I0, and the second one, MAC1, always goes through I1. The ordering is kept between MAC0 and MAC1 in issue cycles.

# 4 Instruction characteristics

#### 4.1. Instruction tables

This chapter describes high-level performance characteristics for most Armv8-A, Armv8.1-A, and Armv8.2-A A32, T32, and A64 instructions. It includes a series of tables that summarize the effective execution latency and throughput, pipelines used, and special behaviors associated with each group of instructions.

In the following tables:

- Execution latency, unless otherwise specified, is defined as the minimum latency seen by an operation dependent on an instruction in the described group.
- Execution throughput is defined as the maximum throughput (in instructions per cycle) of the specified instruction group that can be achieved in the entirety of the Cortex-A75 micro-architecture.
- Used pipelines correspond to the execution pipelines described in Pipeline.

#### 4.2. Branch instructions

| Instruction group         | AArch32 instructions | Execution latency | Execution throughput | Used<br>pipelines | Notes |
|---------------------------|----------------------|-------------------|----------------------|-------------------|-------|
| Branch, immed             | В                    | 1                 | 1                    | В                 | -     |
| Branch, register          | BX                   | 1                 | 1                    | I0/I1 + B         | -     |
| Branch and link, immed    | BL, BLX              | 1                 | 1                    | I0/I1 + B         | -     |
| Branch and link, register | BLX                  | 1                 | 1                    | I0/I1 + B         | -     |
| Compare and branch        | CBZ, CBNZ            | 1                 | 1                    | I0/I1 + B         | -     |

#### Table 2 AArch32 branch instructions

| Instruction group         | AArch64 instructions | Execution latency | Execution throughput | Used pipelines | Notes |
|---------------------------|----------------------|-------------------|----------------------|----------------|-------|
| Branch, immed             | В                    | 1                 | 1                    | В              | -     |
| Branch, register          | BR, RET              | 1                 | 1                    | I0/I1 + B      | -     |
| Branch and link, immed    | BL                   | 1                 | 1                    | I0/I1 + B      | -     |
| Branch and link, register | BLR                  | 1                 | 1                    | I0/I1 + B      | -     |
| Compare and branch        | CBZ, CBNZ, TBZ, TBNZ | 1                 | 1                    | I0/I1 + B      | -     |

Table 3 AArch64 branch instructions

## 4.3. Arithmetic and logical instructions

| Instruction group      | AArch32 instructions                                | Execution latency | Execution throughput | Used<br>pipelines | Notes            |
|------------------------|-----------------------------------------------------|-------------------|----------------------|-------------------|------------------|
| ALU, basic             | ADD{S}, ADC{S}, ADR,<br>AND{S}, BIC{S}, CMN,        | 1                 | 2                    | 10/11             | -                |
| ALU, shift by immed    | CMP, $EOR{S}$ , $ORN{S}$ ,                          | 2                 | 2                    | 10/11             | See <sup>1</sup> |
| ALU, shift by register | ORR{S}, RSB{S}, RSC{S},<br>SUB{S}, SBC{S}, TEQ, TST | 2                 | 1                    | 10/11             |                  |
| ALU, branch forms      | -                                                   | +2                | 2                    | +B                | See <sup>2</sup> |

Table 4 AArch32 arithmetic and logical instructions

| Instruction group                | AArch64 instructions                                               | Execution latency | Execution throughput | Used pipelines | Notes            |
|----------------------------------|--------------------------------------------------------------------|-------------------|----------------------|----------------|------------------|
| ALU, basic, include flag setting | ADD{S}, ADC{S}, AND{S}, BIC{S}, EON, EOR, ORN, ORR, SUB{S}, SBC{S} | 1                 | 2                    | 10/11          | -                |
| ALU, extend and/or shift         | ADD{S}, AND{S}, BIC{S}, EON, EOR, ORN, ORR, SUB{S}                 | 2                 | 2                    | 10/11          | See <sup>1</sup> |
| Conditional compare              | CCMN, CCMP                                                         | 1                 | 2                    | 10/11          | -                |
| Conditional select               | CSEL, CSINC, CSINV,<br>CSNEG                                       | 1                 | 2                    | 10/11          | -                |

**Table 5 AArch64 arithmetic and logical instructions** 

<sup>&</sup>lt;sup>1</sup> Late forwarding allows having once-cycle latency for back-to-back instructions with dependency on unshifted operands.

<sup>&</sup>lt;sup>2</sup> Branch forms are possible when the instruction destination register is the *Program Counter* (PC). In this case, an additional branch micro-operation is required, which adds two cycles to latency.

#### 4.4. Move and shift instructions

| Instruction group       | AArch32 instructions                   | Execution latency | Execution throughput | Used pipelines | Notes            |
|-------------------------|----------------------------------------|-------------------|----------------------|----------------|------------------|
| Move, basic             | MOV{S}, MOVW, MOVT, MVN{S}             | 1                 | 2                    | 10/11          | See <sup>3</sup> |
| Move, shift by immed    | ASR{S}, LSL{S}, LSR{S}, ROR{S}, RRX{S} | 1                 | 2                    | 10/11          | -                |
| MVN, shift by immed     | MVN{S}                                 | 2                 | 2                    | 10/11          | -                |
| Move, shift by register | ASR{S}, LSL{S}, LSR{S}, ROR{S}, RRX{S} | 1                 | 2                    | 10/11          | -                |
| MVN, shift by register  | MVN{S}                                 | 2                 | 1                    | 10/11          | -                |
| (Move, branch forms)    | -                                      | +2                | 2                    | +B             | See <sup>4</sup> |

Table 6 AArch32 move and shift instructions

| Instruction group  | AArch64 instructions   | Execution latency | Execution throughput | Used pipelines | Notes            |
|--------------------|------------------------|-------------------|----------------------|----------------|------------------|
| Address generation | ADR, ADRP              | 1                 | 2                    | 10/11          | See <sup>5</sup> |
| Move immed         | MOVN, MOVK, MOVZ       | 1                 | 2                    | 10/11          | See <sup>3</sup> |
| Variable shift     | ASRV, LSLV, LSRV, RORV | 1                 | 2                    | 10/11          | -                |

Table 7 AArch64 move and shift instructions

<sup>&</sup>lt;sup>3</sup> Sequential MOVW/MOVT (AArch32) instruction pairs and some MOVZ/MOVK and MOVK/MOVK (AArch64) instruction pairs can be executed with one-cycle execute latency and four instructions per cycle execution throughput in IO/I1. See IT blocks for more information on the instruction pairs that can be merged.

<sup>&</sup>lt;sup>4</sup> Branch forms are possible when the instruction destination register is the *Program Counter* (PC). In this case, an additional branch micro-operation is required, which adds two cycles to latency.

<sup>&</sup>lt;sup>5</sup> Sequential ADRP/ADD instruction pairs can be executed with one-cycle execute latency and four-instruction-per-cycle execution throughput in IO/I1. See **IT blocks** for more information on the instruction pairs that can be merged.

# 4.5. Saturating and parallel arithmetic instructions

| Instruction group                           | AArch32 instructions                                                        | Execution latency | Execution throughput | Used pipelines | Notes |
|---------------------------------------------|-----------------------------------------------------------------------------|-------------------|----------------------|----------------|-------|
| Parallel arith with exchange, unconditional | SADD16, SADD8,<br>SSUB16, SSUB8,<br>UADD16, UADD8,<br>USUB16, USUB8         | 2                 | 2                    | 10/11          | -     |
| Parallel arith with exchange, conditional   | SADD16, SADD8,<br>SSUB16, SSUB8,<br>UADD16, UADD8,<br>USUB16, USUB8         | 2                 | 2                    | 10/11          | -     |
| Parallel halving arith                      | SASX, SSAX, UASX,<br>USAX                                                   | 2                 | 2                    | 10/11          | -     |
| Parallel halving arith with exchange        | SASX, SSAX, UASX,<br>USAX                                                   | 3                 | 2                    | 10/11          | -     |
| Parallel saturating arith                   | SHADD16, SHADD8,<br>SHSUB16, SHSUB8,<br>UHADD16, UHADD8,<br>UHSUB16, UHSUB8 | 2                 | 2                    | 10/11          | -     |
| Parallel saturating arith with exchange     | SHASX, SHSAX,<br>UHASX, UHSAX                                               | 3                 | 2                    | 10/11          | -     |
| Saturate, basic                             | QADD16, QADD8,<br>QSUB16, QSUB8,<br>UQADD16, UQADD8,<br>UQSUB16, UQSUB8     | 1                 | 2                    | 10/11          | -     |
| Saturate, shift by immed                    | QASX, QSAX, UQASX,<br>UQSAX                                                 | 2                 | 2                    | 10/11          | -     |
| Saturating arith                            | SSAT, SSAT16, USAT,<br>USAT16                                               | 2                 | 2                    | 10/11          | -     |
| Saturating doubling arith                   | SSAT, USAT                                                                  | 3                 | 2                    | 10/11          | -     |
| Parallel arith with exchange, unconditional | QADD, QSUB                                                                  | 2                 | 2                    | 10/11          | -     |
| Parallel arith with exchange, conditional   | QDADD, QDSUB                                                                | 2                 | 2                    | 10/11          | -     |

Table 8 AArch32 saturating and parallel arithmetic instructions

## 4.6. Divide and multiply instructions

| Instruction group           | AArch32 instructions                                                                             | Execution latency | Execution throughput | Used pipelines | Notes                             |
|-----------------------------|--------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------|-----------------------------------|
| Divide                      | SDIV, UDIV                                                                                       | 4 - 12            | 1/12 - 1/4           | I1             | See <sup>6</sup>                  |
| Multiply                    | MUL, SMULBB, SMULBT, SMULTB, SMULTT, SMULWB, SMULWT, SMMUL{R}, SMUAD{X}, SMUSD{X}                | 3                 | 1                    | 10             | -                                 |
| Multiply<br>accumulate      | MLA, MLS, SMLABB, SMLABT, SMLATB, SMLATT, SMLAWB, SMLAWT, SMLAD{X}, SMLSD{X}, SMMLA{R}, SMMLS{R} | 3 (1)             | 1                    | 10/11          | See <sup>7</sup>                  |
| Multiply<br>accumulate long | SMLAL, SMLALBB,<br>SMLALBT, SMLALTB,<br>SMLALTT, SMLALD{X},<br>SMLSLD{X}, UMLAL                  | 4 (2)             | 1/2                  | 10/11          | See <sup>7</sup> and <sup>8</sup> |
| Multiply long               | SMULL, UMULL                                                                                     | 4                 | 1/2                  | 10/11          | See <sup>8</sup>                  |
| (Multiply, setflags forms)  | -                                                                                                | +3                | 1/4 - 1/5            | +11            | See <sup>9</sup>                  |

Table 9 AArch32 divide and multiply instructions

| Instruction group                                                              | AArch64 instructions | Execution latency | Execution throughput | Used pipelines | Notes                                 |
|--------------------------------------------------------------------------------|----------------------|-------------------|----------------------|----------------|---------------------------------------|
| Divide, W-form                                                                 | SDIV, UDIV           | 4 - 12            | 1/12 - 1/4           | I1             | See <sup>6</sup>                      |
| Divide, X-form                                                                 | SDIV, UDIV           | 4 - 20            | 1/20 - 1/4           | I1             |                                       |
| Multiply<br>accumulate, W-<br>form                                             | MADD, MSUB           | 3 (1)             | 1                    | 10+11          | See <sup>7</sup>                      |
| Multiply<br>accumulate, X-<br>form, non-null Rm<br>most significant 32<br>bits | MADD, MSUB           | 5 (3)             | 1/3                  | 10+11          | See <sup>7</sup><br>and <sup>10</sup> |

<sup>&</sup>lt;sup>6</sup> Integer divides are performed using an iterative algorithm and block any subsequent divide operations until they are complete. Early termination is possible depending on the data values.

<sup>&</sup>lt;sup>7</sup> Multiply-accumulate pipelines support late forwarding of accumulate operands from similar micro-operations, allowing a typical sequence of multiply-accumulate micro-operations to issue one every N cycle (accumulate latency N is shown between brackets).

<sup>&</sup>lt;sup>8</sup> Long-form multiplies, which produce two result registers, stall the multiplier pipeline for one extra cycle.

<sup>&</sup>lt;sup>9</sup> Multiplies that set the condition flags require three additional cycles.

<sup>&</sup>lt;sup>10</sup> X-form multiply accumulates stall the multiplier pipeline for two extra cycles, except if the Rm highest 32 bits are zero (four-cycle latency instead of five-cycle latency).

| Instruction group                                                       | AArch64 instructions              | Execution latency | Execution throughput | Used pipelines | Notes             |
|-------------------------------------------------------------------------|-----------------------------------|-------------------|----------------------|----------------|-------------------|
| Multiply<br>accumulate, X-<br>form, null Rm most<br>significant 32 bits | MADD, MSUB                        | 4 (2)             | 1/2                  | 10+11          |                   |
| Multiply accumulate long                                                | SMADDL, SMSUBL,<br>UMADDL, UMSUBL | 3 (1)             | 1                    | 10+11          | See <sup>7</sup>  |
| Multiply high                                                           | SMULH, UMULH                      | 6 (4)             | 1/4                  | 10+11          | See <sup>11</sup> |

Table 10 AArch64 divide and multiply instructions

<sup>-</sup>

<sup>&</sup>lt;sup>11</sup> Multiply-high operations stall the multiplier pipeline for N extra cycles before any other M-type micro-operation can be issued to that pipeline (N is shown between brackets).

## 4.7. Miscellaneous data-processing instructions

| Instruction group                  | AArch32 instructions       | Execution latency | Execution throughput | Used pipelines | Notes             |
|------------------------------------|----------------------------|-------------------|----------------------|----------------|-------------------|
| Bit field extract                  | SBFX, UBFX                 | 1                 | 2                    | 10/11          | -                 |
| Bit field insert/clear             | BFI, BFC                   | 1                 | 2                    | 10/11          | -                 |
| Count leading zeros                | CLZ                        | 2                 | 2                    | 10/11          | -                 |
| Pack halfword                      | РКН                        | 2                 | 2                    | 10/11          | -                 |
| Reverse bits/bytes                 | RBIT, REV, REV16,<br>REVSH | 1                 | 2                    | 10/11          | -                 |
| Select bytes,<br>unconditional     | SEL                        | 1                 | 2                    | 10/11          | -                 |
| Sign/zero extend,<br>normal        | SXTB, SXTH, UXTB, UXTH     | 1                 | 2                    | 10/11          |                   |
| Sign/zero extend, parallel         | SXTB16, UXTB16             | 1                 | 2                    | 10/11          | -                 |
| Sign/zero extend and add, normal   | SXTAB, SXTAH, UXTAB, UXTAH | 2                 | 1                    | 10/11          | See <sup>12</sup> |
| Sign/zero extend and add, parallel | SXTAB16, UXTAB16           | 2                 | 1                    | 10/11          |                   |
| Sum of absolute differences        | USAD8, USADA8              | 3                 | 1                    | 10+11          | -                 |

Table 11 AArch32 miscellaneous data-processing instructions

| Instruction group          | AArch64 instructions       | Execution latency | Execution throughput | Used pipelines | Notes |
|----------------------------|----------------------------|-------------------|----------------------|----------------|-------|
| Bitfield extract, one reg  | EXTR                       | 1                 | 2                    | 10/11          | -     |
| Bitfield extract, two regs | EXTR                       | 2                 | 2                    | 10/11          | -     |
| Bitfield move              | BFM, SBFM, UBFM            | 1                 | 2                    | 10/11          | -     |
| Count leading              | CLS, CLZ                   | 2                 | 2                    | 10/11          | -     |
| Reverse bits/bytes         | RBIT, REV, REV16,<br>REV32 | 1                 | 2                    | 10/11          | -     |

 $<sup>^{\</sup>rm 12}$  Instruction is decoded as two micro-operations.

Table 12 AArch64 miscellaneous data-processing instructions

#### 4.8. Load instructions

Latencies shown in the following table assume that memory access hits in the Level 1 data cache.

#### Notes:

- All forms of load that imply write back of the baser register also require a micro-operation that makes use of the IO/I1 pipeline, which is not shown in the following tables.
- The Cortex-A75 core can return two registers (both X-form and W-form) per cycle, sustained. In a single cycle, it can return four registers (both forms) from a maximum of two micro-operations.
- Load instructions with execution latency of four cycles and returning a single register might expose latency of three cycles if:
  - o It executes in Load/Store unit 0.
  - The consuming instruction is either a data processing instruction or a load or store instruction, which depends on the load instruction for the base address register.

| Instruction group                                         | AArch32 instructions                                        | Execution latency | Execution throughput | Used pipelines | Notes             |
|-----------------------------------------------------------|-------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| Load, immed offset                                        | LDR{T}, LDRB{T},<br>LDRD, LDRH{T},<br>LDRSB{T},<br>LDRSH{T} | 4                 | 2                    | LS             | -                 |
| Load, register offset, plus                               | LDR, LDRB, LDRD,<br>LDRH, LDRSB,<br>LDRSH                   | 4                 | 2                    | LS             | -                 |
| Load, register offset, minus                              | LDR, LDRB, LDRD,<br>LDRH, LDRSB,<br>LDRSH                   | 4                 | 2                    | LS             | -                 |
| Load, scaled register offset, plus, scale by 4/8          | LDR, LDRB                                                   | 4                 | 2                    | LS             | -                 |
| Load, scaled register offset, other                       | LDR, LDRB, LDRH,<br>LDRSB, LDRSH                            | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load, immed pre-indexed                                   | LDR, LDRB, LDRD,<br>LDRH, LDRSB,<br>LDRSH                   | 4                 | 2                    | LS             | -                 |
| Load, register pre-indexed,<br>shift Rm, plus and minus   | LDR, LDRB, LDRH,<br>LDRSB, LDRSH                            | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load, register pre-indexed                                | LDRD                                                        | 4                 | 2                    | LS             | -                 |
| Load, register pre-indexed, cond                          | LDRD                                                        | 4                 | 2                    | LS             | -                 |
| Load, scaled register pre-<br>indexed, plus, scale by 4/8 | LDR, LDRB                                                   | 4                 | 2                    | LS             | -                 |
| Load, scaled register pre-<br>indexed, unshifted          | LDR, LDRB                                                   | 4                 | 2                    | LS             | -                 |

<sup>&</sup>lt;sup>13</sup> These instructions iterate two cycles in the load/store pipeline. Two of these instructions can be dispatched at the same cycle to Load/Store 0 and Load/Store 1, however the sustained throughput is one every other cycle on each LS.

| Instruction group                                 | AArch32 instructions                                        | Execution latency | Execution throughput | Used pipelines | Notes             |
|---------------------------------------------------|-------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| Load, immed post-indexed                          | LDR{T}, LDRB{T},<br>LDRD, LDRH{T},<br>LDRSB{T},<br>LDRSH{T} | 4                 | 2                    | LS             | -                 |
| Load, register post-indexed                       | LDR, LDRB,<br>LDRH{T},<br>LDRSB{T},<br>LDRSH{T}             | 4                 | 2                    | LS             | -                 |
| Load, register post-indexed                       | LDRD                                                        | 4                 | 2                    | LS             | -                 |
| Load, register post-indexed                       | LDRT, LDRBT                                                 | 4                 | 2                    | LS             | -                 |
| Load, scaled register post-<br>indexed            | LDR, LDRB                                                   | 4                 | 2                    | LS             | -                 |
| Load, scaled register post-<br>indexed            | LDRT, LDRBT                                                 | 4                 | 2                    | LS             | -                 |
| Preload,all forms                                 | PLD, PLDW                                                   | 4                 | 1                    | 10             | -                 |
| Load multiple, no writeback, base reg not in list | LDMI A, LDMI B,<br>LDMDA, LDMDB                             | N                 | 2/R                  | LS             | See <sup>14</sup> |
| Load multiple, no writeback, base reg in list     | LDMI A, LDMI B,<br>LDMDA, LDMDB                             | N                 | 2/R                  | LS             |                   |
| Load multiple, writeback                          | LDMI A, LDMI B,<br>LDMDA, LDMDB, POP                        | N                 | 2/R                  | LS             |                   |
| (Load, all branch forms)                          | -                                                           | +1                | -                    | + B            | See <sup>15</sup> |

**Table 13 AArch32 load instructions** 

| Instruction group                   | AArch64 instructions                             | Execution latency | Execution throughput | Used<br>pipelines | Notes |
|-------------------------------------|--------------------------------------------------|-------------------|----------------------|-------------------|-------|
| Load register, literal              | LDR, LDRSW,                                      | 4                 | 2                    | LS                | -     |
| Load register, unscaled immed       | LDUR, LDURB,<br>LDURH, LDURSB,<br>LDURSH, LDURSW | 4                 | 2                    | LS                | -     |
| Load register, immed post-<br>index | LDR, LDRB, LDRH,<br>LDRSB, LDRSH,<br>LDRSW       | 4                 | 2                    | LS                | -     |
| Load register, immed pre-<br>index  | LDR, LDRB, LDRH,<br>LDRSB, LDRSH,<br>LDRSW       | 4                 | 2                    | LS                | -     |

 $<sup>^{14}</sup>$  N is floor((num\_reg+3)/4) and R is floor((num\_reg +1)/2).

<sup>&</sup>lt;sup>15</sup> Branch forms are possible when the instruction destination register is the *Program Counter* (PC). In this case, an additional branch micro-operation is required, which adds one cycle to latency.

| Instruction group                                        | AArch64 instructions                             | Execution latency | Execution throughput | Used pipelines | Notes             |
|----------------------------------------------------------|--------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| Load register, immed unprivileged                        | LDTR, LDTRB,<br>LDTRH, LDTRSB,<br>LDTRSH, LDTRSW | 4                 | 2                    | LS             | -                 |
| Load register, unsigned immed                            | LDR, LDRB, LDRH,<br>LDRSB, LDRSH,<br>LDRSW       | 4                 | 2                    | LS             | -                 |
| Load register, register offset, basic                    | LDR, LDRB, LDRH,<br>LDRSB, LDRSH,<br>LDRSW       | 4                 | 2                    | LS             | -                 |
| Load register, register offset, scale by 4/8             | LDR, LDRSW                                       | 4                 | 2                    | LS             | -                 |
| Load register, register offset, scale by 2               | LDRH, LDRSH                                      | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load register, register offset, extend                   | LDR, LDRB, LDRH,<br>LDRSB, LDRSH,<br>LDRSW       | 4                 | 2                    | LS             | -                 |
| Load register, register offset, extend, scale by 4/8     | LDR, LDRSW                                       | 4                 | 2                    | LS             | -                 |
| Load register, register offset, extend, scale by 2       | LDRH, LDRSH                                      | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load pair, signed immed offset, normal, W-form           | LDP, LDNP                                        | 4                 | 2                    | LS             | -                 |
| Load pair, signed immed offset, normal, X-form           | LDP, LDNP                                        | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load pair, signed immed offset, signed words, base != SP | LDPSW                                            | 4                 | 1                    | LS             | See <sup>16</sup> |
| Load pair, signed immed offset, signed words, base = SP  | LDPSW                                            | 4                 | 1                    | LS             |                   |
| Load pair, immed post-index, normal                      | LDP                                              | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load pair, immed post-index, signed words                | LDPSW                                            | 4                 | 1                    | LS             | See <sup>16</sup> |
| Load pair, immed pre-index,<br>normal                    | LDP                                              | 5                 | 1                    | LS             | See <sup>13</sup> |
| Load pair, immed pre-index, signed words                 | LDPSW                                            | 4                 | 1                    | LS             | See <sup>16</sup> |

\_

<sup>&</sup>lt;sup>16</sup> These instructions are split into two micro-operations which can be sent to both Load/Store units. If both micro-operations are dispatched at the same cycle, then execution latency is four cycles. If only one Load/Store unit is available, then latency is five cycles.

Version 2.0

| Instruction group  | AArch64 instructions | Execution latency | Execution throughput | Used pipelines | Notes |
|--------------------|----------------------|-------------------|----------------------|----------------|-------|
| Preload, all forms | PRFM, PRFUM          | 4                 | 1                    | 10             | -     |

**Table 14 AArch64 load instructions** 

#### 4.9. Store instructions

The following tables describe performance characteristics for standard store instructions. Store micro-operations can issue after their address operands become available and do not need to wait for data operands. Once executed, stores are buffered and committed in the background.

#### Note:

The Cortex-A75 core features two store units for address generation and one store data unit. This is shown in the following tables with the micro-operations throughput provided for both address and data in the Execution throughput column.

| Instruction group                                       | AArch32 instructions              | Execution<br>latency | Execution<br>throughput<br>(Store<br>address/<br>store data) | Used<br>pipelines | Notes             |
|---------------------------------------------------------|-----------------------------------|----------------------|--------------------------------------------------------------|-------------------|-------------------|
| Store, immed offset                                     | STR{T}, STRB{T},<br>STRD, STRH{T} | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register offset, plus                            | STR, STRB, STRD,<br>STRH          | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register offset, minus                           | STR, STRB, STRD,<br>STRH          | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register offset, no shift, plus                  | STR, STRB                         | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, scaled register offset, plus LSL2, LSL3          | STR, STRB                         | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, scaled register offset, other                    | STR, STRB                         | 2                    | 1/1                                                          | LS, D             | See <sup>17</sup> |
| Store, scaled register offset, minus                    | STR, STRB                         | 2                    | 1/1                                                          | LS, D             |                   |
| Store, immed pre-indexed                                | STR, STRB, STRD,<br>STRH          | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register pre-indexed, plus, no shift             | STR, STRB, STRD,<br>STRH          | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register pre-indexed, minus                      | STR, STRB, STRD,<br>STRH          | 2                    | 1/1                                                          | LS, D             | See <sup>17</sup> |
| Store, scaled register pre-<br>indexed, plus LSL2, LSL3 | STR, STRB                         | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, scaled register pre-<br>indexed, other           | STR, STRB                         | 2                    | 1/1                                                          | LS, D             | See <sup>17</sup> |
| Store, immed post-indexed                               | STR{T}, STRB{T},<br>STRD, STRH{T} | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register post-indexed                            | STRH{T}, STRD                     | 1                    | 2/1                                                          | LS, D             | -                 |
| Store, register post-indexed                            | STR{T}, STRB{T}                   | 1                    | 2/1                                                          | LS, D             | -                 |

<sup>&</sup>lt;sup>17</sup> These instructions iterate two cycles in the load/store pipeline. Two of these instructions can be dispatched at the same cycle to Load/Store 0 and Load/Store 1, however the sustained throughput is one every other cycle on each LS.

| Instruction group                       | AArch32 instructions                     | Execution<br>latency | Execution<br>throughput<br>(Store<br>address/<br>store data) | Used<br>pipelines | Notes             |
|-----------------------------------------|------------------------------------------|----------------------|--------------------------------------------------------------|-------------------|-------------------|
| Store, scaled register post-<br>indexed | STR{T}, STRB{T}                          | 1                    | 2/1                                                          | LS, D             | -                 |
| Store multiple, no writeback            | STMI A, STMI B,<br>STMDA, STMDB          | N                    | 1/N                                                          | LS, D             | See <sup>18</sup> |
| Store multiple, writeback               | STMI A, STMI B,<br>STMDA, STMDB,<br>PUSH | N                    | 1/N                                                          | LS, D             |                   |

**Table 15 AArch32 store instructions** 

| Instruction group                                     | AArch64 instructions  | Execution latency | Execution throughput | Used pipelines | Notes             |
|-------------------------------------------------------|-----------------------|-------------------|----------------------|----------------|-------------------|
| Store register, unscaled immed                        | STUR, STURB,<br>STURH | 1                 | 2/1                  | LS, D          | -                 |
| Store register, immed post-index                      | STR, STRB, STRH       | 1                 | 2/1                  | LS, D          | -                 |
| Store register, immed pre-index                       | STR, STRB, STRH       | 1                 | 2/1                  | LS, D          | -                 |
| Store register, immed unprivileged                    | STTR, STTRB,<br>STTRH | 1                 | 2/1                  | LS, D          | -                 |
| Store register, unsigned immed                        | STR, STRB, STRH       | 1                 | 2/1                  | LS, D          | -                 |
| Store register, register offset, basic                | STR, STRB, STRH       | 1                 | 2/1                  | LS, D          | -                 |
| Store register, register offset, scaled by 4/8        | STR                   | 1                 | 2/1                  | LS, D          | -                 |
| Store register, register offset, scaled by 2          | STRH                  | 2                 | 1/1                  | LS, D          | See <sup>17</sup> |
| Store register, register offset, extend               | STR, STRB, STRH       | 1                 | 2/1                  | LS, D          | -                 |
| Store register, register offset, extend, scale by 4/8 | STR                   | 1                 | 2/1                  | LS, D          | -                 |
| Store register, register offset, extend, scale by 2   | STRH                  | 2                 | 1/1                  | LS, D          | See <sup>17</sup> |
| Store pair, immed offset, W-form                      | STP, STNP             | 1                 | 2/1                  | LS, D          | -                 |
| Store pair, immed offset, X-form                      | STP, STNP             | 1                 | 2/1                  | LS, D          | -                 |

<sup>&</sup>lt;sup>18</sup> For store multiple instructions, N=floor((num\_regs+3)/4).

| Instruction group                    | AArch64 instructions | Execution latency | Execution throughput | Used<br>pipelines | Notes |
|--------------------------------------|----------------------|-------------------|----------------------|-------------------|-------|
| Store pair, immed post-index, W-form | STP                  | 1                 | 2/1                  | LS, D             | -     |
| Store pair, immed post-index, X-form | STP                  | 1                 | 2/1                  | LS, D             | -     |
| Store pair, immed pre-index, W-form  | STP                  | 1                 | 2/1                  | LS, D             | -     |
| Store pair, immed pre-index, X-form  | STP                  | 1                 | 2/1                  | LS, D             | 1     |

**Table 16 AArch64 store instructions** 

#### 4.10. Floating-point data processing instructions

| Instruction group                | AArch32 instructions                                                   | Execution latency | Execution throughput | Used pipelines | Notes                                  |
|----------------------------------|------------------------------------------------------------------------|-------------------|----------------------|----------------|----------------------------------------|
| FP absolute value                | VABS                                                                   | 2                 | 2                    | F0/F1          | -                                      |
| FP arith                         | VADD, VSUB                                                             | 3                 | 2                    | F0/F1          | See <sup>19</sup>                      |
| FP compare                       | VCMP, VCMPE                                                            | 4                 | 1                    | F0             | See <sup>20</sup>                      |
| FP compare and write flags       | VCMP, VCMPE<br>followed by VMRS<br>APSR_nzcv, FPSCR                    | 6                 | 1                    | F0             | See <sup>21</sup>                      |
| FP convert                       | VCVT{R}, VCVTB,<br>VCVTT, VCVTA,<br>VCVTM, VCVTN, VCVTP                | 3                 | 1                    | FO             | -                                      |
| FP round to integral             | VRI NTA, VRI NTM,<br>VRI NTN, VRI NTP,<br>VRI NTR, VRI NTX,<br>VRI NTZ | 3                 | 1                    | F0             | -                                      |
| FP divide, H-form                | VDI V                                                                  | 6-8               | 1/4-1/3              | F1             | See <sup>22</sup>                      |
| FP divide, S-form                | VDI V                                                                  | 6-10              | 1/5-1/3              | F1             |                                        |
| FP divide, D-form                | VDI V                                                                  | 6-15              | 1/15-1/6             | F1             |                                        |
| FP max/min                       | VMAXNM, VMI NNM                                                        | 3                 | 2                    | F0/F1          |                                        |
| FP multiply                      | VMUL, VNMUL                                                            | 3                 | 2                    | F0/F1          | See <sup>19</sup><br>and <sup>23</sup> |
| FP multiply non-fused accumulate | VMLA, VMLS, VNMLA,<br>VNMLS                                            | 6 (3)             | 2                    | F0/F1          | See <sup>19</sup><br>and <sup>24</sup> |
| FP multiply fused accumulate     | VFMA, VFMS, VFNMA,<br>VFNMS                                            | 5 (3)             | 2                    | F0/F1          |                                        |

<sup>&</sup>lt;sup>19</sup> FP add and multiply pipelines use 2.5 cycles to calculate the results, which allows 0-cycle forward. Execution latency can reach three only with 0-cycle forward. Similarly, the combined multiply-accumulate pipelines would have one more cycle in execution latency without 0-cycle forward.

<sup>&</sup>lt;sup>20</sup> Latency corresponds to FPSCR flags forward to a VMRS APSR\_nzcv, FPSCR instruction.

<sup>&</sup>lt;sup>21</sup> Latency corresponds to the sequence FCMP, VMRS APSR\_nzcv, FPSCR to a conditional instruction.

<sup>&</sup>lt;sup>22</sup> FP divide and square root operations are performed using an iterative algorithm and block subsequent similar operations to the same pipeline until complete. The minimum execution latency and maximum execution throughput are achieved by power-of-two early termination. In a normal case, the minimum execution latency is 6 for H-form, 8 for S-form, and 13 for D-form, and the maximum execution throughput is 1/3 for H-form, 1/4 for S-form, and 1/13 for D-form.

<sup>&</sup>lt;sup>23</sup> FP multiply-accumulate pipelines support late forwarding of the result from FP multiply micro-operations to the accumulate operands of an FP multiply-accumulate micro-operation. The latter can be issued one cycle after the FP multiply micro-operation is issued.

<sup>&</sup>lt;sup>24</sup> FP multiply-accumulate pipelines support late forwarding of accumulate operands from similar micro-operations, allowing a typical sequence of multiply-accumulate micro-operations to issue one every N cycles (accumulate latency N is shown between brackets).

| Instruction group      | AArch32 instructions              | Execution latency | Execution throughput | Used pipelines | Notes             |
|------------------------|-----------------------------------|-------------------|----------------------|----------------|-------------------|
| FP negate              | VNEG                              | 2                 | 2                    | F0/F1          | -                 |
| FP select              | VSELEQ, VSELGE,<br>VSELGT, VSELVS | 2                 | 2                    | F0/F1          | -                 |
| FP square root, H-form | VSQRT                             | 6-7               | 2/7-1/3              | F1             | See <sup>22</sup> |
| FP square root, S-form | VSQRT                             | 6-11              | 2/11-1/3             | F1             |                   |
| FP square root, D-form | VSQRT                             | 6-18              | 1/18-1/6             | F1             |                   |

Table 17 AArch32 floating-point data processing instructions

| Instruction group      | AArch64 instructions                                                   | Execution latency | Execution throughput | Used pipelines | Notes                               |
|------------------------|------------------------------------------------------------------------|-------------------|----------------------|----------------|-------------------------------------|
| FP absolute value      | FABS                                                                   | 2                 | 2                    | F0/F1          | -                                   |
| FP arithmetic          | FADD, FSUB                                                             | 3                 | 2                    | F0/F1          | See <sup>19</sup>                   |
| FP compare             | FCCMP{E}, FCMP{E}                                                      | 3                 | 1                    | F0             | -                                   |
| FP divide, H-form      | FDI V                                                                  | 6-8               | 1/4-1/3              | F1             | See <sup>22</sup>                   |
| FP divide, S-form      | FDI V                                                                  | 6-10              | 1/5-1/3              | F1             |                                     |
| FP divide, D-form      | FDI V                                                                  | 6-15              | 1/15-1/6             | F1             |                                     |
| FP min/max             | FMI N, FMI NNM, FMAX,<br>FMAXNM                                        | 3                 | 2                    | F0/F1          | -                                   |
| FP multiply            | FMUL, FNMUL                                                            | 3                 | 2                    | F0/F1          | See <sup>19</sup> and <sup>23</sup> |
| FP multiply accumulate | FMADD, FMSUB,<br>FNMADD, FNMSUB                                        | 5 (3)             | 2                    | F0/F1          | See <sup>19</sup> and <sup>24</sup> |
| FP negate              | FNEG                                                                   | 2                 | 2                    | F0/F1          | -                                   |
| FP round to integral   | FRI NTA, FRI NTI,<br>FRI NTM, FRI NTN,<br>FRI NTP, FRI NTX,<br>FRI NTZ | 3                 | 1                    | F0             | -                                   |
| FP select              | FCSEL                                                                  | 2                 | 2                    | F0/F1          | -                                   |
| FP square root, H-form | FSQRT                                                                  | 6-7               | 2/7-1/3              | F1             | See <sup>22</sup>                   |
| FP square root, S-form | FSQRT                                                                  | 6-11              | 2/11-1/3             | F1             |                                     |
| FP square root, D-form | FSQRT                                                                  | 6-18              | 1/18-1/6             | F1             |                                     |

Table 18 AArch64 floating-point data processing instructions

# 4.11. Floating-point miscellaneous instructions

| Instruction group                                         | AArch32 instructions | Execution latency | Execution throughput | Used pipelines | Notes |
|-----------------------------------------------------------|----------------------|-------------------|----------------------|----------------|-------|
| FP move, immed                                            | VMOV                 | 3                 | 2                    | F0/F1          | -     |
| FP move, register                                         | VMOV                 | 3                 | 2                    | F0/F1          | -     |
| FP move, extraction or insertion                          | VMOVX, VI NS         | 3                 | 2                    | F0/F1          | -     |
| FP transfer, vfp to core reg                              | VMOV                 | 3                 | 1                    | F0             | -     |
| FP transfer, core reg to upper or lower half of vfp D-reg | VMOV                 | 4                 | 1                    | LSO, F0/F1     | -     |

Table 19 AArch32 floating-point miscellaneous instructions

| Instruction group                | AArch64 instructions                                                           | Execution latency | Execution throughput | Used pipelines | Notes |
|----------------------------------|--------------------------------------------------------------------------------|-------------------|----------------------|----------------|-------|
| FP transfer, core reg to vfp     | VMOV                                                                           | 4                 | 1                    | LS0            | -     |
| FP convert, from vec to vec reg  | FCVT, FCVTXN                                                                   | 3                 | 1                    | F0             | -     |
| FP convert, from gen to vec reg  | SCVTF, UCVTF                                                                   | 6                 | 1                    | LS0, F0        | -     |
| FP convert, from vec to gen reg  | FCVTAS, FCVTAU, FCVTMS, FCVTMU, FCVTNS, FCVTNU, FCVTPS, FCVTPU, FCVTZS, FCVTZU | 5                 | 1                    | FO             | -     |
| FP move, immed                   | FMOV                                                                           | 3                 | 2                    | F0/F1          | -     |
| FP move, register                | FMOV                                                                           | 3                 | 2                    | F0/F1          | -     |
| FP transfer, from gen to vec reg | FMOV                                                                           | 4                 | 1                    | LS0            | -     |
| FP transfer, from vec to gen reg | FMOV                                                                           | 4                 | 1                    | F0             | -     |

Table 20 AArch64 floating-point miscellaneous instructions

#### 4.12. Floating-point load instructions

The latencies shown assume that memory access hits in the Level 1 data cache. Compared to standard loads, an extra cycle is required to forward results to FP/ASIMD pipelines.

Latencies also assume that 64-bit element loads are 64-bit aligned. If this is not the case, an extra cycle is required.

| Instruction group                   | AArch32 instructions  | Execution latency | Execution throughput | Used pipelines     | Notes             |
|-------------------------------------|-----------------------|-------------------|----------------------|--------------------|-------------------|
| FP load, register,<br>unconditional | VLDR                  | 5                 | 2                    | LSO/LS1            | -                 |
| FP load, register, conditional      | VLDR                  | 5                 | 2                    | LSO/LS1<br>FPO/FP1 | -                 |
| FP load multiple,<br>unconditional  | VLDMI A, VLDMDB, VPOP | 4 + N             | 2/N                  | LSO/LS1            | See <sup>25</sup> |
| FP load multiple,<br>conditional    | VLDMIA, VLDMDB, VPOP  | 4 + N             | 2/N                  | LSO/LS1<br>FPO/FP1 | See <sup>26</sup> |
| (FP load, writeback forms)          | -                     | (1)               | Same as before       | +10/11             | See <sup>27</sup> |

**Table 21AArch32 floating-point load instructions** 

| Instruction group                       | AArch64 instructions | Execution latency | Execution throughput | Used pipelines   | Notes             |
|-----------------------------------------|----------------------|-------------------|----------------------|------------------|-------------------|
| Load vector reg, literal                | LDR                  | 5                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, unscaled immed         | LDUR                 | 5                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, immed post-index       | LDR                  | 5 (1)             | 2                    | LSO/LS1<br>IO/I1 | See <sup>27</sup> |
| Load vector reg, immed pre-index        | LDR                  | 5 (1)             | 2                    | LSO/LS1<br>IO/I1 |                   |
| Load vector reg, unsigned immed         | LDR                  | 5                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, register offset, basic | LDR                  | 5                 | 2                    | LSO/LS1          | -                 |

<sup>&</sup>lt;sup>25</sup> N=num\_regs for Double-precision registers and N=floor((num\_regs+1)/2) for Single-precision registers.

<sup>&</sup>lt;sup>26</sup> This is assuming that the condition is resolved maximum once cycle after the Issue stage.

<sup>&</sup>lt;sup>27</sup> Writeback forms of load instructions require an extra micro-operation to update the base address. This update is typically performed in parallel with or prior to the load micro-operation (update latency is shown between brackets).

| Instruction group                                         | AArch64 instructions | Execution latency | Execution throughput | Used pipelines   | Notes             |
|-----------------------------------------------------------|----------------------|-------------------|----------------------|------------------|-------------------|
| Load vector reg, register offset, scale, S/D-form         | LDR                  | 4                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, register offset, scale, H-form           | LDR                  | 6                 | 1                    | LSO/LS1<br>IO/I1 | -                 |
| Load vector reg, register offset, scale, Q-form           | LDR                  | 7                 | 1                    | LSO/LS1<br>IO/I1 | -                 |
| Load vector reg, register offset, extend                  | LDR                  | 5                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, register offset, extend, scale, S/D-form | LDR                  | 5                 | 2                    | LSO/LS1          | -                 |
| Load vector reg, register offset, extend, scale, H-form   | LDR                  | 6                 | 1                    | LSO/LS1<br>IO/I1 | -                 |
| Load vector reg, register offset, extend, scale, Q-form   | LDR                  | 7                 | 1                    | LSO/LS1<br>IO/I1 | -                 |
| Load vector pair, immed offset, S-form                    | LDP, LDNP            | 5                 | 2                    | L                | -                 |
| Load vector pair, immed offset, D-form                    | LDP, LDNP            | 6                 | 1                    | L                | -                 |
| Load vector pair, immed offset, Q-form                    | LDP, LDNP            | 6                 | 1/2                  | L                | -                 |
| Load vector pair, immed post-index, S-form                | LDP                  | 5 (1)             | 2                    | LSO/LS1<br>IO/I1 | See <sup>27</sup> |
| Load vector pair, immed post-index, D-form                | LDP                  | 6 (1)             | 1                    | LSO/LS1<br>IO/I1 |                   |
| Load vector pair, immed post-index, Q-form                | LDP                  | 6 (1)             | 1/2                  | LSO/LS1<br>IO/I1 |                   |
| Load vector pair, immed pre-index, S-form                 | LDP                  | 5 (1)             | 1                    | LSO/LS1<br>I0/I1 |                   |
| Load vector pair, immed pre-index, D-form                 | LDP                  | 6 (1)             | 1                    | LSO/LS1<br>I0/I1 |                   |
| Load vector pair, immed pre-index, Q-form                 | LDP                  | 6 (1)             | 1/2                  | LSO/LS1<br>IO/I1 |                   |

**Table 22 AArch64 floating-point load instructions** 

## 4.13. Floating-point store instructions

Stores micro-operations can issue after their address operands become available and do not need to wait for data operands. After they are executed, stores are buffered and committed in the background.

| Instruction group           | AArch32 instructions     | Execution latency | Execution throughput | Used pipelines | Notes             |
|-----------------------------|--------------------------|-------------------|----------------------|----------------|-------------------|
| FP store, immed offset      | VSTR                     | 1                 | 2                    | LSO/LS1        | -                 |
| FP store multiple, S-form   | VSTMIA, VSTMDB,<br>VPUSH | N                 | 2/N                  | LSO/LS1        | See <sup>28</sup> |
| FP store multiple, D-form   | VSTMIA, VSTMDB,<br>VPUSH | N                 | 2/N                  | LSO/LS1        | See <sup>29</sup> |
| (FP store, writeback forms) | -                        | (1)               | Same as before       | +10/11         | See <sup>30</sup> |

Table 23 AArch32 floating-point store instructions

| Instruction group                                      | AArch64 instructions | Execution latency | Execution throughput | Used pipelines    | Notes             |
|--------------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------------------|
| Store vector reg, unscaled immed, B/H/S/D-form         | STUR                 | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector reg, unscaled immed, Q-form               | STUR                 | 2                 | 1                    | LSO/LS1           | -                 |
| Store vector reg, immed post-<br>index, B/H/S/D-form   | STR                  | 1 (1)             | 2                    | LSO/LS1,<br>I0/I1 | See <sup>30</sup> |
| Store vector reg, immed post-<br>index, Q-form         | STR                  | 2 (1)             | 1                    | LSO/LS1,<br>IO/I1 |                   |
| Store vector reg, immed pre-<br>index, B/H/S/D-form    | STR                  | 1 (1)             | 2                    | S, IO/I1          |                   |
| Store vector reg, immed pre-<br>index, Q-form          | STR                  | 2 (1)             | 1                    | LSO/LS1           |                   |
| Store vector reg, unsigned immed, B/H/S/D-form         | STR                  | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector reg, unsigned immed, Q-form               | STR                  | 2                 | 1                    | 10/11,<br>LS0/LS1 | -                 |
| Store vector reg, register offset, basic, B/H/S/D-form | STR                  | 1                 | 2                    | LSO/LS1           | -                 |

<sup>&</sup>lt;sup>28</sup> N=floor((num\_regs+1)/2).

<sup>&</sup>lt;sup>29</sup> N=(num\_regs).

<sup>&</sup>lt;sup>30</sup> Writeback forms of store instructions require an extra micro-operation to update the base address. This update is typically performed in parallel with, or prior to, the store micro-operation (address update latency is shown between brackets).

| Instruction group                                          | AArch64 instructions | Execution latency | Execution throughput | Used pipelines    | Notes             |
|------------------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------------------|
| Store vector reg, register offset, basic, Q-form           | STR                  | 2                 | 1                    | LSO/LS1,<br>IO/I1 | -                 |
| Store vector reg, register offset, scale, H-form           | STR                  | 2                 | 1                    | LSO/LS1,<br>IO/I1 | -                 |
| Store vector reg, register offset, scale, S/D-form         | STR                  | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector reg, register offset, scale, Q-form           | STR                  | 2                 | 1                    | LSO/LS1,<br>IO/I1 | -                 |
| Store vector reg, register offset, extend, B/H/S/D-form    | STR                  | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector reg, register offset, extend, Q-form          | STR                  | 2                 | 1                    | LSO/LS1           | -                 |
| Store vector reg, register offset, extend, scale, H-form   | STR                  | 2                 | 1                    | LSO/LS1           | -                 |
| Store vector reg, register offset, extend, scale, S/D-form | STR                  | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector reg, register offset, extend, scale, Q-form   | STR                  | 2                 | 1                    | LSO/LS1,<br>IO/I1 | -                 |
| Store vector pair, immed offset,<br>S-form                 | STP                  | 1                 | 2                    | LSO/LS1           | -                 |
| Store vector pair, immed offset,<br>D-form                 | STP                  | 2                 | 1                    | LSO/LS1           | -                 |
| Store vector pair, immed offset,<br>Q-form                 | STP                  | 2                 | 1/2                  | LSO/LS1,<br>IO/I1 | -                 |
| Store vector pair, immed post-<br>index, S-form            | STP                  | 1 (1)             | 2                    | LSO/LS1,<br>IO/I1 | See <sup>30</sup> |
| Store vector pair, immed post-<br>index, D-form            | STP                  | 2 (1)             | 1                    | LSO/LS1,<br>IO/I1 |                   |
| Store vector pair, immed post-<br>index, Q-form            | STP                  | 2 (1)             | 1/2                  | LSO/LS1,<br>IO/I1 |                   |
| Store vector pair, immed pre-<br>index, S-form             | STP                  | 1 (1)             | 2                    | LSO/LS1,<br>IO/I1 |                   |
| Store vector pair, immed pre-<br>index, D-form             | STP                  | 2 (1)             | 1                    | LSO/LS1,<br>IO/I1 |                   |
| Store vector pair, immed pre-<br>index, Q-form             | STP                  | 2 (1)             | 1/2                  | LSO/LS1,<br>IO/I1 |                   |

**Table 24 AArch64 floating-point store instructions** 

## 4.14. Advanced SIMD integer instructions

| Instruction group                                | AArch32 instructions                                                     | Execution latency | Execution throughput | Used pipelines | Notes             |
|--------------------------------------------------|--------------------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD absolute diff, D-form                      | VABD                                                                     | 3                 | 2                    | F0/F1          | -                 |
| ASIMD absolute diff, Q-form                      | VABD                                                                     | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD absolute diff accum, D-<br>form            | VABA                                                                     | 4 (1)             | 2                    | F0/F1          | See <sup>31</sup> |
| ASIMD absolute diff accum, Q-<br>form            | VABA                                                                     | 4 (1)             | 3/2                  | F0/F1          |                   |
| ASIMD absolute diff accum long                   | VABAL                                                                    | 4 (1)             | 3/2                  | F0/F1          |                   |
| ASIMD absolute diff long                         | VABDL                                                                    | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD arith, basic, D-form                       | VADD, VNEG,<br>VPADD, VSUB                                               | 3                 | 2                    | F0/F1          | -                 |
| ASIMD arith, basic, Q-form                       | VADD, VNEG,<br>VPADD, VSUB                                               | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD arith, basic, long or wide                 | VADDL, VADDW,<br>VSUBL, VSUBW                                            | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD arith, Vector Pairwise<br>Add Long, D-form | VPADDL                                                                   | 3                 | 2                    | F0/F1          | -                 |
| ASIMD arith, Vector Pairwise<br>Add Long, Q-form | VPADDL                                                                   | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD arith, complex, D-form                     | VABS, VHADD,<br>VHSUB, VQABS,<br>VQADD, VQNEG,<br>VQSUB, VRHADD          | 3                 | 2                    | F0/F1          | -                 |
| ASIMD arith, complex, Q-form                     | VABS, VHADD, VHSUB, VQABS, VQADD, VQNEG, VQSUB, VRADDHN, VRHADD, VRSUBHN | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD arith, complex, narrow                     | VADDHN,<br>VRADDHN,<br>VRSUBHN, VSUBHN                                   | 3                 | 2                    | F0/F1          | -                 |
| ASIMD compare, D-form                            | VCEQ, VCGE,<br>VCGT, VCLE,<br>VTST                                       | 3                 | 2                    | F0/F1          | -                 |
| ASIMD compare, Q-form                            | VCEQ, VCGE,<br>VCGT, VCLE,<br>VTST                                       | 3                 | 3/2                  | F0/F1          | -                 |

<sup>&</sup>lt;sup>31</sup> Other accumulate pipelines also support late forwarding of accumulate operands from similar micro-operations, allowing a typical sequence of such micro-operations to issue one every cycle (accumulate latency is shown between brackets).

| Instruction group                                 | AArch32 instructions                     | Execution | Execution throughput | Used      | Notes             |
|---------------------------------------------------|------------------------------------------|-----------|----------------------|-----------|-------------------|
|                                                   |                                          | latency   |                      | pipelines |                   |
| ASIMD logical, D-form                             | VAND, VBIC,<br>VMVN, VORR,<br>VORN, VEOR | 3         | 2                    | F0/F1     | -                 |
| ASIMD logical, Q-form                             | VAND, VBIC,<br>VMVN, VORR,<br>VORN, VEOR | 3         | 3/2                  | F0/F1     | -                 |
| ASIMD max/min, D-form                             | VMAX, VMI N,<br>VPMAX, VPMI N            | 3         | 2                    | F0/F1     | -                 |
| ASIMD max/min, Q-form                             | VMAX, VMI N,<br>VPMAX, VPMI N            | 3         | 3/2                  | F0/F1     | -                 |
| ASIMD multiply, D-form                            | VMUL, VQDMULH,<br>VQRDMULH               | 4         | 1                    | F0        | -                 |
| ASIMD multiply, Q-form                            | VMUL, VQDMULH,<br>VQRDMULH,              | 5         | 1/2                  | FO        | -                 |
| ASIMD multiply accumulate, D-form                 | VMLA, VMLS                               | 4 (1)     | 1                    | F0        | See <sup>32</sup> |
| ASIMD multiply accumulate, Q-form                 | VMLA, VMLS                               | 5 (2)     | 1/2                  | F0        |                   |
| ASIMD multiply accumulate long                    | VMLAL, VMLSL                             | 4 (1)     | 1                    | F0        |                   |
| ASIMD multiply accumulate saturating long         | VQDMLAL,<br>VQDMLSL                      | 4 (2)     | 1                    | F0        |                   |
| ASIMD multiply long                               | VMULL. S,<br>VMULL. I,<br>VQDMULL        | 4         | 1                    | F0        | -                 |
| ASIMD multiply long, polynomial                   | VMULL. P8                                | 3         | 1                    | F0        | -                 |
| ASIMD pairwise add and accumulate                 | VPADAL                                   | 4 (1)     | 1                    | F1        | See <sup>31</sup> |
| ASIMD rounding double multiply accumulate, D-form | VQRDMLAH,<br>VQRDMLSH                    | 4         | 1                    | F0        | -                 |
| ASIMD rounding double multiply accumulate, Q-form | VQRDMLAH,<br>VQRDMLSH                    | 5         | 1/2                  | F0        | -                 |
| ASIMD shift accumulate                            | VSRA, VRSRA                              | 4 (1)     | 1                    | F1        | See <sup>31</sup> |

\_

<sup>&</sup>lt;sup>32</sup> Multiply-accumulate pipelines support late forwarding of accumulate operands from similar micro-operations, allowing a typical sequence of integer multiply-accumulate micro-operations to issue one every cycle or one every other cycle (accumulate latency is shown between brackets, and might be further limited to throughput according to destination register size).

| Instruction group                              | AArch32 instructions                                                | Execution latency | Execution throughput | Used pipelines | Notes |
|------------------------------------------------|---------------------------------------------------------------------|-------------------|----------------------|----------------|-------|
| ASIMD shift by immed, basic                    | VMOVL, VSHL,<br>VSHLL, VSHR,<br>VSHRN                               | 3                 | 1                    | F1             | -     |
| ASIMD shift by immed, complex                  | VQRSHRN, VQRSHRUN, VQSHL{U}, VQSHRN, VQSHRN, VQSHRUN, VRSHR, VRSHRN | 4                 | 1                    | F1             | -     |
| ASIMD shift by immed and insert, basic, D-form | VSLI, VSRI                                                          | 3                 | 1                    | F1             | -     |
| ASIMD shift by immed and insert, basic, Q-form | VSLI, VSRI                                                          | 4                 | 1/2                  | F1             | -     |
| ASIMD shift by register, basic, D-form         | VSHL                                                                | 3                 | 1                    | F1             | -     |
| ASIMD shift by register, basic, Q-form         | VSHL                                                                | 4                 | 1/2                  | F1             | -     |
| ASIMD shift by register, complex,<br>D-form    | VQRSHL, VQSHL,<br>VRSHL                                             | 4                 | 1                    | F1             | -     |
| ASIMD shift by register, complex,<br>Q-form    | VQRSHL, VQSHL,<br>VRSHL                                             | 5                 | 1/2                  | F1             | -     |

#### Table 25 AArch32 advanced SIMD integer instructions

| Instruction group                 | AArch64 instructions  | Execution latency | Execution throughput | Used pipelines | Notes             |
|-----------------------------------|-----------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD absolute diff, D-form       | SABD, UABD            | 3                 | 2                    | F0/F1          | -                 |
| ASIMD absolute diff, Q-form       | SABD, UABD            | 3                 | 2                    | F0/F1          | -                 |
| ASIMD absolute diff accum, D-form | SABA, UABA            | 4 (1)             | 2                    | F0/F1          | See <sup>31</sup> |
| ASIMD absolute diff accum, Q-form | SABA, UABA            | 5 (2)             | 3/2                  | F0/F1          |                   |
| ASIMD absolute diff accum long    | SABAL(2),<br>UABAL(2) | 4 (1)             | 3/2                  | F0/F1          |                   |
| ASIMD absolute diff long          | SABDL, UABDL          | 3                 | 3/2                  | F0/F1          | -                 |

| Instruction group                | AArch64 instructions                                                                 | Execution latency | Execution throughput | Used pipelines | Notes |
|----------------------------------|--------------------------------------------------------------------------------------|-------------------|----------------------|----------------|-------|
| ASIMD arith, basic, D-form       | ABS, ADD, ADDP,<br>NEG, SADDLP,<br>SHADD, SHSUB,<br>SUB, UADDLP,<br>UHADD, UHSUB     | 3                 | 2                    | F0/F1          | -     |
| ASIMD arith, basic, Q-form       | ABS, ADD, ADDP,<br>NEG, SADDLP,<br>SHADD, SHSUB,<br>SUB, UADDLP,<br>UHADD, UHSUB     | 3                 | 3/2                  | F0/F1          | -     |
| ASIMD arith, basic, long or wide | SADDL(2), SADDW(2), SSUBL(2), SSUBW(2), UADDL(2), UADDW(2), USUBL(2), USUBW(2)       | 3                 | 2                    | F0/F1          | -     |
| ASIMD arith, complex, D-form     | SQABS, SQADD,<br>SQNEG, SQSUB,<br>SRHADD, SUQADD,<br>UQADD, UQSUB,<br>URHADD, USQADD | 3                 | 2                    | F0/F1          | -     |
| ASIMD arith, complex, Q-form     | SQABS, SQADD,<br>SQNEG, SQSUB,<br>SRHADD, SUQADD,<br>UQADD, UQSUB,<br>URHADD, USQADD | 3                 | 3/2                  | F0/F1          | -     |
| ASIMD arith, complex, narrow     | ADDHN(2),<br>RADDHN(2),<br>RSUBHN(2),<br>SUBHN(2)                                    | 3                 | 2                    | F0/F1          | -     |
| ASIMD arith, reduce, 4H/4S       | SADDLV, UADDLV                                                                       | 3                 | 1                    | F1             | -     |
| ASIMD arith, reduce, 8B/8H       | SADDLV, UADDLV                                                                       | 6                 | 1                    | F1, F0/F1      | -     |
| ASIMD arith, reduce, 16B         | SADDLV, UADDLV                                                                       | 6                 | 1/2                  | F1             | -     |
| ASIMD compare, D-form            | CMEQ, CMGE,<br>CMGT, CMHI,<br>CMHS, CMLE,<br>CMLT, CMTST                             | 3                 | 2                    | F0/F1          | -     |
| ASIMD compare, Q-form            | CMEQ, CMGE,<br>CMGT, CMHI,<br>CMHS, CMLE,<br>CMLT, CMTST                             | 3                 | 3/2                  | F0/F1          | -     |
| ASIMD logical, D-form            | AND, BIC, EOR,<br>MOV, MVN, ORN,<br>ORR                                              | 3                 | 2                    | F0/F1          | -     |

| Instruction group                                 | AArch64 instructions                                            | Execution | Execution  | Used      | Notes             |
|---------------------------------------------------|-----------------------------------------------------------------|-----------|------------|-----------|-------------------|
|                                                   |                                                                 | latency   | throughput | pipelines |                   |
| ASIMD logical, Q-form                             | AND, BIC, EOR,<br>MOV, MVN, ORN,<br>ORR                         | 3         | 3/2        | F0/F1     | -                 |
| ASIMD max/min, basic, D-form                      | SMAX, SMAXP,<br>SMI N, SMI NP,<br>UMAX, UMAXP,<br>UMI N, UMI NP | 3         | 2          | F0/F1     | -                 |
| ASIMD max/min, basic, Q-form                      | SMAX, SMAXP,<br>SMI N, SMI NP,<br>UMAX, UMAXP,<br>UMI N, UMI NP | 3         | 3/2        | F0/F1     | -                 |
| ASIMD max/min, reduce, 4H/4S                      | SMAXV, SMI NV,<br>UMAXV, UMI NV                                 | 3         | 1          | F1        | -                 |
| ASIMD max/min, reduce, 8B/8H                      | SMAXV, SMI NV,<br>UMAXV, UMI NV                                 | 6         | 1          | F1, F0/F1 | -                 |
| ASIMD max/min, reduce, 16B                        | SMAXV, SMI NV,<br>UMAXV, UMI NV                                 | 6         | 1/2        | F1        | -                 |
| ASIMD multiply, D-form                            | MUL, PMUL,<br>SQDMULH,<br>SQRDMULH                              | 4         | 1          | F0        | -                 |
| ASIMD multiply, Q-form                            | MUL, PMUL,<br>SQDMULH,<br>SQRDMULH                              | 5         | 1/2        | F0        | -                 |
| ASIMD multiply accumulate, D-form                 | MLA, MLS                                                        | 4 (1)     | 1          | F0        | See <sup>32</sup> |
| ASIMD multiply accumulate, Q-form                 | MLA, MLS                                                        | 5 (2)     | 1/2        | F0        |                   |
| ASIMD multiply accumulate long                    | SMLAL(2),<br>SMLSL(2),<br>UMLAL(2),<br>UMLSL(2)                 | 4 (1)     | 1          | F0        |                   |
| ASIMD multiply accumulate saturating long         | SQDMLAL(2),<br>SQDMLSL(2)                                       | 4 (2)     | 1          | F0        |                   |
| ASIMD multiply long                               | SMULL(2),<br>UMULL(2),<br>SQDMULL(2)                            | 4         | 1          | F0        | -                 |
| ASIMD rounding double multiply accumulate, D-form | SQRDMLAH,<br>SQRDMLSH                                           | 4         | 1          | F0        | -                 |

| Instruction group                                 | AArch64 instructions                                                                                                        | Execution latency | Execution throughput | Used pipelines | Notes               |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------|---------------------|
| ASIMD rounding double multiply accumulate, Q-form | SQRDMLAH,<br>SQRDMLSH                                                                                                       | 5                 | 1/2                  | F0             | -                   |
| ASIMD polynomial (8x8) multiply long              | PMULL. 8B,<br>PMULL2. 16B                                                                                                   | 3                 | 1                    | F0             | See <sup>33</sup>   |
| ASIMD pairwise add and accumulate                 | SADALP, UADALP                                                                                                              | 4 (1)             | 1                    | F1             | See <sup>3132</sup> |
| ASIMD shift accumulate                            | SRA, SRSRA,<br>USRA, URSRA                                                                                                  | 4 (1)             | 1                    | F1             |                     |
| ASIMD shift by immed, basic                       | SHL, SHLL(2),<br>SHRN(2), SLI,<br>SRI, SSHLL(2),<br>SSHR, SXTL(2),<br>USHLL(2), USHR,<br>UXTL(2)                            | 3                 | 1                    | F1             | -                   |
| ASIMD shift by immed and insert, basic, D-form    | SLI, SRI                                                                                                                    | 3                 | 1                    | F1             | -                   |
| ASIMD shift by immed and insert, basic, Q-form    | SLI, SRI                                                                                                                    | 4                 | 1/2                  | F1             | -                   |
| ASIMD shift by immed, complex                     | RSHRN(2),<br>SRSHR,<br>SQSHL{U},<br>SQRSHRN(2),<br>SQRSHRUN(2),<br>SQSHRUN(2),<br>URSHR, UQSHL,<br>UQRSHRN(2),<br>UQSHRN(2) | 4                 | 1                    | F1             | -                   |
| ASIMD shift by register, basic,<br>D-form         | SSHL, USHL                                                                                                                  | 3                 | 1                    | F1             | -                   |
| ASIMD shift by register, basic, Q-form            | SSHL, USHL                                                                                                                  | 4                 | 1/2                  | F1             | -                   |
| ASIMD shift by register, complex, D-form          | SRSHL, SQRSHL,<br>SQSHL, URSHL,<br>UQRSHL, UQSHL                                                                            | 4                 | 1                    | F1             | -                   |
| ASIMD shift by register, complex, Q-form          | SRSHL, SQRSHL,<br>SQSHL, URSHL,<br>UQRSHL, UQSHL                                                                            | 5                 | 1/2                  | F1             | -                   |

Table 26 AArch64 advanced SIMD integer instructions

\_

 $<sup>^{33}</sup>$  This category includes instructions of the form PMULL Vd. 8H, Vn. 8B, Vm. 8B and PMULL2 Vd. 8H, Vn. 16B, Vm. 16B.

# 4.15. Advanced SIMD floating-point instructions

| Instruction group                                          | AArch32 instructions                                        | Execution latency | Execution throughput | Used pipelines | Notes             |
|------------------------------------------------------------|-------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD FP absolute value, D-<br>form                        | VABS                                                        | 2                 | 2                    | F0/F1          | -                 |
| ASIMD FP absolute value, Q-<br>form                        | VABS                                                        | 2                 | 3/2                  | F0/F1          | -                 |
| ASIMD FP arith, D-form                                     | VABD, VADD,<br>VPADD, VSUB                                  | 3                 | 2                    | FO/F1          | See <sup>34</sup> |
| ASIMD FP arith, Q-form                                     | VABD, VADD,<br>VSUB                                         | 3                 | 1                    | F0/F1          |                   |
| ASIMD FP compare, D-form                                   | VACGE, VACGT,<br>VACLE, VACLT,<br>VCEQ, VCGE,<br>VCGT, VCLE | 3                 | 2                    | F0/F1          | -                 |
| ASIMD FP compare, Q-form                                   | VACGE, VACGT,<br>VACLE, VACLT,<br>VCEQ, VCGE,<br>VCGT, VCLE | 3                 | 1                    | F0/F1          | -                 |
| ASIMD FP convert, integer, D-<br>form, 16-bit elements     | VCVT, VCVTA,<br>VCVTM, VCVTN,<br>VCVTP                      | 4                 | 1/2                  | F0             | -                 |
| ASIMD FP convert, integer, D-<br>form, non 16-bit elements | VCVT, VCVTA,<br>VCVTM, VCVTN,<br>VCVTP                      | 3                 | 1                    | F0             | -                 |
| ASIMD FP convert, integer, Q-<br>form, 16-bit elements     | VCVT, VCVTA,<br>VCVTM, VCVTN,<br>VCVTP                      | 6                 | 1/4                  | F0             | -                 |
| ASIMD FP convert, integer, Q-<br>form, 32-bit elements     | VCVT, VCVTA,<br>VCVTM, VCVTN,<br>VCVTP                      | 4                 | 1/2                  | F0             | -                 |
| ASIMD FP convert, integer, Q-<br>form, 64-bit elements     | VCVT, VCVTA,<br>VCVTM, VCVTN,<br>VCVTP                      | 3                 | 1                    | F0             | -                 |
| ASIMD FP convert, fixed, D-<br>form, 16-bit elements       | VCVT                                                        | 4                 | 1/2                  | F0             | -                 |
| ASIMD FP convert, fixed, D-<br>form, non-16-bit elements   | VCVT                                                        | 3                 | 1                    | F0             | -                 |
| ASIMD FP convert, fixed, Q-<br>form, 16-bit elements       | VCVT                                                        | 6                 | 1/4                  | F0             | -                 |
| ASIMD FP convert, fixed, Q-<br>form, 32-bit elements       | VCVT                                                        | 4                 | 1/2                  | F0             | -                 |

<sup>&</sup>lt;sup>34</sup> FP add and multiply pipelines uses 2.5 cycles to calculate the results, which allows 0-cycle forward. Execution latency can reach 3 only with 0-cycle forward. Similarly, all other instructions using these pipelines would have a corresponding execution latency increase without 0-cycle forward.

| Instruction group                                             | AArch32 instructions                                       | Execution latency | Execution throughput | Used pipelines | Notes                               |
|---------------------------------------------------------------|------------------------------------------------------------|-------------------|----------------------|----------------|-------------------------------------|
| ASIMD FP convert, fixed, Q-<br>form, 64-bit elements          | VCVT                                                       | 3                 | 1                    | F0             | -                                   |
| ASIMD FP convert, between single-precision and half-precision | VCVT                                                       | 7                 | 1/2                  | F0, F0/F1      | -                                   |
| ASIMD FP max/min, D-form                                      | VMAX, VMI N,<br>VPMAX, VPMI N,<br>VMAXNM, VMI NNM          | 3                 | 2                    | F0/F1          | See <sup>34</sup>                   |
| ASIMD FP max/min, Q-form                                      | VMAX, VMI N,<br>VMAXNM, VMI NNM                            | 3                 | 1                    | F0/F1          |                                     |
| ASIMD FP multiply, D-form                                     | VMUL                                                       | 3                 | 2                    | F0/F1          | See <sup>34</sup>                   |
| ASIMD FP multiply, Q-form                                     | VMUL                                                       | 3                 | 1                    | F0/F1          | and <sup>35</sup>                   |
| ASIMD FP non-fused multiply accumulate, D-form                | VMLA, VMLS                                                 | 6 (3)             | 2                    | FO/F1          | See <sup>34</sup> and <sup>36</sup> |
| ASIMD FP fused multiply accumulate, D-form                    | VFMA, VFMS                                                 | 5 (3)             | 2                    | F0/F1          | =                                   |
| ASIMD FP non-fused multiply accumulate, Q-form                | VMLA, VMLS                                                 | 6 (3)             | 1                    | F0/F1          |                                     |
| ASIMD FP fused multiply accumulate, Q-form                    | VFMA, VFMS                                                 | 5 (3)             | 1                    | F0/F1          |                                     |
| ASIMD FP negate, D-form                                       | VNEG                                                       | 2                 | 2                    | F0/F1          | -                                   |
| ASIMD FP negate, Q-form                                       | VNEG                                                       | 2                 | 3/2                  |                | -                                   |
| ASIMD FP round to integral, D-<br>form, 16-bit elements       | VRI NTA, VRI NTM,<br>VRI NTN, VRI NTP,<br>VRI NTX, VRI NTZ | 4                 | 1/2                  | FO             | -                                   |
| ASIMD FP round to integral, D-<br>form, 32-bit elements       | VRI NTA, VRI NTM,<br>VRI NTN, VRI NTP,<br>VRI NTX, VRI NTZ | 3                 | 1                    | FO             | -                                   |
| ASIMD FP round to integral, Q-form, 16-bit elements           | VRI NTA, VRI NTM,<br>VRI NTN, VRI NTP,<br>VRI NTX, VRI NTZ | 6                 | 1/4                  | F0             | -                                   |
|                                                               |                                                            |                   |                      |                |                                     |

<sup>&</sup>lt;sup>35</sup> ASIMD multiply-accumulate pipelines support late forwarding of the result from ASIMD FP multiply micro-operations to the accumulate operands of an ASIMD FP multiply-accumulate micro-operation. The latter can be issued one cycle after the ASIMD FP multiply micro-operation is issued.

<sup>&</sup>lt;sup>36</sup> ASIMD multiply-accumulate pipelines support late forwarding of accumulate operands from similar micro-operations, allowing a typical sequence of floating-point multiply-accumulate micro-operations to issue one every N cycles (accumulate latency N is shown between brackets).

| Instruction group                                       | AArch32 instructions                                       | Execution latency | Execution throughput | Used<br>pipelines | Notes |
|---------------------------------------------------------|------------------------------------------------------------|-------------------|----------------------|-------------------|-------|
| ASIMD FP round to integral, Q-<br>form, 32-bit elements | VRI NTA, VRI NTM,<br>VRI NTN, VRI NTP,<br>VRI NTX, VRI NTZ | 4                 | 1/2                  | F0                | -     |

Table 27 AArch32 advanced SIMD floating-point instructions

| Instruction group                                      | AArch64 instructions                                                                 | Execution latency | Execution throughput | Used pipelines | Notes             |
|--------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD FP absolute value, D-<br>form                    | FABS                                                                                 | 2                 | 2                    | FO/F1          | -                 |
| ASIMD FP absolute value, Q-<br>form                    | FABS                                                                                 | 2                 | 3/2                  | FO/F1          | -                 |
| ASIMD FP arith, normal, D-form                         | FABD, FADD,<br>FSUB                                                                  | 3                 | 2                    | F0/F1          | See <sup>34</sup> |
| ASIMD FP arith, normal, Q-form                         | FABD, FADD,<br>FSUB                                                                  | 3                 | 1                    | F0/F1          |                   |
| ASIMD FP arith, pairwise, D-<br>form                   | FADDP                                                                                | 3                 | 2                    | FO/F1          |                   |
| ASIMD FP arith, pairwise, Q-form                       | FADDP                                                                                | 5                 | 1                    | FO/F1          |                   |
| ASIMD FP compare, D-form                               | FACGE, FACGT,<br>FCMEQ, FCMGE,<br>FCMGT, FCMLE,<br>FCMLT                             | 3                 | 2                    | F0/F1          | -                 |
| ASIMD FP compare, Q-form                               | FACGE, FACGT,<br>FCMEQ, FCMGE,<br>FCMGT, FCMLE,<br>FCMLT                             | 3                 | 1                    | F0/F1          | -                 |
| ASIMD FP convert, long (F16 to F32)                    | FCVTL(2)                                                                             | 7                 | 1/2                  | F0, F0/F1      | -                 |
| ASIMD FP convert, long (F32 to F64)                    | FCVTL(2)                                                                             | 3                 | 1                    | F0             | -                 |
| ASIMD FP convert, narrow (F32 to F16)                  | FCVTN(2),<br>FCVTXN(2)                                                               | 7                 | 1/2                  | F0, F0/F1      | -                 |
| ASIMD FP convert, narrow (F64 to F32)                  | FCVTN(2),<br>FCVTXN(2)                                                               | 3                 | 1                    | F0             | -                 |
| ASIMD FP convert, other, D-<br>form F32 and Q-form F64 | FCVTAS, VCVTAU, FCVTMS, FCVTMU, FCVTNS, FCVTNU, FCVTPU, FCVTZS, FCVTZU, SCVTF, UCVTF | 3                 | 1                    | F0             | -                 |

| Instruction group                                      | AArch64 instructions                                                                         | Execution latency | Execution throughput | Used pipelines | Notes             |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD FP convert, other, Q-<br>form F32 and D-form F16 | FCVTAS, VCVTAU, FCVTMS, FCVTMU, FCVTNS, FCVTNU, FCVTPS, FCVTPU, FCVTZS, FCVTZU, SCVTF, UCVTF | 4                 | 1/2                  | FO             | -                 |
| ASIMD FP convert, other, Q-<br>form F16                | FCVTAS, VCVTAU, FCVTMS, FCVTMU, FCVTNS, FCVTNU, FCVTPS, FCVTPU, FCVTZS, FCVTZU, SCVTF, UCVTF | 6                 | 1/4                  | F0             | -                 |
| ASIMD FP divide, D-form, F16                           | FDI V                                                                                        | 12-16             | 1/16-1/12            | F1             | See <sup>37</sup> |
| ASIMD FP divide, Q-form, F16                           | FDI V                                                                                        | 24-32             | 1/32-1/24            | F1             | and<br>38         |
| ASIMD FP divide, D-form, F32                           | FDI V                                                                                        | 6-10              | 1/10-1/6             | F1             |                   |
| ASIMD FP divide, Q-form, F32                           | FDI V                                                                                        | 12-20             | 1/20-1/12            | F1             |                   |
| ASIMD FP divide, Q-form, F64                           | FDI V                                                                                        | 6-15              | 1/15-1/6             | F1             |                   |
| ASIMD FP max/min, normal, D-<br>form                   | FMAX, FMAXNM,<br>FMI N, FMI NNM                                                              | 3                 | 2                    | F0/F1          | -                 |
| ASIMD FP max/min, normal, Q-<br>form                   | FMAX, FMAXNM,<br>FMI N, FMI NNM                                                              | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD FP max/min, pairwise,<br>D-form                  | FMAXP, FMAXNMP,<br>FMI NP, FMI NNMP                                                          | 3                 | 2                    | F0/F1          | -                 |
| ASIMD FP max/min, pairwise,<br>Q-form                  | FMAXP, FMAXNMP,<br>FMI NP, FMI NNMP                                                          | 5                 | 1                    | F0/F1          | -                 |
| ASIMD FP max/min, reduce, D-<br>form, F16              | FMAXV, FMAXNMV,<br>FMI NV, FMI NNMV                                                          | 6                 | 2/3                  | F0/F1          | -                 |
| ASIMD FP max/min, reduce, Q-<br>form, F16              | FMAXV, FMAXNMV,<br>FMI NV, FMI NNMV                                                          | 9                 | 1                    | F0/F1          | -                 |
| ASIMD FP max/min, reduce, Q-<br>form, F32              | FMAXV, FMAXNMV,<br>FMI NV, FMI NNMV                                                          | 6                 | 2/3                  | F0/F1          | -                 |
| ASIMD FP multiply, D-form                              | FMUL, FMULX                                                                                  | 3                 | 2                    | F0/F1          | See <sup>34</sup> |
| ASIMD FP multiply, Q-form                              | FMUL, FMULX                                                                                  | 3                 | 1                    | F0/F1          | and<br>35         |

\_

<sup>&</sup>lt;sup>37</sup> ASIMD divide operations are performed using an iterative algorithm and block subsequent similar operations to the same pipeline until complete.

<sup>&</sup>lt;sup>38</sup> FP divide and square root operations are performed using an iterative algorithm and block subsequent similar operations to the same pipeline until complete. Minimum execution latency and maximum execution throughput are achieved by power-of-two early termination. In a normal case, minimum execution latency is 6 for H-form, 8 for S-form, and 13 for D-form. It would also be possible to execute 2 H-form, 2 S-form, or only 1 D-form in parallel.

| Instruction group                            | AArch64 instructions                                                   | Execution latency | Execution throughput | Used pipelines | Notes                    |
|----------------------------------------------|------------------------------------------------------------------------|-------------------|----------------------|----------------|--------------------------|
| ASIMD FP multiply accumulate,<br>D-form      | FMLA, FMLS                                                             | 5 (3)             | 2                    | F0/F1          | See <sup>34</sup><br>and |
| ASIMD FP multiply accumulate,<br>Q-form      | FMLA, FMLS                                                             | 5(3)              | 1                    | F0/F1          | 36                       |
| ASIMD FP negate, D-form                      | FNEG                                                                   | 2                 | 2                    | FO/F1          | -                        |
| ASIMD FP negate, Q-form                      | FNEG                                                                   | 2                 | 3/2                  | F0/F1          | -                        |
| ASIMD FP round, D-form F32<br>and Q-form F64 | FRI NTA, FRI NTI,<br>FRI NTM, FRI NTN,<br>FRI NTP, FRI NTX,<br>FRI NTZ | 3                 | 1                    | FO             | -                        |
| ASIMD FP round, Q-form F32<br>and D-form F16 | FRINTA, FRINTI,<br>FRINTM, FRINTN,<br>FRINTP, FRINTX,<br>FRINTZ        | 4                 | 1/2                  | FO             | -                        |
| ASIMD FP round, Q-form F16                   | FRINTA, FRINTI,<br>FRINTM, FRINTN,<br>FRINTP, FRINTX,<br>FRINTZ        | 6                 | 1/4                  | FO             | -                        |

Table 28 AArch64 advanced SIMD floating-point instructions

## 4.16. Advanced SIMD miscellaneous instructions

| Instruction group                                       | AArch32 instructions | Execution latency | Execution throughput | Used pipelines | Notes             |
|---------------------------------------------------------|----------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD bitwise insert, D-form                            | VBIF, VBIT,<br>VBSL  | 3                 | 2                    | F0/F1          | -                 |
| ASIMD bitwise insert, Q-form                            | VBIF, VBIT,<br>VBSL  | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD count, D-form                                     | VCLS, VCLZ,<br>VCNT  | 3                 | 2                    | F0/F1          | -                 |
| ASIMD count, Q-form                                     | VCLS, VCLZ,<br>VCNT  | 3                 | 3/2                  | F0/F1          | -                 |
| ASIMD duplicate, core reg                               | VDUP                 | 7                 | 1                    | LSO,<br>FO/F1  | -                 |
| ASIMD duplicate, scalar, D-form                         | VDUP                 | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD duplicate, scalar, Q-form                         | VDUP                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD extract, D-form                                   | VEXT                 | 2                 | 2                    | F0/F1          |                   |
| ASIMD extract, Q-form                                   | VEXT                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD move, immed, D-form                               | VMOV                 | 2                 | 2                    | F0/F1          |                   |
| ASIMD move, immed, Q-form                               | VMOV                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD move, register, D-form                            | VMOV                 | 2                 | 2                    | F0/F1          |                   |
| ASIMD move, register, Q-form                            | VMOV                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD move, narrowing                                   | VMOVN                | 2                 | 2                    | F0/F1          | -                 |
| ASIMD move, saturating                                  | VQMOVN,<br>VQMOVUN   | 4                 | 1                    | F1             | -                 |
| ASIMD reciprocal estimate, D-<br>form, 16-bit elements  | VRECPE,<br>VRSQRTE   | 4                 | 1/2                  | F0             | -                 |
| ASIMD reciprocal estimate, D-<br>form, 32-bit elements  | VRECPE,<br>VRSQRTE   | 3                 | 1                    | F0             | -                 |
| ASIMD reciprocal estimate, Q-<br>form, 16-bits elements | VRECPE,<br>VRSQRTE   | 6                 | 1/4                  | F0             | -                 |
| ASIMD reciprocal estimate, Q-form, 32-bits elements     | VRECPE,<br>VRSQRTE   | 4                 | 1/2                  | F0             | -                 |
| ASIMD reciprocal step, D-form                           | VRECPS,<br>VRSQRTS   | 6                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD reciprocal step, Q-form                           | VRECPS,<br>VRSQRTS   | 6                 | 1                    | F0/F1          |                   |

\_

<sup>&</sup>lt;sup>39</sup> FP add and multiply pipelines uses 2.5 cycles to calculate the results, which allows 0-cycle forward. These instructions are treated as multiply-accumulate which uses the FP add and multiply pipelines. Similarly, some permutation instructions can be 0-cycle forward to all permutation modules. Without 0-cycle forward, they would have one more cycle in execution latency.

| Instruction group                              | AArch32 instructions      | Execution latency | Execution throughput | Used pipelines | Notes             |
|------------------------------------------------|---------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD reverse, D-form                          | VREV16,<br>VREV32, VREV64 | 2                 | 2                    | F0/F1          |                   |
| ASIMD reverse, Q-form                          | VREV16,<br>VREV32, VREV64 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD swap, D-form                             | VSWP                      | 2                 | 2                    | F0/F1          |                   |
| ASIMD swap, Q-form                             | VSWP                      | 2                 | 1                    | F0/F1          |                   |
| ASIMD table lookup, 1 reg                      | VTBL, VTBX                | 3                 | 2                    | F0/F1          | -                 |
| ASIMD table lookup, 2 reg                      | VTBL, VTBX                | 3                 | 2                    | F0/F1          | -                 |
| ASIMD table lookup, 3 reg                      | VTBL, VTBX                | 6                 | 2                    | F0/F1          | -                 |
| ASIMD table lookup, 4 reg                      | VTBL, VTBX                | 6                 | 2                    | F0/F1          | -                 |
| ASIMD transfer, scalar to core reg, word       | VMOV                      | 4                 | 1                    | F0             | -                 |
| ASIMD transfer, scalar to core reg, byte/hword | VMOV                      | 4                 | 1                    | F0             | -                 |
| ASIMD transfer, core reg to scalar             | VMOV                      | 7                 | 1                    | LSO,<br>F0/F1  | -                 |
| ASIMD transpose, D-form                        | VTRN                      | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD transpose, Q-form                        | VTRN                      | 2                 | 1                    | F0/F1          |                   |
| ASIMD unzip/zip, D-form                        | VUZP, VZI P               | 2                 | 2                    | F0/F1          |                   |
| ASIMD unzip/zip, Q-form                        | VUZP, VZI P               | 6                 | 2/3                  | F0/F1          |                   |

#### Table 29 AArch32 advanced SIMD miscellaneous instructions

| Instruction group                    | AArch64 instructions | Execution latency | Execution throughput | Used pipelines | Notes             |
|--------------------------------------|----------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD bit reverse, D-form            | RBI T                | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD bit reverse, Q-form            | RBI T                | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD bitwise insert, D-form         | BIF, BIT, BSL        | 3                 | 2                    | F0/F1          | -                 |
| ASIMD bitwise insert, Q-form         | BIF, BIT, BSL        | 3                 | 1                    | F0/F1          | -                 |
| ASIMD count, D-form                  | CLS, CLZ, CNT        | 3                 | 2                    | F0/F1          | -                 |
| ASIMD count, Q-form                  | CLS, CLZ, CNT        | 3                 | 1                    | F0/F1          | -                 |
| ASIMD duplicate, gen reg             | DUP                  | 8                 | 1                    | L, F0/F1       | -                 |
| ASIMD duplicate, element, D-<br>form | DUP                  | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD duplicate, element, Q-<br>form | DUP                  | 2                 | 3/2                  | F0/F1          |                   |

| Instruction group                                      | AArch64 instructions                                 | Execution latency | Execution throughput | Used pipelines | Notes             |
|--------------------------------------------------------|------------------------------------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD extract, D-form                                  | EXT                                                  | 2                 | 2                    | F0/F1          |                   |
| ASIMD extract, Q-form                                  | EXT                                                  | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD extract narrow                                   | XTN                                                  | 3                 | 2                    | F0/F1          | -                 |
| ASIMD extract narrow, saturating                       | SQXTN(2),<br>SQXTUN(2),<br>UQXTN(2)                  | 4                 | 1                    | F1             | -                 |
| ASIMD insert, element to element                       | INS                                                  | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD move, integer immed, D-<br>form                  | MOVI                                                 | 2                 | 2                    | F0/F1          |                   |
| ASIMD move, integer immed, Q-<br>form                  | MOVI                                                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD move, FP immed, D-form                           | FMOV                                                 | 2                 | 2                    | F0/F1          |                   |
| ASIMD move, FP immed, Q-form                           | FMOV                                                 | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD reciprocal estimate, D-<br>form, 16-bit elements | FRECPE,<br>FRECPX,<br>FRSQRTE                        | 4                 | 1/2                  | F0             | -                 |
| ASIMD reciprocal estimate, D-<br>form, 32-bit elements | FRECPE,<br>FRECPX,<br>FRSQRTE,<br>URECPE,<br>URSQRTE | 3                 | 1                    | FO             | -                 |
| ASIMD reciprocal estimate, Q-<br>form, 16-bit elements | FRECPE,<br>FRECPX,<br>FRSQRTE                        | 6                 | 1/4                  | F0             | -                 |
| ASIMD reciprocal estimate, Q-<br>form, 32-bit elements | FRECPE,<br>FRECPX,<br>FRSQRTE,<br>URECPE,<br>URSQRTE | 4                 | 1/2                  | FO             | -                 |
| ASIMD reciprocal estimate, Q-<br>form, 64-bit elements | FRECPE,<br>FRECPX,<br>FRSQRTE                        | 3                 | 1                    | F0             | -                 |
| ASIMD reciprocal step, D-form                          | FRECPS,<br>FRSQRTS                                   | 5                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD reciprocal step, Q-form                          | FRECPS,<br>FRSQRTS                                   | 5                 | 1                    | F0/F1          |                   |
| ASIMD reverse, D-form                                  | REV16, REV32,<br>REV64                               | 2                 | 2                    | F0/F1          |                   |
| ASIMD reverse, Q-form                                  | REV16, REV32,<br>REV64                               | 2                 | 3/2                  | F0/F1          |                   |
| ASIMD table lookup, D-form                             | TBL, TBX                                             | 3xN               |                      | F0/F1          | See <sup>40</sup> |
| ASIMD table lookup, Q-form                             | TBL, TBX                                             | 3xN + 3           |                      | F0/F1          |                   |

 $<sup>^{\</sup>rm 40}$  For table branches (TBL and TBX), N shows the number of registers in the table.

| Instruction group                                 | AArch64 instructions      | Execution latency | Execution throughput | Used pipelines | Notes             |
|---------------------------------------------------|---------------------------|-------------------|----------------------|----------------|-------------------|
| ASIMD transfer, element to gen reg, word or dword | UMOV                      | 4                 | 1                    | F0             | -                 |
| ASIMD transfer, element to gen reg, others        | SMOV, UMOV                | 4                 | 1                    | F0             | -                 |
| ASIMD transfer, gen reg to element                | INS                       | 7                 | 1                    | LSO,<br>FO/F1  | -                 |
| ASIMD transpose, D-form                           | TRN1, TRN2                | 2                 | 2                    | F0/F1          | See <sup>39</sup> |
| ASIMD unzip/zip, D-form                           | UZP1, UZP2,<br>ZIP1, ZIP2 | 2                 | 2                    | F0/F1          |                   |

Table 30 AArch64 advanced SIMD miscellaneous instructions

# 4.17. Advanced SIMD load instructions

Advanced SIMD has a load to use four-cycle latency. The latency numbers shown indicate the worst-case load-use latency from the load data to a dependent instruction. The latencies shown assume the memory access hits in the L1 data cache.

| Instruction group                          | AArch32 instructions | Execution latency | Execution throughput | Used pipelines    | Notes |
|--------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------|
| ASIMD load, 1 element, multiple,<br>1 reg  | VLD1                 | 5                 | 2                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 2 reg     | VLD1                 | 6                 | 1                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 3 reg     | VLD1                 | 6                 | 2/3                  | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple,<br>4 reg  | VLD1                 | 6                 | 1/2                  | LSO/LS1           | -     |
| ASIMD load, 1 element, one lane            | VLD1                 | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 1 element, all lanes           | VLD1                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 2 element, multiple, 2 reg     | VLD2                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 2 element, multiple,<br>4 reg  | VLD2                 | 9                 | 1                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, one lane, size 32   | VLD2                 | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, one lane, size 8/16 | VLD2                 | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, all lanes           | VLD2                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 3 element, multiple, 3 reg     | VLD3                 | 9                 | 1                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 3 element, one lane, size 32   | VLD3                 | 8                 | 1                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, one lane, size 8/16 | VLD3                 | 9                 | 1                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 3 element, all lanes           | VLD3                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 4 element, multiple, 4 reg     | VLD4                 | 9                 | 1                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 4 element, one lane, size 32   | VLD4                 | 8                 | 1                    | LSO/LS1,<br>FO/F1 | -     |

| Instruction group                          | AArch32 instructions | Execution latency | Execution throughput | Used pipelines    | Notes             |
|--------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------------------|
| ASIMD load, 4 element, one lane, size 8/16 | VLD4                 | 9                 | 1                    | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, all lanes           | VLD4                 | 8                 | 1                    | LSO/LS1,<br>FO/F1 | -                 |
| (ASIMD load, writeback form)               | -                    | (1)               | Same as<br>before    | +10/11            | See <sup>41</sup> |

Table 31 AArch32 advanced SIMD load instructions

| Instruction group                                  | AArch64 instructions | Execution latency | Execution throughput | Used pipelines    | Notes |
|----------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------|
| ASIMD load, 1 element, multiple,<br>1 reg, D-form  | LD1                  | 5                 | 2                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple,<br>1 reg, Q-form  | LD1                  | 6                 | 1                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 2 reg, D-form     | LD1                  | 6                 | 1                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 2 reg, Q-form     | LD1                  | 6                 | 1                    | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 3 reg, D-form     | LD1                  | 7                 | 2/3                  | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple, 3 reg, Q-form     | LD1                  | 7                 | 1/3                  | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple,<br>4 reg, D-form  | LD1                  | 6                 | 1/2                  | LSO/LS1           | -     |
| ASIMD load, 1 element, multiple,<br>4 reg, Q-form  | LD1                  | 8                 | 1/4                  | LSO/LS1           | -     |
| ASIMD load, 1 element, one lane, B/H/S             | LD1                  | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 1 element, one lane,<br>D              | LD1                  | 5                 | 2                    | LSO/LS1           | -     |
| ASIMD load, 1 element, all lanes,<br>D-form, B/H/S | LD1R                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |
| ASIMD load, 1 element, all lanes,<br>D-form, D     | LD1R                 | 8                 | 2                    | LSO/LS1,<br>F0/F1 | -     |

<sup>&</sup>lt;sup>41</sup> Writeback forms of load instructions require an extra micro-operation to update the base address. This update is typically performed in parallel with the load micro-operation (update latency is shown between brackets).

| Instruction group                                  | AArch64 instructions | Execution latency | Execution throughput | Used pipelines    | Notes |
|----------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------|
| ASIMD load, 1 element, all lanes,<br>Q-form        | LD1R                 | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, multiple,<br>D-form, B/H/S  | LD2                  | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, multiple,<br>Q-form, B/H/S  | LD2                  | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, multiple,<br>Q-form, D      | LD2                  | 8                 | 2                    | LSO/LS1           | -     |
| ASIMD load, 2 element, one lane, B/H               | LD2                  | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, one lane,                   | LD2                  | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, one lane,                   | LD2                  | 6                 | 1                    | LSO/LS1           | -     |
| ASIMD load, 2 element, all lanes,<br>D-form, B/H/S | LD2R                 | 8                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 2 element, all lanes,<br>D-form, D     | LD2R                 | 5                 | 2                    | LSO/LS1           | -     |
| ASIMD load, 2 element, all lanes,<br>Q-form        | LD2R                 | 9                 | 2                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, multiple,<br>D-form, B/H/S  | LD3                  | 9                 | 1                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, multiple,<br>Q-form, B/H/S  | LD3                  | 10                | 2/3                  | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, multiple,<br>Q-form, D      | LD3                  | 6                 | 2/3                  | LSO/LS1           | -     |
| ASIMD load, 3 element, one lane, B/H               | LD3                  | 9                 | 2/3                  | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, one lane, S                 | LD3                  | 9                 | 1                    | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, one lane,                   | LD3                  | 6                 | 2/3                  | LSO/LS1           | -     |
| ASIMD load, 3 element, all lanes,<br>D-form, B/H/S | LD3R                 | 9                 | 2/3                  | LSO/LS1,<br>FO/F1 | -     |
| ASIMD load, 3 element, all lanes,<br>D-form, D     | LD3R                 | 6                 | 2/3                  | LSO/LS1           | -     |
| ASIMD load, 3 element, all lanes,<br>Q-form, B/H/S | LD3R                 | 10                | 1/2                  | LSO/LS1,<br>FO/F1 | -     |

| Instruction group                                  | AArch64 instructions | Execution latency | Execution throughput | Used pipelines    | Notes             |
|----------------------------------------------------|----------------------|-------------------|----------------------|-------------------|-------------------|
| ASIMD load, 3 element, all lanes,<br>Q-form, D     | LD3R                 | 9                 | 2/3                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, multiple,<br>D-form, B/H/S  | LD4                  | 10                | 1/2                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, multiple,<br>Q-form, B/H/S  | LD4                  | 12                | 1/4                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, multiple,<br>Q-form, D      | LD4                  | 9                 | 1/2                  | LSO/LS1           | -                 |
| ASIMD load, 4 element, one lane, B/H               | LD4                  | 9                 | 1/2                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, one lane, S                 | LD4                  | 9                 | 1                    | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, one lane,<br>D              | LD4                  | 7                 | 1/2                  | LSO/LS1           | -                 |
| ASIMD load, 4 element, all lanes,<br>D-form, B/H/S | LD4R                 | 9                 | 1/2                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, all lanes,<br>D-form, D     | LD4R                 | 7                 | 1/2                  | LSO/LS1           | -                 |
| ASIMD load, 4 element, all lanes,<br>Q-form, B/H/S | LD4R                 | 9                 | 1/2                  | LSO/LS1,<br>FO/F1 | -                 |
| ASIMD load, 4 element, all lanes,<br>Q-form, D     | LD4R                 | 8                 | 1/2                  | LSO/LS1,<br>FO/F1 | -                 |
| (ASIMD load, writeback form)                       | -                    | (1)               | Same as before       | +10/11            | See <sup>41</sup> |

Table 32 AArch64 advanced SIMD load instructions

## 4.18. Advanced SIMD store instructions

Stores micro-operations can issue after their address operands are available and do not need to wait for data operands. After they are executed, stores are buffered and committed in the background.

| Instruction group                           | AArch32 instructions | Execution latency | Execution throughput | Used pipelines     | Notes             |
|---------------------------------------------|----------------------|-------------------|----------------------|--------------------|-------------------|
| ASIMD store, 1 element, multiple, 1 reg     | VST1                 | 1                 | 2                    | LS01,FD            | -                 |
| ASIMD store, 1 element, multiple, 2 reg     | VST1                 | 2                 | 1                    | LS01,FD            | -                 |
| ASIMD store, 1 element, multiple, 3 reg     | VST1                 | 3                 | 2/3                  | LS01,FD            | -                 |
| ASIMD store, 1 element, multiple, 4 reg     | VST1                 | 4                 | 1/2                  | LS01,FD            | -                 |
| ASIMD store, 1 element, one lane            | VST1                 | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 2 element, multiple, 2 reg     | VST2                 | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 2 element, multiple, 4 reg     | VST2                 | 4                 | 1/2                  | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 2 element, one lane            | VST2                 | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 3 element, multiple, 3 reg     | VST3                 | 3                 | 2/3                  | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 3 element, one lane, size 32   | VST3                 | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 3 element, one lane, size 8/16 | VST3                 | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, multiple, 4 reg     | VST4                 | 4                 | 1/2                  | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, one lane, size 32   | VST4                 | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, one lane, size 8/16 | VST4                 | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -                 |
| (ASIMD store, writeback form)               | -                    | -                 | +1                   | +10/11             | See <sup>42</sup> |

Table 33 AArch32 advanced SIMD store instructions

<sup>&</sup>lt;sup>42</sup> Writeback forms of store instructions require an extra micro-operation to update the base address. This update is typically performed in parallel with the store micro-operation (update latency is shown between brackets).

| Instruction group                                  | AArch64 instructions | Execution latency | Execution throughput | Dual-issue         | Notes |
|----------------------------------------------------|----------------------|-------------------|----------------------|--------------------|-------|
| ASIMD store, 1 element, multiple, 1 reg, D-form    | ST1                  | 1                 | 2                    | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple,<br>1 reg, Q-form | ST1                  | 2                 | 1                    | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple, 2 reg, D-form    | ST1                  | 2                 | 1                    | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple, 2 reg, Q-form    | ST1                  | 4                 | 1/2                  | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple, 3 reg, D-form    | ST1                  | 3                 | 2/3                  | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple, 3 reg, Q-form    | ST1                  | 6                 | 1/3                  | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple,<br>4 reg, D-form | ST1                  | 4                 | 1/2                  | LSO/LS1/D          | -     |
| ASIMD store, 1 element, multiple,<br>4 reg, Q-form | ST1                  | 8                 | 1/4                  | LSO/LS1/D          | -     |
| ASIMD store, 1 element, one lane, B/H/S            | ST1                  | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 1 element, one lane, D                | ST1                  | 1                 | 2                    | LSO/LS1/D          | -     |
| ASIMD store, 2 element, multiple,<br>D-form, B/H/S | ST2                  | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 2 element, multiple,<br>Q-form, B/H/S | ST2                  | 4                 | 1/2                  | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 2 element, multiple,<br>Q-form, D     | ST2                  | 1                 | 1                    | LSO/LS1/D          | -     |
| ASIMD store, 2 element, one lane, B/H/S            | ST2                  | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 2 element, one lane, D                | ST2                  | 2                 | 1                    | LSO/LS1/D          | -     |
| ASIMD store, 3 element, multiple,<br>D-form, B/H/S | ST3                  | 3                 | 2/3                  | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 3 element, multiple,<br>Q-form, B/H/S | ST3                  | 6                 | 1/3                  | F0/F1,<br>LS0/1,FD | -     |
| ASIMD store, 3 element, multiple,<br>Q-form, D     | ST3                  | 6                 | 1/3                  | LSO/LS1/D          | -     |
| ASIMD store, 3 element, one lane, B/H              | ST3                  | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -     |

| Instruction group                                  | AArch64 instructions | Execution latency | Execution throughput | Dual-issue         | Notes             |
|----------------------------------------------------|----------------------|-------------------|----------------------|--------------------|-------------------|
| ASIMD store, 3 element, one lane, S                | ST3                  | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 3 element, one lane, D                | ST3                  | 3                 | 2/3                  | LSO/LS1/D          | -                 |
| ASIMD store, 4 element, multiple,<br>D-form, B/H/S | ST4                  | 4                 | 1/2                  | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, multiple,<br>Q-form, B/H/S | ST4                  | 8                 | 1/4                  | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, multiple,<br>Q-form, D     | ST4                  | 8                 | 1/4                  | LSO/LS1/D          | -                 |
| ASIMD store, 4 element, one lane, B/H              | ST4                  | 3                 | 2                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, one lane, S                | ST4                  | 3                 | 1                    | F0/F1,<br>LS0/1,FD | -                 |
| ASIMD store, 4 element, one lane, D                | ST4                  | 4                 | 1/2                  | LSO/LS1/D          | -                 |
| (ASIMD store, writeback form)                      | -                    | (1)               | Same as<br>before    | +10/11             | See <sup>42</sup> |

Table 34 AArch64 advanced SIMD store instructions

# 4.19. Cryptographic Extension

| Instruction group                          | AArch32 instructions               | Execution latency | Execution throughput | Dual-issue | Notes                               |
|--------------------------------------------|------------------------------------|-------------------|----------------------|------------|-------------------------------------|
| Crypto AES ops                             | AESD, AESE,<br>AESIMC, AESMC       | 2                 | 1                    | FO         | See <sup>43</sup> , 44, and 45      |
| Crypto polynomial (64x64)<br>multiply long | VMULL. P64                         | 2                 | 1                    | F0         | See <sup>44</sup> and <sup>45</sup> |
| Crypto SHA1 xor ops                        | SHA1SU0                            | 6                 | 3/2                  | F0/F1      | -                                   |
| Crypto SHA1 fast ops                       | SHA1H, SHA1SU1                     | 2                 | 1                    | F0         |                                     |
| Crypto SHA1 slow ops                       | SHA1C, SHA1M,<br>SHA1P             | 4                 | 1/2                  | F0         | See <sup>44</sup>                   |
| Crypto SHA256 fast ops                     | SHA256SU0                          | 2                 | 1                    | F0         | and <sup>45</sup>                   |
| Crypto SHA256 slow ops                     | SHA256H,<br>SHA256H2,<br>SHA256SU1 | 4                 | 1/2                  | F0         |                                     |

**Table 35 AArch32 Cryptographic Extension instructions** 

| Instruction group                              | AArch64 instructions          | Execution latency | Execution throughput | Dual-issue | Notes                                  |
|------------------------------------------------|-------------------------------|-------------------|----------------------|------------|----------------------------------------|
| Crypto AES ops                                 | AESD, AESE,<br>AESI MC, AESMC | 2                 | 1                    | FO         | See <sup>43</sup> ,  44,  and 45       |
| Crypto polynomial (64x64)<br>multiply long     | PMULL(2)                      | 2                 | 1                    | FO         | See <sup>44</sup> and <sup>45</sup>    |
| Crypto SHA1 xor ops                            | SHA1SU0                       | 6                 | 3/2                  | F0/F1      | -                                      |
| Crypto SHA1 schedule acceleration ops          | SHA1H, SHA1SU1                | 2                 | 1                    | FO         | . 44                                   |
| Crypto SHA1 hash acceleration ops              | SHA1C, SHA1M,<br>SHA1P        | 4                 | 1/2                  | FO         | See <sup>44</sup><br>and <sup>45</sup> |
| Crypto SHA256 schedule acceleration op (1 μορ) | SHA256SU0                     | 2                 | 1                    | F0         |                                        |

<sup>&</sup>lt;sup>43</sup> Adjacent AESE/AESMC instruction pairs and adjacent AESD/AESI MC instruction pairs exhibit the described performance characteristics. See **Special register access** for more information.

<sup>&</sup>lt;sup>44</sup> Cryptographic execution supports late forwarding of the result from a producer micro-operation to a consumer micro-operation. This results in a reduction of one cycle in latency, as seen by the consumer.

<sup>&</sup>lt;sup>45</sup> Some cryptographic instructions use two or four cycles to calculate their results, which allows 0-cycle forward. Without 0-cycle forward, they would have one more cycle in execution latency.

|         | _  | _  |
|---------|----|----|
| Version | 2. | .C |

| Instruction group                               | AArch64 instructions | Execution latency | Execution throughput | Dual-issue | Notes |
|-------------------------------------------------|----------------------|-------------------|----------------------|------------|-------|
| Crypto SHA256 schedule acceleration op (2 μops) | SHA256SU1            | 4                 | 1/2                  | F0         |       |
| Crypto SHA256 hash acceleration ops             | SHA256H,<br>SHA256H2 | 4                 | 1/2                  | F0         |       |

**Table 36 AArch64 Cryptographic Extension instructions** 

#### Version 2.0

# 4.20. CRC

| Instruction group | AArch32 instructions | Execution latency | Execution throughput | Used pipelines | Notes             |
|-------------------|----------------------|-------------------|----------------------|----------------|-------------------|
| CRC checksum ops  | CRC32, CRC32C        | 2                 | 1                    | 10             | See <sup>46</sup> |

#### **Table 37 AArch32 CRC instructions**

| Instruction group | AArch64 instructions | Execution latency | Execution throughput | Used pipelines | Notes             |
|-------------------|----------------------|-------------------|----------------------|----------------|-------------------|
| CRC checksum ops  | CRC32, CRC32C        | 2                 | 1                    | 10             | See <sup>46</sup> |

**Table 38 AArch64 CRC instructions** 

<sup>&</sup>lt;sup>46</sup> CRC execution supports late forwarding of the result from a producer CRC micro-operation to a consumer CRC micro-operation. This results in a reduction of one cycle in latency, as seen by the consumer.

# **5 Special considerations**

## 5.1. Dispatch constraints

Dispatch of micro-operations from the in-order portion to the out-of-order portion of the micro-architecture includes some constraints. It is important to consider these constraints during code generation to maximize the effective dispatch bandwidth and subsequent execution bandwidth of the Cortex-A75 core.

The dispatch stage can process up to eight micro-operations per cycle, with the following limitations on the number of micro-operations of each type that might be simultaneously dispatched:

- Up to two micro-operations using the IO pipelines.
- Up to two micro-operations using the I1 pipelines.
- Up to three micro-operations using the LS pipelines.
- Up to three micro-operations using the FO/F1 pipelines.
- Up to three micro-operations using the Branch pipeline.

If there are more micro-operations available to be dispatched in a given cycle than the constraints above can support, then the micro-operations are dispatched in oldest-to-youngest age order, to the extent allowed by the constraints above.

#### 5.2. Conditional ASIMD

Conditional execution is architecturally possible for some ASIMD instructions in Thumb state using IT blocks. However, this type of encoding is considered abnormal and is not recommended for the Cortex-A75 core. It is likely to perform worse than the equivalent unconditional encodings.

## 5.3. Optimizing memory copy

The Cortex-A75 core features two load/store pipelines able to execute two micro-operations per cycle of either type.

To achieve maximum throughput for memory copy (or similar loops), you must:

- Unroll the loop to include multiple load and store operations per iteration, minimizing the overheads of looping.
- Use discrete, non-writeback forms of load and store instructions (such as LDP and STP), interleaving them so that two load operations and one store operation might be performed each cycle.

The following example shows a recommended instruction sequence for a long memory copy in AArch64 state:

```
Loop_start:
       SUBS
              X2, X2, #192
       LDP
              Q3, Q4, [x1, #0]
              Q5, Q6, [x1, #32]
       LDP
       LDP
              Q7, Q8, [x1, #64]
       STP
              Q3, Q4, [x0, #0]
       STP
              Q5, Q6, [x0, #32]
       STP
              Q7, Q8, [x0, #64]
       LDP
              Q3, Q4, [x1, #96]
       LDP
              Q5, Q6, [x1, #128]
       LDP
              Q7, Q8, [x1, #160]
       STP
              Q3, Q4, [x0, #96]
              Q5, Q6, [x0, #128]
       STP
       STP
              Q7, Q8, [x0, #160]
       ADD
              X1, X1, #192
       ADD
              X0, X0, #192
       BGT
              Loop_start
```

A recommended copy routine for AArch32 would look like the sequence above but would use LDRD/STRD instructions. Avoid load-multiple/store-multiple instruction encodings (such as LDM and STM).

## 5.4. Load/store alignment

The Armv8.2-A architecture allows many types of load and store accesses to be arbitrarily aligned. On the Cortex-A75 core, the following cases reduce bandwidth or incur additional latency:

- Load operations that cross a 64-bit boundary.
- In AArch64, all stores that cross a 128-bit boundary.
- In AArch32, all stores that cross a 64-bit boundary.

## 5.5. AES encryption and decryption

The Cortex-A75 core can issue one AESE, AESMC, AESD, or AESI MC instruction every cycle (fully pipelined) with an execution latency of two cycles. This means encryption or decryption for at least two data chunks should be interleaved for maximum performance:

```
AESE data0, key0
AESMC data1, key0
AESMC data1, data1
AESE data0, key0
AESMC data0, data0
AESMC data0, key1
AESMC data1, key1
AESMC data1, data1
...
```

Pairs of dependent AESE/AESMC or AESD/AESI MC instructions provide higher performance when they are adjacent and in the described order in the program code.

# 5.6. Branch instruction alignment

Branch instruction and branch target instruction alignment and density can affect performance. For best-case performance, consider the following guidelines:

- Avoid placing more than three branch instructions within an aligned 16-byte instruction memory region.
- When possible, a branch and its target should be located within the same 4MB-aligned memory region.
- Consider aligning subroutine entry points and branch targets to 16-byte boundaries, within the bounds of the code-density requirements of the program. This ensures that the subsequent fetch can maximize bandwidth following the taken branch by bringing in all useful instructions.
- For loops which comprise 16 or fewer instruction bytes, it is preferred that the loop is located entirely within a single aligned 16-byte instruction memory region.

# 5.7. Region-based fast forwarding

Forwarding logic in the F0/F1 pipelines is such that it allows optimal latency for the most frequent instruction pairs. These optimized forwarding regions are defined as follows:

• From all FADD, FMUL, and FMLA 32-bit instructions to all FADD, FMUL, and FMLA 32-bit instructions.

- Version 2.0
- From all FADD, FMUL, and FMLA 64-bit instructions to all FADD, FMUL, and FMLA 64-bit instructions.
- From PERM instructions to all FADD, FMUL, or FMLA 32-bit or 64-bit instructions.
- From all CRYPT to all CRYPT instructions (AES and SHA).
- From all PERM and CRYPT2 instructions to all PERM, i ALU, and i SHF instructions.

## **5.8. FPCR self-synchronization**

Programmers and compiler writers should note that writes to the FPCR register are self-synchronizing. This implies that writes to the FPCR register do not need a context synchronizing operation to have a visible effect on subsequent instructions.

### 5.9. Special register access

The Cortex-A75 core performs register renaming for general purpose registers to enable speculative and out-of-order instruction execution. However, most special-purpose registers are not renamed. Instructions that read or write non-renamed registers are subject to one or more of the following additional execution constraints:

Non-speculative execution
 Instructions might only execute non-speculatively.

• In-order execution Instructions must execute in-order with respect to other similar instructions or in some

cases all instructions.

• Flush side-effects Instructions trigger a flush side-effect after executing for synchronization.

The following table shows various special-purpose register read accesses and the associated execution constraints or side-effects.

| Register read | Non-speculative | In-order | Flush side-effect | Notes             |
|---------------|-----------------|----------|-------------------|-------------------|
| APSR          | Yes             | Yes      | No                | See <sup>47</sup> |
| CurrentEL     | No              | Yes      | No                | -                 |
| DAIF          | No              | Yes      | No                | -                 |
| DLR_ELO       | No              | Yes      | No                | -                 |
| DSPSR_EL0     | No              | Yes      | No                | -                 |
| ELR_*         | No              | Yes      | No                | -                 |
| FPCR          | No              | Yes      | No                | -                 |
| FPSCR         | Yes             | Yes      | No                | See <sup>48</sup> |
| FPSR          | Yes             | Yes      | No                |                   |
| NZCV          | No              | No       | No                | See <sup>49</sup> |
| SP_*          | No              | No       | No                |                   |
| SPSel         | No              | Yes      | No                | -                 |
| SPSR_*        | No              | Yes      | No                | -                 |

<sup>&</sup>lt;sup>47</sup> APSR reads must wait for all prior instructions that might set the Q bit to execute and retire.

<sup>&</sup>lt;sup>48</sup> FPSR and FPSCR reads must wait for all prior instructions that might update the status flags to execute and retire.

<sup>&</sup>lt;sup>49</sup> The NZCV and SP registers are fully renamed.

The following table shows various special-purpose register write accesses and the associated execution constraints or side-effects.

| Register write | Non-speculative | In-order | Flush side-effect | Notes                                  |
|----------------|-----------------|----------|-------------------|----------------------------------------|
| APSR           | Yes             | Yes      | No                | See <sup>50</sup>                      |
| DAIF           | Yes             | Yes      | No                | -                                      |
| DLR_ELO        | Yes             | Yes      | No                | -                                      |
| DSPSR_EL0      | Yes             | Yes      | No                | -                                      |
| ELR_*          | Yes             | Yes      | No                | -                                      |
| FPCR           | Yes             | Yes      | Maybe             | See <sup>51</sup>                      |
| FPSCR          | Yes             | Yes      | Maybe             | See <sup>51</sup><br>and <sup>52</sup> |
| FPSR           | Yes             | Yes      | No                | See <sup>52</sup>                      |
| NZCV           | No              | No       | No                | See <sup>49</sup>                      |
| SP_*           | No              | No       | No                |                                        |
| SPSel          | Yes             | Yes      | Yes               | -                                      |
| SPSR_*         | Yes             | Yes      | No                | -                                      |

Table 40 Special-purpose register write accesses

#### 5.10. IT blocks

The Armv8-A architecture performance deprecates some uses of the IT instruction in such a way that software might be written using multiple naïve single instruction IT blocks. Instead, it is preferred that software generates multi-instruction IT blocks.

<sup>&</sup>lt;sup>50</sup> APSR writes that set the Q bit introduce a barrier which prevents subsequent instructions from executing until the write completes.

<sup>&</sup>lt;sup>51</sup> If the FPCR or FPSCR write is predicted to change the control field values, then it introduces a barrier which prevents subsequent instructions from executing. If the FPCR or FPSCR write is not predicted to change the control field values, then it executes without a barrier but triggers a flush if the values change.

<sup>&</sup>lt;sup>52</sup> If another FPSR or FPSCR write is still pending, then FPSR and FPSCR writes must stall at dispatch.