

# Arm<sup>®</sup> CoreLink<sup>™</sup> CMN-600AE Coherent Mesh Network

# **Software Developer Errata Notice**

Date of issue: 07-Oct-2022

Non-Confidential

Copyright  $^{\circledR}$  2020-2022 Arm  $^{\circledR}$  Limited (or its affiliates). All rights

eserved.

This document contains all known errata since the rOpO release of the product.

Document version: v8.0

Document ID: SDEN-1464232



# Non-confidential proprietary notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with <sup>®</sup> or <sup>™</sup> are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at <a href="https://www.arm.com/company/policies/trademarks">https://www.arm.com/company/policies/trademarks</a>.

Copyright  $^{\tiny{\textcircled{\tiny 0}}}$  2020-2022 Arm  $^{\tiny{\textcircled{\tiny 0}}}$  Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

(LES-PRE-20349)

# Confidentiality status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Unrestricted Access is an Arm internal classification.

### Feedback

Arm welcomes feedback on this product and its documentation. To provide feedback on  $Arm^{\&}$  CoreLink<sup>m</sup> CMN-600AE Coherent Mesh Network, create a ticket on **https://support.developer.arm.com**.

To provide feedback on the document, fill the following survey: <a href="https://developer.arm.com/documentation-feedback-survey">https://developer.arm.com/documentation-feedback-survey</a>.

# Inclusive language commitment

Arm values inclusive communities. Arm recognizes that we and our industry have used language that can be offensive. Arm strives to lead the industry and create change.

If you find offensive language in this document, please email terms@arm.com.

# **Contents**

| Introduction       |                                                                                                | 5  |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------|----|--|--|--|--|--|
| Scope              |                                                                                                | 5  |  |  |  |  |  |
| Categorization     | of errata                                                                                      | 5  |  |  |  |  |  |
| Change Control     |                                                                                                | 6  |  |  |  |  |  |
| Errata summary ta  | able                                                                                           | 7  |  |  |  |  |  |
| Errata description | s                                                                                              | 8  |  |  |  |  |  |
| Category A         |                                                                                                | 8  |  |  |  |  |  |
| Category A (rare)  |                                                                                                |    |  |  |  |  |  |
| Category B         |                                                                                                | 9  |  |  |  |  |  |
| 2134907            | PCIe write ordering might not be maintained for writes that target a remote chip               | 9  |  |  |  |  |  |
| 2419818            | Accesses from RNs to RNI/RND/CXRH MPU registers permitted when APB Access Override is disabled | 10 |  |  |  |  |  |
| 1935203            | SECC error on ABF operation can cause coherency failures for other memory addresses            | 11 |  |  |  |  |  |
| Category B (ra     | re)                                                                                            | 12 |  |  |  |  |  |
| Category C         |                                                                                                | 13 |  |  |  |  |  |
| 2741288            | RAS HN-I and SBSX ERRGSR registers do not capture correct device instance information          | 13 |  |  |  |  |  |

# Introduction

# Scope

This document describes errata categorized by level of severity. Each description includes:

- The current status of the erratum.
- Where the implementation deviates from the specification and the conditions required for erroneous behavior to occur.
- The implications of the erratum with respect to typical applications.
- The application and limitations of a workaround where possible.

# Categorization of errata

Errata are split into three levels of severity and further qualified as common or rare:

| Category A        | A critical error. No workaround is available or workarounds are impactful. The error is likely to be common for many systems and applications.                                                       |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Category A (Rare) | A critical error. No workaround is available or workarounds are impactful. The error is likely to be rare for most systems and applications. Rare is determined by analysis, verification and usage. |
| Category B        | A significant error or a critical error with an acceptable workaround. The error is likely to be common for many systems and applications.                                                           |
| Category B (Rare) | A significant error or a critical error with an acceptable workaround. The error is likely to be rare for most systems and applications. Rare is determined by analysis, verification and usage.     |
|                   |                                                                                                                                                                                                      |

# **Change Control**

Errata are listed in this section if they are new to the document, or marked as "updated" if there has been any change to the erratum text. Fixed errata are not shown as updated unless the erratum text has changed. The **errata summary table** identifies errata that have been fixed in each product revision.

07-Oct-2022: Changes in document version v8.0

| ID      | Status | Area       | Category   | Summary                                                                               |  |
|---------|--------|------------|------------|---------------------------------------------------------------------------------------|--|
| 2741288 | New    | Programmer | Category C | RAS HN-I and SBSX ERRGSR registers do not capture correct device instance information |  |

21-Jan-2022: Changes in document version v7.0

| ID     | Status |            | Category   | Summary                                                                                        |  |
|--------|--------|------------|------------|------------------------------------------------------------------------------------------------|--|
| 241981 | 8 New  | Programmer | Category B | Accesses from RNs to RNI/RND/CXRH MPU registers permitted when APB Access Override is disabled |  |

#### 21-Sep-2021: Changes in document version v6.0

No new or updated errata in this document version.

26-Apr-2021: Changes in document version v5.0

| ID      | Status | Area       | Category   | Summary                                                                          |  |
|---------|--------|------------|------------|----------------------------------------------------------------------------------|--|
| 2134907 | New    | Programmer | Category B | PCIe write ordering might not be maintained for writes that target a remote chip |  |

16-Sep-2020: Changes in document version v4.0

| I | ID      | Status | Area       | Category   | Summary                                                                             |  |
|---|---------|--------|------------|------------|-------------------------------------------------------------------------------------|--|
|   | 1935203 | New    | Programmer | Category B | SECC error on ABF operation can cause coherency failures for other memory addresses |  |

### 30-Apr-2020: Changes in document version v3.0

No new or updated errata in this document version.

#### 20-Nov-2019: Changes in document version v2.0

No new or updated errata in this document version.

#### 13-Jun-2019: Changes in document version v1.0

No errata in this document version.

# Errata summary table

The errata associated with this product affect the product versions described in the following table.

| ID      | Area       | Category   | Summary                                                                                                 | Found in versions | Fixed in version |
|---------|------------|------------|---------------------------------------------------------------------------------------------------------|-------------------|------------------|
| 2134907 | Programmer | Category B | PCIe write ordering might not be maintained for writes that target a remote chip                        | r0p0, r1p0        | Open             |
| 2419818 | Programmer | Category B | Accesses from RNs to<br>RNI/RND/CXRH MPU registers<br>permitted when APB Access<br>Override is disabled | r0p0, r1p0        | Open             |
| 1935203 | Programmer | Category B | SECC error on ABF operation can cause coherency failures for other memory addresses                     | r0p0, r1p0        | Open             |
| 2741288 | Programmer | Category C | RAS HN-I and SBSX ERRGSR registers do not capture correct device instance information                   | r0p0, r1p0        | Open             |

# **Errata descriptions**

# Category A

There are no errata in this category.

# Category A (rare)

There are no errata in this category.

# Category B

### 2134907

# PCIe write ordering might not be maintained for writes that target a remote chip

#### **Status**

Fault Type: Programmer Category B Fault Status: Present in r0p0, r1p0. Open.

## Description

Two same-**AxID** writes from a PCle Root Complex (RC) that target a remote chip might be reordered, resulting in a PCle Ordered Write Observation (OWO) violation.

## **Configurations Affected**

Any multi-chip CML configuration where a CXG is the target for PCle write traffic.

### **Conditions**

Both of the following conditions must be met for the erratum to exist:

- PCle write traffic must target CXG (cross-chip traffic).
- RN SAM target type must be programmed to CXRA.

## **Implications**

PCIe ordering violation which might result in data corruption.

### Workaround

Set the RN SAM memory region target type to HN-I for the memory region that is targeted by PCIe writes to CXG. This setting has the following effects:

- All writes (WriteNoSnp/WriteUniq/WriteUniqStash) are changed to Non-cacheable WriteNoSnp.
- All reads (RDONCE/ROMI/ROCI) are changed to Non-cacheable ReadNoSnp.
- Reads and writes will still look up the SF and SLC on remote HN-F but will not allocate a line in SLC on a miss.
- Performance implications:
  - o Ordered PCIe writes targeting CXG have lower bandwidth since OWO ordering is maintained.
  - Allocating PCle reads and writes will not allocate in remote SLC.

### 2419818

# Accesses from RNs to RNI/RND/CXRH MPU registers permitted when APB Access Override is disabled

### **Status**

Fault Type: Programmer Category B

Fault Status: Present in r0p0, r1p0 versions. Open.

## Description

Per specification, when APB Access Override is disabled (FMU Control Register por\_fmu\_por\_fmu\_ctl, bit[3] = 0), read and write accesses from the RNs to the MPU, FDC and FMU configuration registers are not permitted. RN\* reads should return all zeros with no error indication and writes should be silently dropped.

This erratum permits RNs to have unrestricted access to RN-I, RN-D and CXRH MPU registers.

## Configurations affected

All configurations.

### **Conditions**

APB Access Override is disabled (FMU Control Register por\_fmu\_por\_fmu\_ctl, bit[3] = 0).

## **Implications**

Non-secure software running on RNs could illegally access RN-I, RN-D and CXRH MPU registers.

### Workaround

Disallow RN\* read and write access to the RN-I, RN-D and CXRH MPU configuration address regions. This is done by programming MPUs in XP (for RN-Fs), RN-I, RN-D and CXRH.

### 1935203

# SECC error on ABF operation can cause coherency failures for other memory addresses

### **Status**

Fault Type: Programmer Category B

Fault Status: Present in r0p0 and r1p0 versions. Open.

## Description

CMN-600AE supports Address Based Flush (ABF) where upper and lower system addresses can be programmed and then request hardware-based engine to flush out that address range from all System Level Caches (SLC). This ABF state machine works in the presence of other memory requests.

Single-bit ECC errors on the ABF accesses can corrupt the CMN Snoop Filter state, and result in coherency failures for other unrelated memory addresses.

## **Configurations Affected**

Any configuration of CMN-600AE where ABF is used.

### **Conditions**

This bug appears when the following three conditions occur:

- SLC address from flush set/way is outside ABF programmed range AND
- SLC Tag read has single bit ECC error AND
- There is independent request in pipeline N cycles ahead of ABF request (where N is SLC TAG RAM LATENCY)

In this case, ABF request corrupts SF vector for independent request that's ahead of ABF causing coherency failure.

## **Implications**

The ABF flush sequence can cause coherency fails for unrelated memory addresses during the sequence.

### WorkAround

Use the CMN power management features to flush the SLC, flushes the full SLC contents vs. the upper/lower range.

# Category B (rare)

There are no errata in this category.

# Category C

### 2741288

RAS HN-I and SBSX ERRGSR registers do not capture correct device instance information

#### **Status**

Affects: CMN-600AE

Fault Type: Programmer Category C Fault Status: rOpO, r1pO. Open.

### Description

The CMN Error Group Status Registers (ERRGSR) capture device instance error information for RAS events. The registers indicate the device instance within a device group. The registers are not updated correctly for the HN-I and SBSX device groups, so cannot be used to determine the device instances for RAS events.

## **Configurations Affected**

All CMN-600AE configurations that use RAS error logging.

### **Conditions**

A RAS event triggered by an HN-I or SBSX device.

## **Implications**

Software cannot use the HN-I or SBSX ERRGSR registers.

### Workaround

The RAS handler must read the individual HN-I and SBSX instance RAS logging registers when RAS interrupts occur.