

# **Arm®** Architecture Reference Manual for A-profile architecture

# Known issues in Issue H.a

Non-Confidential

Issue 05

Copyright © 2020, 2022 Arm Limited (or its affiliates). 102105\_H.a\_05\_en All rights reserved.

tes). 102105\_H.a\_05\_en



# Arm<sup>®</sup> Architecture Reference Manual for A-profile architecture **Known issues in Issue H.a**

Copyright © 2020, 2022 Arm Limited (or its affiliates). All rights reserved.

#### Release information

#### **Document history**

| Issue      | Date        | Confidentiality      | Change                                                                                |
|------------|-------------|----------------------|---------------------------------------------------------------------------------------|
| F.c-       | 18 December | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue F.c, as of 18 December 2020 |
| 04         | 2020        | Confidential         |                                                                                       |
| G.b-       | 31 January  | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue G.b, as of 7 January 2022   |
| 05         | 2022        | Confidential         |                                                                                       |
| H.a-       | 31 January  | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 7 January 2022   |
| 00         | 2022        | Confidential         |                                                                                       |
| H.a-       | 28 February | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 18 February 2022 |
| 01         | 2022        | Confidential         |                                                                                       |
| H.a-       | 31 March    | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 18 March 2022    |
| 02         | 2022        | Confidential         |                                                                                       |
| H.a-       | 29 April    | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 22 April 2022    |
| 03         | 2022        | Confidential         |                                                                                       |
| H.a-<br>04 | 31 May 2022 | Non-<br>Confidential | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 20 May 2022      |
| H.a-       | 30 June     | Non-                 | Known Issues in Arm® Architecture Reference Manual, Issue H.a, as of 17 June 2022     |
| 05         | 2022        | Confidential         |                                                                                       |

# **Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at https://www.arm.com/company/policies/trademarks.

Copyright © 2020, 2022 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

(LES-PRE-20349)

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

#### **Product Status**

The information in this document is Final, that is for a developed product.

#### **Feedback**

Arm® welcomes feedback on this product and its documentation. To provide feedback on the product, create a ticket on https://support.developer.arm.com

To provide feedback on the document, fill the following survey: https://developer.arm.com/documentation-feedback-survey.

# Inclusive language commitment

Arm values inclusive communities. Arm recognizes that we and our industry have used language that can be offensive. Arm strives to lead the industry and create change.

We believe that this document contains no offensive language. To report offensive language in this document, email terms@arm.com.

# **Contents**

| 1 Introduction         | 9  |
|------------------------|----|
| 1.1 Conventions        | 9  |
| 1.2 Additional reading | 1C |
| 1.3 Other information  | 1C |
|                        |    |
| 2 Known issues         |    |
| 2.1 D14559             |    |
| 2.2 D15075             |    |
| 2.3 R16350             | 12 |
| 2.4 D17015             | 12 |
| 2.5 D17065             | 12 |
| 2.6 D17119             | 13 |
| 2.7 C17811             | 13 |
| 2.8 D18179             | 14 |
| 2.9 D18199             | 16 |
| 2.10 D18206            | 17 |
| 2.11 D18305            | 18 |
| 2.12 D18354            | 18 |
| 2.13 C18405            | 18 |
| 2.14 C18433            | 19 |
| 2.15 D18456            | 19 |
| 2.16 D18465            | 21 |
| 2.17 E18471            | 21 |
| 2.18 R18485            | 22 |
| 2.19 D18520            | 22 |
| 2.20 D18530            | 22 |
| 2.21 D18557            | 23 |
| 2.22 C18578            | 23 |
| 2.23 R18641            | 24 |
| 2.24 E18645            |    |
| 2.25 D18685            |    |
| 2.26 D18689            | 28 |

| 2.27 D18698 | 29 |
|-------------|----|
| 2.28 C18700 | 29 |
| 2.29 C18704 | 3C |
| 2.30 D18705 | 3C |
| 2.31 D18712 | 31 |
| 2.32 E18715 | 31 |
| 2.33 C18720 | 32 |
| 2.34 R18721 | 32 |
| 2.35 D18731 | 33 |
| 2.36 C18732 | 35 |
| 2.37 D18735 | 35 |
| 2.38 D18736 | 35 |
| 2.39 C18738 | 37 |
| 2.40 D18739 | 38 |
| 2.41 D18741 | 38 |
| 2.42 D18742 | 39 |
| 2.43 R18746 | 39 |
| 2.44 D18764 | 39 |
| 2.45 R18765 | 40 |
| 2.46 D18773 | 41 |
| 2.47 D18775 | 41 |
| 2.48 D18776 | 42 |
| 2.49 D18781 | 43 |
| 2.50 R18784 | 43 |
| 2.51 D18788 | 43 |
| 2.52 D18791 | 44 |
| 2.53 D18794 | 44 |
| 2.54 D18795 | 45 |
| 2.55 D18797 | 46 |
| 2.56 C18798 | 46 |
| 2.57 D18800 | 47 |
| 2.58 D18802 | 48 |
| 2.59 C18805 | 49 |
| 2.60 D18812 | 49 |
| 2.61 D18815 | 49 |
| 2.62 D18816 | 50 |

| 2.63 | 3 D18825            | 51 |
|------|---------------------|----|
| 2.64 | D18829              | 51 |
| 2.65 | R18832              | 51 |
| 2.66 | C18836              | 51 |
| 2.67 | <sup>7</sup> D18838 | 52 |
| 2.68 | 3 C18842            | 52 |
| 2.69 | C18843              | 53 |
| 2.70 | ) D18853            | 53 |
| 2.71 | D18876              | 54 |
| 2.72 | 2 D18880            | 56 |
| 2.73 | R18907              | 56 |
| 2.74 | D18914              | 56 |
| 2.75 | C18919              | 56 |
| 2.76 | D18924              | 58 |
| 2.77 | 7 D18926            | 63 |
| 2.78 | 3 D18933            | 63 |
| 2.79 | D18939              | 64 |
| 2.80 | D18948              | 64 |
| 2.81 | D18951              | 66 |
| 2.82 | D18981              | 66 |
| 2.83 | 3 D18985            | 66 |
| 2.84 | D18986              | 67 |
| 2.85 | 5 D18990            | 67 |
| 2.86 | D18992              | 68 |
| 2.87 | 7 C18996            | 68 |
| 2.88 | 3 C19002            | 69 |
| 2.89 | D19012              | 69 |
| 2.90 | C19017              | 7C |
| 2.91 | D19026              | 7C |
| 2.92 | 2 D19036            | 71 |
| 2.93 | 3 D19037            | 71 |
| 2.94 | C19047              | 72 |
| 2.95 | 5 D19049            | 72 |
| 2.96 | C19051              | 73 |
| 2.97 | 7 D19068            | 73 |
| 2 98 | R D19077            | 74 |

| 2.99 D19093              | 74 |
|--------------------------|----|
| 2.100 C19099             | 75 |
| 2.101 D19121             | 76 |
| 2.102 C19125             | 76 |
| 2.103 D19129             | 77 |
| 2.104 C19147             | 77 |
| 2.105 D19162             | 78 |
| 2.106 D19166             | 79 |
| 2.107 D19169             | 79 |
| 2.108 D19201             | 80 |
| 2.109 D19234             | 81 |
| 2.110 C19236             | 81 |
| 2.111 D19237             | 81 |
| 2.112 D19265             | 82 |
| 2.113 D19267             | 83 |
| 2.114 D19294             | 83 |
| 2.115 R19359             | 84 |
| 2.116 D19372             | 85 |
| 2.117 D19378             | 85 |
| 2.118 D19410             | 86 |
| 2.119 D19420             | 86 |
| 2.120 D19452             | 87 |
| 2.121 D19502             | 87 |
| 2.122 D19503             | 88 |
| 2.123 D19560             | 90 |
| 2.124 D447: SVE2         | 90 |
| 2.125 D449: SVE2         | 91 |
| 2.126 D1298: Armv9 Debug | 91 |
| 2.127 C1378: Armv9 Debug | 92 |
| 2.128 D1406: Armv9 Debug | 92 |
| 2.129 D1445: Armv9 Debug | 93 |

# 1 Introduction

## 1.1 Conventions

The following subsections describe conventions used in Arm documents.

#### Glossary

The Arm Glossary is a list of terms used in Arm documentation, together with definitions for those terms. The Arm Glossary does not contain terms that are industry standard unless the Arm meaning differs from the generally accepted meaning.

See the Arm® Glossary for more information: developer.arm.com/glossary.

#### Typographic conventions

Arm documentation uses typographical conventions to convey specific meaning.

| Convention                 | Use                                                                                                                                                                    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| italic                     | Citations.                                                                                                                                                             |
| bold                       | Interface elements, such as menu names.                                                                                                                                |
|                            | Signal names.                                                                                                                                                          |
|                            | Terms in descriptive lists, where appropriate.                                                                                                                         |
| monospace                  | Text that you can enter at the keyboard, such as commands, file and program names, and source code.                                                                    |
| monospace bold             | Language keywords when used outside example code.                                                                                                                      |
| monospace <u>underline</u> | A permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.                                        |
| <and></and>                | Encloses replaceable terms for assembler syntax where they appear in code or code fragments.                                                                           |
|                            | For example:                                                                                                                                                           |
|                            | MRC p15, 0, <rd>, <crn>, <opcode_2></opcode_2></crn></rd>                                                                                                              |
| SMALL CAPITALS             | Terms that have specific technical meanings as defined in the Arm® Glossary. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE. |
| Caution                    | Recommendations. Not following these recommendations might lead to system failure or damage.                                                                           |
| Warning                    | Requirements for the system. Not following these requirements might result in system failure or damage.                                                                |
| Danger                     | Requirements for the system. Not following these requirements will result in system failure or damage.                                                                 |

| Convention | Use                                                                                |
|------------|------------------------------------------------------------------------------------|
| Note       | An important piece of information that needs your attention.                       |
| - Tip      | A useful tip that might make it easier, better or faster to perform a task.        |
| Remember   | A reminder of something important that relates to the information you are reading. |

# 1.2 Additional reading

This document contains information that is specific to this product. See the following documents for other relevant information:

Table 1-2: Arm publications

| Document Name                             | Document ID | Licensee only |
|-------------------------------------------|-------------|---------------|
| Arm® Architecture Reference Manual for A- | DDI 0487H.a | No            |
| profile architecture, Issue H.a           |             |               |



Arm tests its PDFs only in Adobe Acrobat and Acrobat Reader. Arm cannot guarantee the quality of its documents when used with any other PDF reader.

Adobe PDF reader products can be downloaded at http://www.adobe.com

# 1.3 Other information

See the Arm website for other relevant information.

- Arm® Developer.
- Arm® Documentation.
- Technical Support.
- Arm® Glossary.

# 2 Known issues

This document records known issues in the Arm Architecture Reference Manual for A-profile architecture (DDI 0487), Issue H.a.

#### Key

- C = Clarification.
- D = Defect.
- R = Relaxation.
- E = Enhancement.

# 2.1 D14559

In section D6.5 (PE access to Allocation Tags), the text that reads:

Instructions which load or store Allocation tags are considered to perform the access, irrespective of whether access to Allocation tags in memory is disabled due to Allocation tag access controls in HCR\_EL2, SCR\_EL3 and SCTLR\_ELx, or due to the absence of the Tagged attribute on the locations being accessed, for the purpose of:

- Address translation.
- Triggering watchpoints.
- Generating PMU events.
- Statistical profiling.

is clarified to read:

Instructions which load or store Allocation tags are considered to perform the access for the purposes of address translation, triggering watchpoints, generating PMU events and Statistical Profiling irrespective of whether access to the Allocation tags in memory is disabled. This includes:

- When FEAT MTE2 is not implemented.
- Access to Allocation tags in memory is disabled due to Allocation tag access controls in HCR EL2, SCR EL3 and SCTLR ELx.
- The Tagged attribute is absent on the locations being accessed.

#### 2.2 D15075

In section D5.10.1 (General TLB maintenance requirements), under the subsection 'Clearing entries associated with a Conflict abort', the bullet that reads:

For the EL2&0 translation regime: TLBI VMALLE1, TLBI ALLE1.

is corrected to read:

For the EL2&0 translation regime: TLBI VMALLE1, TLBI ALLE2.

#### 2.3 R16350

In section K1.2.19 (Reserved values in System and memory-mapped registers and translation table entries), the following text is added:

Unless otherwise stated, when a direct write of a System register or memory-mapped register writes an unallocated value to a field, if that value is unallocated in all contexts then a subsequent read of the field returns an **UNKNOWN** value.

The same text is added in section K1.1.34 (Reserved values in System and memory-mapped registers and translation table entries).

## 2.4 D17015

Details of traps will be added through the use of new LDC and STC accessibility pseudocode in sections G8.3.17 (DBGDTRRXint) and G8.3.19 (DBGDTRTXint). This accessibility pseudocode is the same as for the equivalent MRC and MCR instructions, except that:

- The reported exception syndrome value, if applicable, is 0x06.
- For LDC instructions the accessibility pseudocode loads the value to be written to the System register from 'MemA[address, 4]', where 'address' is the virtual address calculated by the LDC instruction.

# 2.5 D17065

In section D13.2.68 (ID\_AA64PFR1\_EL1, AArch64 Processor Feature Register 1), the text in the MTF field that reads:

From Armv8.7, the value 0b0001 is not permitted.

#### is corrected to:

From Armv8.7, the value 0b0010 is not permitted.

#### 2.6 D17119

In sections F3.1.10 (Advanced SIMD shifts and immediate generation), sub-section 'Advanced SIMD two registers and shift amount' and F4.1.22 (Advanced SIMD shifts and immediate generation), sub-section 'Advanced SIMD two registers and shift amount', the following constraints are added to VMOVL:

- 'L' must be 'O'.
- 'imm3H' cannot be '000'.

## 2.7 C17811

In section I5.8.32 (ERR<n>STATUS, Error Record Primary Status Register, n = 0 - 65534), under the heading 'Accessing the ERR<n>STATUS', the text that reads:

To ensure correct and portable operation, when software is clearing the valid fields in the register to allow new errors to be recorded, Arm recommends that software:

- Read ERR<n>STATUS and determine which fields need to be cleared to zero.
- Write ones to all the W1C fields that are nonzero in the read value.
- Write zero to all the W1C fields that are zero in the read value.
- Write zero to all the RW fields.

is clarified to read:

To ensure correct and portable operation, when software is clearing the valid fields in the register to allow new errors to be recorded, Arm recommends that software:

- Read ERR<n>STATUS and determine which fields need to be cleared to zero.
- In a single write to ERR<n>STATUS:
  - Write ones to all the W1C fields that are nonzero in the read value.
  - Write zero to all the W1C fields that are zero in the read value.
  - Write zero to all the RW fields.
- Read back ERR<n>STATUS after the write to confirm no new fault has been recorded.

#### 2.8 D18179

In section D10.6.8 (Controlling the data that is collected), the text that reads:

The timestamp is a choice between:

- Physical time, which is defined by the value of CNTPCT ELO.
- If FEAT\_ECVis implemented and enabled, offset physical time, as defined by the value of (CNTPCT\_ELO- CNTPOFF\_EL2). That is, the physical time minus the physical offset, CNTPOFF\_EL2.
- Virtual time, as defined by the value of CNTVCT\_ELO. That is, the physical time minus the virtual offset, CNTVOFF\_EL2. However, the virtual offset is treated as zero if a read of CNTVCT\_ELO at the current Exception level would treat the virtual offset as zero.

is replaced by:

The timestamp is a choice between:

- Physical time, which is defined by the physical count value returned by PhysicalCountInt().
- If FEAT\_ECV is implemented, offset physical time, which is defined as the value of (PhysicalCountInt() CNTPOFF\_EL2). However, the physical offset is treated as zero if FEAT\_ECV is disabled.
- Virtual time, which is defined as the value of (PhysicalCountInt() CNTVOFF\_EL2). However, the virtual offset is treated as zero if a read of CNTVCT\_ELO at the current Exception level would treat the virtual offset as zero.

In the same section, before Table D10-3 'Recorded timestamp when FEAT\_ECV is implemented', the text that reads:

#### Virtual

This means the timestamp is offset physical time, as returned by a direct read of CNTVCT\_ELO at the Exception level the sampled operation is executed at.

#### Physical

This means the timestamp is physical time, given by the value of CNTPCT\_ELO at the Exception level the sampled operation is executed at.

#### Offset physical

This means the timestamp is offset physical time, as returned by (CNTPCT\_EL0 - CNTPOFF\_EL2) at the Exception level the sampled operation is executed at. That is, the physical time minus the physical offset. When any of the following are true, the Effective value of CNTPOFF\_EL2 is 0 for all profiling purposes:

- EL2 is not implemented.
- FEAT ECV is not implemented.
- CNTHCTL\_EL2.ECV is 0.

#### SCR EL3.ECVEn is 0.

#### is replaced by:

#### Virtual offset

If any of the following are true, the virtual offset is zero, otherwise the virtual offset is the value of CNTVOFF EL2:

- The Effective value of HCR EL2.E2H is 1, and the sampled operation was executed at EL2.
- The Effective values of HCR\_EL2.{E2H, TGE} is {1, 1}, and the sampled operation was executed at ELO.

#### Physical offset

If any of the following are true, the physical offset is zero, otherwise the physical offset is the value of CNTPOFF EL2:

- EL2 is not implemented.
- FEAT ECV is not implemented.
- CNTHCTL EL2.ECV is 0.
- SCR EL3.ECVEn is 0.

#### and in the table itself:

- 'Virtual' is replaced by 'PhysicalCountInt() virtual offset'.
- 'Physical' is replaced by 'PhysicalCountInt()'.
- 'Offset physical' is replaced by 'PhysicalCountInt() physical offset'.

In section D3.3 (Self-hosted trace timestamps), the text that reads:

When SelfHostedTraceEnabled() == TRUE, the trace timestamp is one of the following:

- The physical counter value CNTPCT ELO.
- An offset physical counter value, which is calculated from the physical counter value CNTPCT\_ELO, minus an offset CNTPOFF\_EL2. When any of the following are true, the Effective value of CNTPOFF\_EL2 is 0 for all trace purposes:
  - EL3 is using AArch32.
  - EL2 is not implemented.
  - FEAT ECV is not implemented.
  - The Effective value of SCR\_EL3.{NS,RW} is {1,0}.
  - CNTHCTL EL2.ECV is 0.
  - SCR EL3.ECVEn is 0.
- A virtual counter value, which is calculated from the physical counter value CNTPCT\_ELO, minus an offset CNTVOFF\_EL2.

#### is replaced by:

When SelfHostedTraceEnabled() == TRUE, the trace timestamp is one of the following:

- Physical time, which is defined by the physical count value returned by PhysicalCountInt().
- If FEAT\_ECV is implemented, offset physical time, which is defined as the value of (PhysicalCountInt() CNTPOFF\_EL2). However, the physical offset is treated as zero if FEAT ECV is disabled.
- Virtual time, which is defined as the value of (PhysicalCountInt() CNTVOFF\_EL2). The virtual offset is always CNTVOFF\_EL2, including when a read of CNTVCT\_EL0 at the current Exception level would treat the virtual offset as zero.

The following is added before Table D3-2 'Timestamp used for trace':

In Table D3-2, if any of the following are true, the value of physical offset is zero, otherwise the value of physical offset is the value of CNTPOFF EL2:

- EL3 is using AArch32.
- EL2 is not implemented.
- FEAT\_ECV is not implemented.
- The Effective value of SCR EL3.{NS,RW} is {1,0}.
- CNTHCTL EL2.ECV is 0.
- SCR EL3.ECVEn is 0.

and in the table itself:

- 'CNTPCT ELO' is replaced by 'PhysicalCountInt()'.
- 'CNTPOFF EL2' is replaced by 'physical offset', and footnote (a) is removed.
- 'CNTVOFF EL2' is unchanged.

Equivalent changes are made in section G3.3 (Self-hosted trace timestamps) to Table G3-1 'Timestamp used for trace'.

# 2.9 D18199

In section D8.11.3 (Common event numbers), in the subsection 'Common microarchitectural events', in the following event descriptions:

- 0x8134, 'DLTB HWUPD, Data TLB hardware update of translation table'.
- 0x8135, 'ILTB HWUPD, Instruction TLB hardware update of translation table'.

The following clarification is added:

Each attempted hardware update of a translation table entry is counted once. If the PE requires multiple translation table walk accesses to perform an update, this counts as a single update. If the update fails because it would not be atomic and has to be retried, each retry is counted.

#### 2.10 D18206

In section J1.3.1 (shared/debug), the code in the function Halt() that reads:

is updated to read as:

In the same section, the code in the function CheckPendingResetCatch() that reads:

is updated to read as:

```
CheckPendingResetCatch()
  if HaltingAllowed() && EDESR.RC == '1' then
    boolean is_async = TRUE;
```

#### 2.11 D18305

In section D8.11.3 (Common event numbers), in the subsection 'Common microarchitectural events', in the following event descriptions, the phrase 'ALU operation counts' is corrected to 'ALU operations':

- 0x80C2, FP\_HP\_SCALE\_OPS\_SPEC, Scalable half-precision floating-point element ALU operation counts Speculatively executed.
- 0x80c3, FP\_HP\_FIXED\_OPS\_SPEC, Non-scalable half-precision floating-point element ALU operation counts Speculatively executed.
- 0x80c4, FP\_SP\_SCALE\_OPS\_SPEC, Scalable single-precision floating-point element ALU operation counts Speculatively executed.
- 0x80C5, FP\_SP\_FIXED\_OPS\_SPEC, Non-scalable single-precision floating-point element ALU operation counts Speculatively executed.
- 0x80C6, FP\_DP\_SCALE\_OPS\_SPEC, Scalable double-precision floating-point element ALU operation counts Speculatively executed.
- 0x80C7, FP\_DP\_FIXED\_OPS\_SPEC, Non-scalable double-precision floating-point element ALU operation counts Speculatively executed.

## 2.12 D18354

In section C5.6.2 (CPP RCTX, Cache Prefetch Prediction Restriction by Context), the line that currently reads:

Cache prefetch predictions determined by the actions of code in the target execution context or contexts appearing in program order before the instruction cannot influence speculative execution occurring after the instruction is complete and synchronized.

is corrected to read:

The actions of code in the target execution context or contexts appearing in program order before the instruction cannot exploitatively control cache prefetch predictions occurring after the instruction is complete and synchronized.

Equivalent clarifications are made in sections C6.2.67 (CPP) and G8.2.34 (CPPRCTX, Cache Prefetch Prediction Restriction by Context).

# 2.13 C18405

In section D6.7 (PE handling of Tag Check Fault), the following text is added:

If a Tag check fault configured to asynchronously set a bit in TFSR\_ELx or TFSREO\_EL1 has not been observed in TFSR\_ELx or TFSREO\_EL1, and has not been synchronized by a DSB, or by the effects of SCTLR\_ELx.ITSB, when a write to a System register affecting Tag check fault handling

occurs, the effect of the Tag check fault is **CONSTRAINED UNPREDICTABLE** between the effect of the old and new value of the System register.

#### 2.14 C18433

In section D8.3 (Behavior on overflow), before the paragraph which starts 'For all 64-bit counters ...', the following text is added:

The update of PMOVSCLR occurs synchronously with the update of the counter.

Also, in section D8.2.2 (A reasonable degree of inaccuracy), the text that reads:

Where a direct write to a Performance Monitors control register disables a counter, and is followed by a Context synchronization event, any subsequent indirect read of the control register by the Performance Monitors to determine whether the counter is enabled will return the updated value. Any subsequent direct read of the counter will return the value at the point the counter was disabled.

is extended to read:

Where a direct write to a Performance Monitors control register disables a counter, and is followed by a Context synchronization event, any subsequent indirect read of the control register by the Performance Monitors to determine whether the counter is enabled will return the updated value. Any subsequent direct read of the counter or counter overflow status flags will return the value at the point the counter was disabled.

# 2.15 D18456

The following function EL3SDDTrapPriority() is added to section J1.3.3 (shared/functions):

In section J1.1.3 (aarch64/functions), in the function AddPACDA(), the code that reads:

```
if Enable == '0' then return X;
elsif TrapEL2 then TrapPACUse(EL2);
elsif TrapEL3 then TrapPACUse(EL3);
else return AddPAC(X, Y, APDAKey_EL1, TRUE);
```

is updated to read:

```
if Enable == '0' then
    return X;
elsif TrapEL3 && EL3SDDTrapPriority() then
    UNDEFINED;
elsif TrapEL2 then
```

```
TrapPACUse(EL2);
elsif TrapEL3 then
   if Halted() && EDSCR.SDD == '1' then
        UNDEFINED;
   else
        TrapPACUse(EL3);
else
   return AddPAC(X, Y, APDAKey_EL1, TRUE);
```

An equivalent change is made for AddPACDB(), AddPACGA(), AddPACIA(), AddPACIB(), AuthDA(), AuthDB(), AuthIA(), and AuthIB().

In section J1.1.2 (aarch64/exceptions), in the function CheckST64BV0Enabled(), the code that reads:

is updated to read:

```
CheckST64BV0Enabled()
  boolean trap = FALSE;
  bits(25) iss = ZeroExtend('1'); // 0x1
  bits(2) target_el;

if (PSTATE.EL != EL3 && HaveEL(EL3) &&
        SCR EL3.EnASO == '0' && EL3SDDTrapPriority()) then
        UNDEFINED;

...

if !trap && PSTATE.EL != EL3 then
        trap = HaveEL(EL3) && SCR_EL3.EnASO == '0';
        target_el = EL3;

if trap then
        if target_el == EL3 && Halted() && EDSCR.SDD == '1' then
        UNDEFINED;
else
        LDST64BTrap(target_el, iss);
```

In section J1.1.3 (aarch64/functions), in the function CheckNormalSVEEnabled(), the code that reads:

```
CheckNormalSVEEnabled()
   boolean disabled;
...
   // Check if access disabled in CPTR_EL3
   if HaveEL(EL3) then
      if CPTR_EL3.EZ == '0' then SVEAccessTrap(EL3);
      if CPTR_EL3.TFP == '1' then AArch64.AdvSIMDFPAccessTrap(EL3);
```

#### is updated to read:

An equivalent check for CPTR\_EL3.TFP is added in section J1.1.2 (aarch64/exceptions) for AArch64.CheckFPAdvSIMDTrap(), and in section J1.2.2 (aarch32/exceptions) for AArch32.CheckFPAdvSIMDTrap().

#### 2.16 D18465

In section D13.2.119 (SCTLR\_EL2, System Control Register (EL2)), for all of the bits that are described as having a function when HCR\_EL2.E2H==1 && HCR\_EL2.TGE==1 and being **RESO** otherwise, it is clarified that these bits:

- Are **RESO** when HCR EL2.E2H==0, so software should write the value 0.
- Are ignored by hardware when HCR\_EL2.E2H==1 && HCR\_EL2.TGE==0, but software doesn't have to set the value 0.
- Have their described effect when HCR EL2.E2H==1 && HCR EL2.TGE==1.

# 2.17 E18471

In section D13.2.26 (CCSIDR\_EL1, Current Cache Size ID Register), in the LineSize, bits [2:0] field description, the following Note is added:

Note: The C++ 17 specification has two defined parameters relating to the granularity of memory that does not interfere. For generic software and tools, Arm will set the hardware\_destructive\_interference\_size parameter to 256 bytes and the hardware constructive interference size parameter to 64 bytes.

The equivalent change is made in section G8.2.24 (CCSIDR, Current Cache Size ID Register).

#### 2.18 R18485

In section I5.8.8 (ERRDEVAFF, Device Affinity Register), the following text is added to the end of the Purpose section:

Depending on the **IMPLEMENTATION DEFINED** nature of the system, it might be possible that ERRDEVAFF is read before system firmware has configured the group of error records and/or the PE or group of PEs that the group of error records has affinity with. When this is the case, ERRDEVAFF reads as zero.

#### 2.19 D18520

In section I5.8.31 (ERR<n>PFGF, Pseudo-fault Generation Feature Register, n = 0 - 65534), the text in MV, bit [12] that reads:

0b0 When an injected error is recorded, the node might update ERR<n>MISC<m>. If any syndrome is recorded by the node in ERR<n>MISC<m>, then ERR<n>STATUS.MV is set to 0b1. ERR<n>PFGCTL.MV is **RESO**.

is updated to read:

0b0 ERR<n>PFGCTL.MV not supported. When an injected error is recorded, the node might update ERR<n>MISC<m>. If any syndrome is recorded by the node in ERR<n>MISC<m>, then ERR<n>STATUS.MV is set to 0b1. If the node always sets ERR<n>.STATUS.MV to 0b1 when recording an injected error, then ERR<n>PFGCTL.MV might be RAO/WI. Otherwise, ERR<n>PFGCTL.MV is **RESO**.

Corresponding updates are made to section I5.8.30 (ERR<n>PFGCTL, Pseudo-fault Generation Control Register, n = 0 - 65534), for bit [12] 'when the node supports this control'. Similar corrections are made for the ERR<n>PFGF.AV and ERR<n>PFGCTL.AV controls.

# 2.20 D18530

In section D2.10.5 (Determining the memory location that caused a Watchpoint Exception), in the subsection 'Address recorded for Watchpoint exceptions generated by instructions other than data cache maintenance instructions', the text that reads:

The address recorded must be both:

is changed to read:

For Watchpoint exceptions generated by a DC ZVA, DC GVA, or DC GZVA instruction, the address recorded is an address accessed by the instruction that triggered the watchpoint.

Otherwise, the address recorded must be both:

### 2.21 D18557

In section I3.1.4 (Access permissions for external views of the Performance Monitors), in tables I3-1 and I3-2, the rows that read:

| Offset      | Register                         | Domain | Off | DLK | OSLK | EPMAD | Default | SLK |
|-------------|----------------------------------|--------|-----|-----|------|-------|---------|-----|
| 0x600-0x6FC | IMPLEMENTATION DEFINED registers | -      | -   | -   | -    | -     | -       | -   |

are changed to read:

| Offset      | Register                         | Domain | Off | DLK | OSLK | EPMAD | Default | SLK |
|-------------|----------------------------------|--------|-----|-----|------|-------|---------|-----|
| 0x600-0x7FC | IMPLEMENTATION DEFINED registers | -      | -   | -   | -    | -     | -       | -   |

and the following row is added to both tables:

| Offset      | Register                         | Domain | Off | DLK | OSLK | EPMAD | Default | SLK |
|-------------|----------------------------------|--------|-----|-----|------|-------|---------|-----|
| 0xE30-0xE3C | IMPLEMENTATION DEFINED registers | -      | -   | -   | -    | -     | -       | -   |

Similarly, in section I5.2.1 (Performance Monitors external register views), in tables I5-1 and I5-2, the entries that read:

| Name | Туре | Description            | Offset      |
|------|------|------------------------|-------------|
| -    | -    | IMPLEMENTATION DEFINED | 0x600-0x6FC |

are changed to read:

| Name | Туре | Description            | Offset      |
|------|------|------------------------|-------------|
| -    | -    | IMPLEMENTATION DEFINED | 0x600-0x7FC |

and the following row is added to both tables:

| Name | Туре | Description            | Offset      |
|------|------|------------------------|-------------|
| -    | -    | IMPLEMENTATION DEFINED | 0xE30-0xE3C |

# 2.22 C18578

In the following sections:

- G8.4.10 (PMEVCNTR<n>, Performance Monitors Event Count Registers, n = 0 30).
- G8.4.11 (PMEVTYPER<n>, Performance Monitors Event Type Registers, n = 0 30).
- G8.4.19 (PMXEVCNTR, Performance Monitors Selected Event Count Register).
- G8.4.20 (PMXEVTYPER, Performance Monitors Selected Event Type Register).

The accessibility pseudocode for accesses at EL1 using AArch32 is updated to indicate that FEAT FGT causes a Trap exception to EL2.

#### 2.23 R18641

In section H9.4.19 (CTIDEVID, CTI Device ID register 0), in the NUMTRIG, bits [13:8] definition, the text that reads:

Number of triggers implemented. IMPLEMENTATION DEFINED. This is one more than the index of the largest trigger, rather than the actual number of triggers.

is updated to read:

Upper bound for number of triggers. The indices of all implemented input and output triggers are less than this value. The value of this field is IMPLEMENTATION DEFINED.

and the text that reads:

There is no guarantee that any of the implemented triggers, including the highest numbered, are connected to any components.

is updated to read:

There is no guarantee that all of the input and output triggers, including the highest numbered, are connected to any components, or that the implementation of input and output triggers is symmetrical.

In section H9.4.24 (CTIINEN<n>, CTI Input Trigger to Output Channel Enable registers, n = 0 - 31), the text in 'Configurations' that reads:

If input trigger n is not connected, the behavior of CTIINEN<n> is IMPLEMENTATION DEFINED.

is changed to read:

If input trigger n is not implemented or connected, CTIINEN<n> is **RESO**.

The equivalent change is made in section H9.4.29 (CTIOUTEN<n>, CTI Input Channel to Output Trigger Enable registers, n = 0 - 31).

Similarly, in section H9.4.25 (CTIINTACK, CTI Output Trigger Acknowledge register), in the ACK < n >, bit [n], for n = 31 to 0 definition, the text that reads:

Otherwise, if any of the following are true, it is IMPLEMENTATION DEFINED whether writes to ACK<n> are ignored:

is relaxed to read:

Otherwise, if any of the following are true, ACK<n> is **RESO**:

# 2.24 E18645

In section D7.2.1 (The physical counter), after the text that currently reads:

Neither view of the physical counter ensures that:

- Context changes occurring in program order before the read of the counter have been synchronized.
- Accesses to memory appearing in program order after the read of the counter are executed before the counter has been read.

the following text is added:

MRS Xn, CNTPCT{SS} ELO

Where there is a dependency through registers dependency from the read of the physical counter to a Register effect generated by a read or write, the read or write will be executed after the read of the counter.

The equivalent change is made in section D7.2.2 (The virtual counter).

Also in section D7.2.1 (The physical counter), example D7-2 'Ensuring reads of the physical counter occur after previous memory accesses' is changed to read:

To ensure that all previous memory accesses have completed and all previous context changes have been synchronized before the read of the counter, one of the following sequences should be used:

either:

DSB

ISB

MRS Xn, CNTPCT{SS}\_ELO; either view of the physical counter has the same effect in this example

or

DMB

LDR Xa, [Xd]; this could be any memory location, for example the stack pointer

CBZ Xa, next

next

ISB; this ISB is not needed if the MRS is accessing CNTPCTSS\_ELO

To ensure that a memory access occurs only after a read of the counter, then either of the following sequences should be used:

MRS Xn, CNTPCT{SS}\_ELO; either view of the physical counter has the same effect in this example

**ISB** 

LDR Xa, [Xb]; this load will be executed after the counter has been read

or

MRS Xn, CNTPCT{SS}\_ELO; either view of the physical counter has the same effect in this example

EOR Xm, Xn, Xn;

LDR Xa, [Xb, Xm]; this load will be executed after the counter has been read

In section D7.2.2 (The virtual counter), the equivalent change is made to Example D7-4 'Ensuring reads of the virtual counter occur after previous memory accesses'.

Equivalent changes are also made in sections G6.2.1 (The physical counter) in Example G6-2 and G6.2.2 (The virtual counter) in Example G6-4.

## 2.25 D18685

In section H6.3 (Core power domain power states), the text preceding the definition of the 'Normal' power state is changed to read:

The Arm architecture does not define the power states of the PE as these are not normally visible to software. However, they are visible to the external debugger. Arm A-profile external debug uses a four logical power states model for the Core power domain. Mechanisms for entering a low-power state on page D1-4639 describes the architectural mechanisms for entering low-power states.

When the PE enters a low-power state other than Powerdown by executing a WFI, WFIT, WFE, or WFET instruction, it remains in that low-power state until it receives a *wake-up event*. See Mechanisms for entering a low-power state on page D1-4639 for the definition of wake-up events. When halting is allowed, an External Debug Request is a wake-up event. In addition, if the PE enters the Standby state for any reason, it will leave that state to service an External Debug Request debug event.

The four logical power states are as follows:

Correspondingly, the text in the description of the 'Standby' state that reads:

In a typical implementation, the PE enters standby by executing a WFI or WFE instruction, and exits on a wake-up event.

and the text in the description of the 'Retention' state that reads:

The OS takes some measures, including **IMPLEMENTATION DEFINED** code sequences and registers, to reduce energy consumption.

and the text in the description of the 'Powerdown' state that reads:

The OS takes some measures to reduce energy consumption by turning the Core power domain off.

are removed. Also in the description of the 'Standby' state, the text that reads:

• An External Debug Request debug event is a wake-up event when halting is allowed. This means that the PE must exit standby to handle the debug event. If the PE executed a WFE or a WFI instruction to enter standby, then it retires that instruction.

and the text in the description of the 'Retention' state that reads:

External Debug Request debug events stay pending and registers in the Core power domain cannot be accessed.

are removed.

Additionally, in section H3.5.1 (Synchronization and External Debug Request debug events), the text that reads:

Otherwise, when halting is allowed, External Debug Request debug events must be taken in finite time, without requiring the synchronization of any necessary change to the external authentication interface.

is clarified to read:

Otherwise, when all of the following are true, External Debug Request debug events must be taken in finite time, without requiring the synchronization of any necessary change to the external authentication interface:

- Halting is allowed.
- The PE is not in a low-power state that is not required to exit on an External Debug Request. See Core power domain power states on page H6-10012.

External Debug Request is a wake-up event for WFI, WFIT, WFE, or WFET instructions. See Mechanisms for entering a low-power state on page D1-4639.

#### 2.26 D18689

In section F5.1.268 (UBFX), the **UNPREDICTABLE** checks are moved to the operational pseudocode for UBFX.

The decode pseudocode for UBFX A1 that reads:

```
d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(lsb); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE;
```

is updated to read as:

```
d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(lsb); widthminus1 = UInt(widthm1);
msbit = lsbit + widthminus1;
if d == 15 || n == 15 then UNPREDICTABLE;
if msbit > 31 then UNPREDICTABLE;
```

The decode pseudocode for UBFX T1 that reads:

```
d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(imm3:imm2); widthminus1 = UInt(widthm1);
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
```

is updated to read as:

```
d = UInt(Rd); n = UInt(Rn);
lsbit = UInt(imm3:imm2); widthminus1 = UInt(widthm1);
msbit = lsbit + widthminus1;
if d == 15 || n == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
if msbit > 31 then UNPREDICTABLE;
```

The operational pseudocode for UBFX that reads:

```
if ConditionPassed() then
    EncodingSpecificOperations();
    msbit = lsbit + widthminus1;
    if msbit <= 31 then
        R[d] = ZeroExtend(R[n] < msbit:lsbit>, 32);
    else
        UNPREDICTABLE;
```

is updated to read as:

```
if ConditionPassed() then
   EncodingSpecificOperations();
   R[d] = ZeroExtend(R[n]<msbit:lsbit>, 32);
```

Equivalent changes are made to decode and operational pseudocode in the following sections:

• F5.1.179 (SBFX).

- F5.1.20 (BFI).
- F5.1.19 (BFC).

#### 2.27 D18698

In section D10.6.2 (Additional information for each profiled branch or exception return), the text that currently reads:

If the optional behavior in FEAT\_SPEv1p2 is implemented, the target address of the most recently executed sampled branch that was taken and retired in program order before the sampled operation.

is corrected to read:

If the optional behavior in FEAT\_SPEv1p2 is implemented, the target address of the most recently executed branch that was taken and retired in program order before the sampled operation.

In the same section, the subsection 'Last Branch Target' is renamed to 'Previous Branch Target', and the text in this subsection that reads:

If FEAT\_SPEv1p2 is implemented, PMSIDR\_EL1.PBT optionally adds the capability to record a packet for each event that provides the target address of the previous taken branch.

If enabled, the profiling operation records the target address of the most recently sampled branch that was taken and retired in program order before the sampled operation.

is corrected to read:

FEAT\_SPEv1p2 adds an optional capability to record a packet for each event that provides the target address of the previous taken branch. PMSIDR\_EL1.PBT describes whether this feature is implemented.

When implemented, the profiling operation records the target address of the most recent branch that was taken and retired in program order before the sampled operation.

# 2.28 C18700

In section D2.4 (Enabling debug exceptions from the current Exception level), Table D2-6 'Whether debug exceptions are enabled from the current Exception level' is replaced with the following text:

Debug exceptions are enabled from the current Exception level, where  $EL_D$  is the Exception level that Table D2-3 on page D2-4662 defines, as follows:

When executing at any Exception level that is higher than ELD:

- Breakpoint Instruction exceptions are enabled.
- All other debug exceptions are disabled.

#### When executing at $EL_D$ :

- Breakpoint Instruction exceptions are enabled.
- All other debug exceptions are disabled if either of the following is true:
  - The Local (kernel) Debug Enable bit, MDSCR\_EL1.KDE, is 0.
  - The Debug exception mask bit, PSTATE.D, is 1.
     Otherwise enabled. This means that a debugger must explicitly enable these debug exceptions from ELD by setting MDSCR EL1.KDE to 1 and PSTATE.D to 0.

When executing at EL1, ELD is EL2, and FEAT NV2 is implemented:

- Watchpoint debug exceptions generated by a System register access converted to a memory access because HCR\_EL2.NV2 is 1 are disabled if MDSCR\_EL1.KDE is 0 and enabled if MDSCR\_EL1.KDE is 1. The value of PSTATE.D is ignored.
- All other debug exceptions are enabled.

#### Otherwise:

All debug exceptions are enabled.

Additionally, in section D2.3 (Routing debug exceptions), the text that reads:

The routing of debug exceptions is as follows:

is moved to after Table D2-2, 'Whether debug exceptions are enabled from the current Security state'.

# 2.29 C18704

In section D1.3.8 (Configurable instruction controls), the following Note is added after rule IBJBMF:

Note: Many **CONSTRAINED UNPREDICTABLE** behaviors for instructions include an allowance that the **CONSTRAINED UNPREDICTABLE** instruction behaves the same way as a closely related instruction that is not **CONSTRAINED UNPREDICTABLE**. In those cases, the instruction enable, disable or trap control that causes in exception on the closely related instruction will cause the same exception on the **CONSTRAINED UNPREDICTABLE** instruction.

# 2.30 D18705

The change that was communicated under this issue is updated in D18731.

#### 2.31 D18712

In section H8.6 (External debug interface registers), in Table H8-2 'External debug interface register map', the following rows:

| Offset | Mnemonic | Register, or additional information                            |
|--------|----------|----------------------------------------------------------------|
| 0xFC0  | EDDEVID2 | EDDEVID, External Debug Device ID register 0 on page H9-10049  |
| 0xFC4  | EDDEVID1 | EDDEVID1, External Debug Device ID register 1 on page H9-10051 |
| 0xFC8  | EDDEVID  | EDDEVID2, External Debug Device ID register 2 on page H9-10053 |

#### are changed to read:

| Offset | Mnemonic | Register, or additional information                            |
|--------|----------|----------------------------------------------------------------|
| 0xFC0  | EDDEVID2 | EDDEVID2, External Debug Device ID register 2 on page H9-10105 |
| 0xFC4  | EDDEVID1 | EDDEVID1, External Debug Device ID register 1 on page H9-10103 |
| 0xFC8  | EDDEVID  | EDDEVID, External Debug Device ID register 0 on page H9-10101  |

## 2.32 E18715

In section C5.2.4 (DIT, Data Independent Timing), in the description of DIT, bit [24], the instructions SQRDMULH, SQDMULH, and SQRDMLAH are added to the bullet list that begins 'A subset of those instructions which use the SIMD&FP register file. These instructions are:'.

Additionally, in the following sections:

- C7.2.288 (SQDMULH (by element)).
- C7.2.289 (SQDMULH (vector)).
- C7.2.293 (SQRDMLAH (by element)).
- C7.2.294 (SQRDMLAH (vector)).
- C7.2.297 (SQRDMULH (by element)).
- C7.2.298 (SQRDMULH (vector)).

The following is added to the instruction descriptions:

Operational information

#### If PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

#### 2.33 C18720

In section D10.8.3 (Faults and watchpoints), the following entry is added to Table D10-5 'Faults':

| Fault                                                                | Conditions                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External abort on translation table walk or translation table update | The translation of a virtual address to a physical address might generate an External abort on the translation table walk or translation table update, and be treated as a synchronous MMU fault. See also External aborts on page D10-5179. |

In the same section, following the list starting 'If a write to the Profiling Buffer generates a fault and PMBSR\_EL1.S is 0, then a Profiling Buffer management event is generated:', the following text is added:

If a write to the Profiling Buffer generates an External abort on a translation table walk or translation table update, it is **IMPLEMENTATION DEFINED** whether PMBSR\_EL1.EA is set to 1 or unchanged.

In section D10.8.4 (External aborts), following the list of options starting 'When a write to the Profiling Buffer generates an External abort, including an External abort on a translation table walk or translation table update, the permitted **IMPLEMENTATION DEFINED** behaviors are:', the following text is added:

The choice of IMPLEMENTATION DEFINED behavior is not required to be the same for each of:

- An External abort on the write to the Profiling Buffer.
- An External abort on a translation table walk.
- An External abort on a translation table update.

An External abort on a translation table walk or translation table update might be treated as a synchronous MMU fault, as described by Faults and watchpoints on page D10-5178.

# 2.34 R18721

In section D13.2.52 (HFGITR\_EL2, Hypervisor Fine-Grained Instruction Trap Register), the following changes are made:

In the definitions of DCCVAU, bit [7], ICIVAU, bit [2], ICIALLU, bit [1], and ICIALLUIS, bit [0], the following text is added:

If the Point of Unification is before any level of data cache, it is **IMPLEMENTATION DEFINED** whether the execution of the affected instruction is trapped when the value of this control is 1.

In the definitions of DCCVAC, bit [54], DCCIVAC, bit [10], and DCIVAC, bit [3], the following text is added:

If the Point of Coherence is before any level of data cache, it is **IMPLEMENTATION DEFINED** whether the execution of the affected instruction is trapped when the value of this control is 1.

In the definition of DCCVAP, bit [8], the following text is added:

If the Point of Persistence is before any level of data cache, it is **IMPLEMENTATION DEFINED** whether the execution of the affected instruction is trapped when the value of this control is 1.

In the definition of DCCVADP, bit [9], the following text is added:

If the Point of Deep Persistence is before any level of data cache, it is **IMPLEMENTATION DEFINED** whether the execution of the affected instruction is trapped when the value of this control is 1.

## 2.35 D18731

In sections D13.3.27 (SDER32\_EL2, AArch32 Secure Debug Enable Register) and G8.3.35 (SDER, Secure Debug Enable Register), the following condition is added to the SUIDEN, bit [0] description:

When EL3 is implemented:

Otherwise:

Reserved, RESO.

Also in section D13.3.27 (SDER32\_EL2, AArch32 Secure Debug Enable Register), SUNIDEN, bit [1] is updated to read:

Secure User Non-Invasive Debug Enable.

0b0 This bit has no effect on non-invasive debug. 0b1 Non-invasive debug is allowed in Secure ELO using AArch32.

When Secure EL1 is using AArch32, the forms of non-invasive debug affected by this control are:

- The PC Sample-based Profiling Extension. See About the PC Sample-based Profiling Extension on page H7-10028.
- When SelfHostedTraceEnabled() is FALSE, processor trace.
- When EL3 is implemented, Performance Monitors.

When Secure EL1 is using AArch64, this bit has no effect.

The equivalent changes are made in the following locations:

- Section D13.3.28 (SDER32 EL3, AArch32 Secure Debug Enable Register), to SUNIDEN, bit [1].
- Section G8.3.35 (SDER, Secure Debug Enable Register), to SUNIDEN, bit [1].

In section H7.1.1 (Controlling the PC Sample-based Profiling Extension), the text that reads:

- EL3 is not implemented.
- EL3 is implemented, the PE is executing in Secure state, and non-invasive debug is allowed by the IMPLEMENTATION DEFINED authentication interface ExternalSecureNoninvasiveDebugEnabled().
- EL3 is implemented, EL3 or EL1 is using AArch32, the PE is executing at EL0 in Secure state, and the value of SDER.SUNIDEN is 1.

is corrected to:

- The PE is executing in Secure state, and non-invasive debug is allowed by the IMPLEMENTATION DEFINED authentication interface ExternalSecureNoninvasiveDebugEnabled().
- EL3 or EL1 is using AArch32, the PE is executing at EL0 in Secure state, and the value of SDFR.SUNIDFN is 1.

In section J1.3.4 (shared/trace), the pseudocode in the function TraceAllowed() that reads:

```
case ss of
   when SS_NonSecure return ExternalNoninvasiveDebugEnabled();
   when SS_Secure return ExternalSecureNoninvasiveDebugEnabled();
```

is corrected to read:

```
return ExternalNoninvasiveDebugAllowed();
```

In section D3.1.2 (Register controls to enable self-hosted trace), the text that reads:

While SelfHostedTraceEnabled() == FALSE, ExternalSecureNoninvasiveDebugEnabled() and ExternalNoninvasiveDebugEnabled() control whether tracing is prohibited or allowed in each Security state.

is corrected to read:

While SelfHostedTraceEnabled() is FALSE, ExternalNoninvasiveDebugAllowed() controls whether tracing is prohibited or allowed in each Security state.

The equivalent change is made in section G3.1.2 (Register controls to enable self-hosted trace).

In section D3.2 (Prohibited regions in self-hosted trace), the following text is deleted:

If FEAT\_TRF is implemented but not enabled, tracing is prohibited in Secure state when ExternalSecureNoninvasiveDebugEnabled() == FALSE.

The equivalent text is deleted in section G3.2 (Prohibited regions in self-hosted trace).

In section G2.6 (Summary of permitted routing and enabling of debug exceptions), in Table G2-8 'Breakpoint, Watchpoint, and Vector Catch exceptions', footnote 'b' is added to the SUIDEN column header, and is changed to read:

If EL3 is not implemented, behavior is as if SPD and 0b11 and SUIDEN is 0b0.

## 2.36 C18732

In section I5.5.34 (PMPCSR, Program Counter Sample Register), under the heading 'Accessing the PMPCSR', the following clarification is added:

Note: A 32-bit access to PMPCSR[63:32] does not update the PC sample registers. Only a 64-bit access to PMPCSR[63:0] or a 32-bit access to PMPCSR[31:0] updates the PC sample registers. This includes the value a subsequent 32-bit read of PMPCSR[63:32] will return.

#### 2.37 D18735

In section D5.9.1 (Use of ASIDs and VMIDs to reduce TLB maintenance requirements), under 'ASID', the following text is deleted:

For a symmetric multiprocessor cluster where a single operating system is running on the set of processing elements, the Arm architecture requires all ASID values to be assigned uniquely within any single Inner Shareable domain. In other words, each ASID value must have the same meaning to all processing elements in the system.

# 2.38 D18736

In section I5.8.5 (ERRCRICO, Critical Error Interrupt Configuration Register 0), under the heading 'Accessing the ERRCRICRO', the following text is added:

If the implementation does not use the recommended layout for the ERRIRQCR<n> registers, accesses to ERRCRICRO are IMPLEMENTATION DEFINED.

ERRCRICRO ignores writes if all of the following are true:

- The implementation uses the recommended layout for the ERRIRQCR<n> registers.
- ERRCRICR2.NSMSI configures the physical address space for message signaled interrupts as Secure.
- Accessed as a Non-secure access.

The equivalent changes are made in the following sections:

- I5.8.6 (ERRCRICR1, Critical Error Interrupt Configuration Register 1).
- 15.8.7 (ERRCRICR2, Critical Error Interrupt Configuration Register 2).

- I5.8.11 (ERRERICRO, Error Recovery Interrupt Configuration Register 0).
- I5.8.12 (ERRERICR1, Error Recovery Interrupt Configuration Register 1).
- I5.8.13 (ERRERICR2, Error Recovery Interrupt Configuration Register 2).
- I5.8.14 (ERRFHICRO, Fault Handling Interrupt Configuration Register 0).
- I5.8.15 (ERRFHICR1, Faulting Handling Interrupt Configuration Register 1).
- I5.8.16 (ERRFHICR2, Faulting Handling Interrupt Configuration Register 2).

In section I5.8.7 (ERRCRICR2, Critical Error Interrupt Configuration Register 2), the text that reads:

When the component supports configuring the Security attribute for messaged signaled interrupts and the component does not allow Non-secure writes to ERRCRICR2:

Security attribute. Defines the physical address space for message signaled interrupts.

0b0 Secure.

0b1 Non-secure.

The reset behavior of this field is:

On a Error recovery reset, this field resets to an IMPLEMENTATION DEFINED VALUE.

When the component allows Non-secure writes to ERRCRICR2:

Reserved, RESO.

Security attribute. Defines the physical address space for message signaled interrupts.

The Security attribute used for message signaled interrupts is Non-secure.

is changed to read:

When the component supports configuring the physical address space for message signaled interrupts:

Non-secure message signaled interrupt. Defines the physical address space for message signaled interrupts.

0b0 Secure physical address space.

0b1 Non-secure physical address space.

The reset behavior of this field is:

On an Error recovery reset, this field resets to an IMPLEMENTATION DEFINED VALUE.

Accessing this field has the following behavior:

If accessed as a Non-secure access, access to this field is RES1.

Otherwise, access to this field is RW.

The equivalent changes are made in the following sections:

- I5.8.13 (ERRERICR2, Error Recovery Interrupt Configuration Register 2).
- I5.8.16 (ERRFHICR2, Faulting Handling Interrupt Configuration Register 2).

#### 2.39 C18738

In section D13.2.40 (FAR\_EL1, Fault Address Register (EL1)), the text in the Bits [63:0] description that reads:

• For a Data abort generated by the MMU, the value is within the address range of the current translation granule, aligned to the size of the current translation granule of the address that generated the Data Abort. Bits [n-1:0] of the value are **UNKNOWN**, where 2<sup>n</sup> is the translation granule size in bytes.

is updated to read:

- For a Data Abort generated by the MMU, the value is within the address range of the relevant translation granule, aligned to the size of the relevant translation granule of the address that generated the Data Abort. Bits[(n-1):0] of the value are **UNKNOWN**, where 2<sup>n</sup> is the relevant translation granule size in bytes. For the purpose of calculating the relevant translation granule, if the MMU is disabled for stage 1 translation, then the stage 1 granule size is equal to 2<sup>64</sup>. The relevant translation granule is:
  - For MMU faults generated at stage 1, the stage 1 translation granule.
  - If FEAT\_RME is implemented, for a synchronous data abort generated as the result of a GPF, the smaller of the stage 1 translation granule and the configured granule size in GPCCR EL3.PGS.
- For a Data Abort generated by a Tag Check failure, the value is the lowest address that failed the Tag Check within the block size of the load or store.
- For a Watchpoint exception, the value is an address range of the size defined by the DCZID\_ELO.BS field. This address does not need to be the element with a watchpoint, but can be some earlier element.
- Otherwise, the value is the lowest address in the block size of the load or store.

The equivalent changes are made in the following sections:

- D13.2.41 (FAR\_EL2, Fault Address Register (EL2)).
- D13.2.42 (FAR EL3, Fault Address Register (EL3)).

In section D13.2.55 (HPFAR\_EL2, Hypervisor IPA Fault Address Register), the following text is added to the FIPA, bits [38:0] and FIPA, bits [34:0] descriptions:

When FEAT\_MOPS is implemented, the value in FIPA on a synchronous exception from any of the Memory Copy and Memory Set instructions represents the first element that has not been copied or set, and is determined as follows:

- For a Data Abort generated by the MMU, the value is within the address range of the relevant translation granule, aligned to the size of the relevant translation granule of the address that generated the Data Abort. Bits[(n-1):0] of the value are **UNKNOWN**, where 2<sup>n</sup> is the relevant translation granule size in bytes. For the purpose of calculating the relevant translation granule, if the MMU is disabled for a stage of translation, then the relevant translation granule size is equal to 2<sup>64</sup> for stage 1, and the PARange for stage 2. The relevant translation granule is:
  - For MMU faults generated at stage 2, the smaller of the stage 1 translation granule and the stage 2 translation granule.
  - If FEAT\_RME is implemented, for a synchronous data abort generated as the result of a GPF, the smallest of the stage 1 translation granule, the stage 2 translation granule, and the configured granule size in GPCCR\_EL3.PGS.
- Otherwise, the value is the lowest address in the block size of the load or store.

# 2.40 D18739

In section J1.1.1 (aarch64/debug), in the CollectTimeStamp() function, each case of the following code:

```
return TimeStamp_Virtual;
```

is changed to read:

```
return if IsInHost() then TimeStamp_Physical else TimeStamp_Virtual;
```

# 2.41 D18741

In section J1.3.1 (shared/debug), the code in the function ExitDebugState() that reads as:

is updated to read:

```
ExitDebugState()
...
boolean illegal_psr_state = IllegalExceptionReturn(spsr);
// If this is an illegal return, SetPSTATEFromPSR() will set PSTATE.IL.
...
if UsingAArch32() then
    if ConstrainUnpredictableBool(Unpredictable_RESTARTALIGNPC) then new_pc<0> =
'0';

    // AArch32 branch
    BranchTo(new_pc<31:0>, BranchType_DBGEXIT, branch_conditional);
else
    // If targeting AArch32 then PC[63:32,1:0] might be set to UNKNOWN.
    if illegal_psr_state && spsr<4> == '1' then
        new_pc<63:32> = bits(32) UNKNOWN;
        new_pc<1:0> = bits(2) UNKNOWN;
```

## 2.42 D18742

In section D6.7 (PE handling of Tag Check Faults), the following text is added:

If an instruction that accesses memory generates both a synchronous Data Abort and a Tag Check Fault, where Tag Check Faults are configured to set a bit in a TFSR\_ELx or TFSREO\_EL1 register, and the bit is 0, the bit becomes **UNKNOWN**.

# 2.43 R18746

In section B2.7.2 (Device memory), in the subsection 'Multi-register loads and stores that access Device memory', the following paragraph is added:

The architecture permits that the non-speculative execution of an instruction that loads or stores more than one general-purpose or SIMD and floating-point register might result in repeated accesses to the same address.

The equivalent edit is made in section E2.8.2 (Device Memory), in the subsection 'Multi-register loads and stores that access Device memory'.

## 2.44 D18764

In section I3.1.4 (Access permissions for external views of the Performance Monitors), in Table I3-1 'Access permissions for the Performance Monitors registers when the 64-bit external PMU programmers' model extension is implemented, the following row is removed:

| Offset    | Register          | Domain | Off   | DLK   | OSLK  | EPMAD | Default |
|-----------|-------------------|--------|-------|-------|-------|-------|---------|
| 0xA00+8xn | PMEVFILTR <n></n> | Core   | Error | Error | Error | Error | RESO    |

Similarly, in section I5.2.1 (Performance Monitors external register views), in Table I5-1 'Performance Monitors external register views when the 64-bit external PMU programmers' model extension is implemented', the following row is removed:

| Name              | Туре | Description                                             | Offset    |
|-------------------|------|---------------------------------------------------------|-----------|
| PMEVFILTR <n></n> | RES0 | Performance Monitors Event Type Select Register <n></n> | 0xA00+8xn |

## 2.45 R18765

In section D6.2.1 (Cache activity and Allocation Tags), the text that reads:

When Allocation Tags are evicted from a cache entry at a cache level, the evicted Allocation Tags can overwrite Allocation Tags in memory that have been written by another observer only if the following are true:

- The entry contains a memory location where the Allocation Tags have been written to by an observer in the Shareability domain of that memory location.
- The maximum size of the memory that can be overwritten is defined by the Cache Write-Back Granule in CTR\_ELO.

is changed to read:

When Allocation tags are evicted from a cache entry at a cache level, the evicted Allocation tags can overwrite Allocation tags in memory that has been written by another observer if either, or any of the following are true:

- The Allocation tags associated with memory within an address range of the size of the Cache Write-Back Granule, aligned to that size, have been written by an observer in the Shareability domain of that memory location.
- Data within an address range of the size of Cache Write-Back Granule in CTR\_ELO, aligned to that size, of the associated data has been written to by an observer in the Shareability domain of that memory location.

Note: If an implementation supports both clean write-back of Allocation Tags, and storage for Allocation Tags can be repurposed to store data when not being used to store Allocation Tags, it is an implementation responsibility to prevent the clean write-back of Allocation Tags from overwriting data.

In section C5.3.13 (DC CISW, Data or unified Cache line Clean and Invalidate by Set/Way), the following Purpose text is deleted:

When FEAT\_MTE is implemented, this instruction might clean and invalidate Allocation Tags from caches.

The equivalent changes are made in sections C5.3.14 (DC CIVAC, Data or unified Cache line Clean and Invalidate by VA to PoC) to C5.3.18 (DC CVAP, Data or unified Cache line Clean by VA to PoP).

In the following sections:

- C5.3.26 (DC ISW, Data or unified Cache line Invalidate by Set/Way).
- C5.3.27 (DC IVAC, Data or unified Cache line Invalidate by VA to PoC).

The Purpose text that reads:

When FEAT\_MTE is implemented, this instruction might invalidate Allocation Tags from caches. When it invalidates Allocation Tags from caches, it also cleans them.

is corrected to read:

When FEAT\_MTE2 is implemented, this instruction might invalidate Allocation Tags from caches. When it invalidates Allocation Tags from caches, it also cleans them.

#### 2.46 D18773

In section H7.1.3 (Permitted behavior that might make the PC Sample-based profiling registers **UNKNOWN**), the text that reads:

When FEAT\_MOPS and FEAT\_PCSRv8p2 are implemented, if no instruction has been retired since the last read of PMPCSR[31:0], then the value of PMPCSR[31:0] is unchanged.

is changed to read:

When FEAT\_MOPS and FEAT\_PCSRv8p2 are not implemented, if no branch instruction has been retired since the last read of PMPCSR[31:0], then the value of PMPCSR[31:0] is **UNKNOWN**.

# 2.47 D18775

In section H2.4.2 (Executing A64 instructions in Debug state), in the subsection 'A64 instructions that are unchanged in Debug state', under the list of 'Barriers' instructions, the entry that currently reads:

When FEAT TRF is implemented, TSB CSYNC.

is changed to read:

When FEAT TRBE is implemented, TSB CSYNC.

Additionally, in section H2.4.3 (Decode tables), in Table H2-4 'A64 instructions that are unchanged in Debug state', the row for 'CSDB, ESB, PSB' is changed to read 'CSDB, ESB, PSB, and, if FEAT\_TRBE is implemented, TSB', and the cell that reads '!=010' is replaced with 'op2' for this row.

### 2.48 D18776

In section C6.2 (Alphabetical list of A64 base instructions), in the CPYFP\* instructions, the code that reads as:

```
if stage == MOPSStage Prologue then
    if supports option_a then
         PSTATE.\overline{C} = '0';
         // Copy in the forward direction offsets the arguments.
         toaddress = toaddress + cpysize;
        fromaddress = fromaddress + cpysize;
        cpysize = Zeros(64) - cpysize;
    else
         PSTATE.C = '1';
    PSTATE.N = '0';
PSTATE.V = '0';
    PSTATE.Z = '0';
    // Check if this version is consistent with the state of the call.
    if zero_size_exceptions || SInt(cpysize) != 0 then
         if supports option a then
if PSTATE.C == '1' then
             if PSTATE.C == '0' then
if stage == MOPSStage Prologue then
    X[n] = cpysize;
X[d] = toaddress;
    X[s] = fromaddress;
```

Is updated to read:

```
bits(4) nzcv = PSTATE.<N,Z,C,V>;
if stage == MOPSStage_Prologue then
    if supports_option_a then
    nzcv = '0000';
         // Copy in the forward direction offsets the arguments.
        toaddress = toaddress + cpysize;
        fromaddress = fromaddress + cpysize;
        cpysize = Zeros(64) - cpysize;
        nzcv = '0010';
    // Check if this version is consistent with the state of the call.
    if zero size exceptions || SInt(cpysize) != 0 then
        if supports_option_a then
   if nzcv<1> == '1' then // PSTATE.C
        else
             if nzcv<1> == '0' then // PSTATE.C
if stage == MOPSStage_Prologue then
    X[n] = cpysize;
    X[d] = toaddress;
    X[s] = fromaddress;
    PSTATE. <N, Z, C, V> = nzcv;
```

The equivalent changes are made for the following instructions throughout the section:

- CPYP\*.
- SETP\*.
- SETGP\*.

## 2.49 D18781

In section B2.2.5 (Concurrent modification and execution of instructions), the following bullet item is added to the Note in point 2:

• In a multiprocessor system, the DC CVAU and IC IVAU are broadcast to all PEs within the Inner Shareable domain of the PE running this sequence.

In the same section, point 3 is changed to read:

When the modified instructions are observable, each PE that is executing the modified instructions must execute an ISB or perform a context synchronizing event to ensure execution of the modified instructions:

### 2.50 R18784

In section D8.2 (Accuracy of the Performance Monitors), the following text is added:

However, the Performance Monitors allow for:

• IMPLEMENTATION DEFINED controls, such as those in ACTLR registers, that software must configure before using certain PMU events. For example, to configure how the PE generates PMU events for components such as external caches and external memory.

# 2.51 D18788

In section H2.4.1 (PSTATE in Debug state), the text that reads:

Instructions executed in Debug state indirectly read PSTATE.{UAO, PAN, IL, E, M, nRW, EL, SP} as they would in Non-debug state.

is corrected to read:

Instructions executed in Debug state indirectly read PSTATE.{TCO, UAO, PAN, IL, E, M, nRW, EL, SP} as they would in Non-debug state.

In section H2.4.8 (Accessing registers in Debug state), the text that reads:

PSTATE.{IL, E, M, nRW, EL, SP} are indirectly read by instructions executed in Debug state, but all other PSTATE fields are ignored and cannot be observed.

is corrected to read:

PSTATE.{TCO, UAO, PAN, IL, E, M, nRW, EL, SP} are indirectly read by instructions executed in Debug state, but all other PSTATE fields are ignored and cannot be observed.

In section D6.8 (PE generation of Tag Checked and Tag Unchecked accesses), the following line is added:

Instructions in Debug state follow the same rules for generation of Tag Checked and Tag Unchecked accesses as in Non-Debug state. See Chapter H2 Debug state for more information.

In section D6.8.1 (Tag Unchecked accesses), the following line is removed:

Data accesses by an external Debugger may generate Tag Checked accesses. See Chapter H2 Debug State for more information.

#### 2.52 D18791

In section I3.1.1 (Endianness and supported access sizes), the text that reads:

• Support word-aligned 32-bit accesses to access 32-bit registers or either half of a 64-bit register mapped to a doubleword-aligned pair of adjacent 32-bit locations, even if no PE in the system implements AArch32.

is updated to read:

• Support word-aligned 32-bit accesses to access 32-bit registers or either half of a 64-bit register mapped to a doubleword-aligned pair of adjacent 32-bit locations, even if all components with direct memory access to the PMU support making 64-bit accesses.

Equivalent changes are made in the following sections:

- H8.2 (Endianness and supported access sizes).
- I1.1 (Supported access sizes).
- I2.1.1 (Registers in the system level implementation of the Generic Timer), subsection 'Endianness and supported access sizes'.
- 14.1 (About the external interface to the Activity Monitors Extension registers).

## 2.53 D18794

In the following sections:

• C5.5.4 (TLBI ALLE2, TLBI ALLE2NXS, TLB Invalidate All, EL2).

- C5.5.5 (TLBI ALLE2IS, TLBI ALLE2ISNXS, TLB Invalidate All, EL2, Inner Shareable).
- C5.5.6 (TLBI ALLE2OS, TLBI ALLE2OSNXS, TLB Invalidate All, EL2, Outer Shareable).

#### The text that reads:

If FEAT RME is implemented, one of the following applies:

- SCR\_EL3.{NSE, NS} is {0, 0} and the entry would be required to translate an address using the Secure EL1&0 translation regime.
- SCR\_EL3.{NSE, NS} is {0, 1} and the entry would be required to translate an address using the Non-secure EL1&0 translation regime.
- SCR\_EL3.{NSE, NS} is {1, 1} and the entry would be required to translate an address using the Realm EL1&0 translation regime.

If FEAT\_RME is not implemented, one of the following applies:

- SCR\_EL3.NS is 0 and the entry would be required to translate an address using the Secure EL1&0 translation regime.
- SCR\_EL3.NS is 1 and the entry would be required to translate an address using the Non-secure EL1&0 translation regime.

#### is corrected to read:

If FEAT RME is implemented, one of the following applies:

- SCR\_EL3.{NSE, NS} is {0, 0} and the entry would be required to translate an address using the Secure EL2&0 translation regime.
- SCR\_EL3.{NSE, NS} is {0, 1} and the entry would be required to translate an address using the Non-secure EL2&0 translation regime.
- SCR\_EL3.{NSE, NS} is {1, 1} and the entry would be required to translate an address using the Realm EL2&0 translation regime.

If FEAT RME is not implemented, one of the following applies:

- SCR\_EL3.NS is 0 and the entry would be required to translate an address using the Secure EL2&0 translation regime.
- SCR\_EL3.NS is 1 and the entry would be required to translate an address using the Non-secure EL2&O translation regime.

# 2.54 D18795

In section H2.4.1 (PSTATE in Debug state), the text that reads:

PSTATE.{N, Z, C, V, Q, GE, IT, T, SS, D, A, I, F, SSBS, ALLINT} are all ignored in Debug state:

- There are no conditional instructions in Debug state.
- In AArch32 state, the PE executes only T32 instructions and PSTATE.IT is ignored.

- Asynchronous exceptions and debug events are ignored.
- Software step is inactive.

is corrected to read:

PSTATE.{N, Z, C, V, Q, GE, IT, T, SS, BTYPE, D, A, I, F, SSBS, ALLINT} are all ignored in Debug state:

- There are no conditional instructions in Debug state.
- In AArch32 state, the PE executes only T32 instructions and PSTATE.IT is ignored.
- In AArch64 state, PSTATE.BTYPE is treated as 0b00.
- Asynchronous exceptions and debug events are ignored.
- Software step is inactive.

#### 2.55 D18797

In section B2.3.10 (Restrictions on the effects of speculation), in the subsection 'Restrictions on exploitative control of speculative execution', the bullet that reads:

• Code1 has control in determining the choice of the architecture state that causes the irreversible change to the microarchitectural state.

is clarified to read:

• Code1 has control in determining the choice of the architecture state that the irreversible change to the microarchitectural state is indicative of.

# 2.56 C18798

In section D13.2.65 (ID\_AA64MMFR1\_EL1, AArch64 Memory Model Feature Register 1), the definition of nTLBPA, bits [51:48]:

0b0000 The intermediate caching of translation table walks might include non-coherent caches of previous valid translation table entries since the last completed relevant TLBI applicable to the PE where either:

- The caching is indexed by the physical address of the location holding the translation table entry.
- The caching is used for stage 1 translations and is indexed by the intermediate physical address of the location holding the translation table entry.

0b0001 The intermediate caching of translation table walks does not include non-coherent caches of previous valid translation table entries since the last completed TLBI applicable to the PE where either:

- The caching is indexed by the physical address of the location holding the translation table entry.
- The caching is used for stage 1 translations and is indexed by the intermediate physical address of the location holding the translation table entry.

is clarified to read:

0b0000 The intermediate caching of translation table walks might include non-coherent physical translation caches.

0b0001 The intermediate caching of translation table walks does not include non-coherent physical translation caches.

Non-coherent physical translation caches are non-coherent caches of previous valid translation table entries since the last completed relevant TLBI applicable to the PE, where either:

- The caching is indexed by the physical address of the location holding the translation table entry.
- The caching is used for stage 1 translations and is indexed by the intermediate physical address of the location holding the translation table entry.

The equivalent edits are made in the following sections:

- D13.2.86 (ID\_MMFR5\_EL1, Memory Model Feature Register 5).
- G8.2.97 (ID MMFR5 AArch32 Memory Model Feature Register 5).

# 2.57 D18800

In section D13.5.17 (PMUSERENR\_ELO, Performance Monitors User Enable Register), the EN, bit [0] description is updated to read:

Enable ELO accesses to the Performance Monitor registers. This applies to the following register accesses:

#### AArch64:

- MRS or MSR accesses to PMCR\_ELO, PMOVSCLR\_ELO, PMSELR\_ELO, PMCCNTR\_ELO, PMXEVTYPER\_ELO, PMXEVCNTR\_ELO, PMCNTENSET\_ELO, PMCNTENCLR\_ELO, PMOVSSET\_ELO, PMEVCNTR<n>\_ELO, PMEVTYPER<n>\_ELO, PMCCFILTR\_ELO.
- MSR accesses to PMSWINC\_ELO.
- MRS accesses to PMCEID0\_EL0, PMCEID1\_EL0.

#### AArch32:

- MRC and MCR accesses to PMCR, PMOVSR, PMSELR, PMCCNTR, PMXEVTYPER, PMXEVCNTR, PMCNTENSET, PMCNTENCLR, PMOVSSET, PMEVCNTR<n>, PMEVTYPER<n>, PMCCFILTR.
- MCR accesses to PMSWINC.

- MRC accesses to PMCEID0, PMCEID1.
- If FEAT PMUv3p1 is implemented, MRC accesses to PMCEID2, and PMCEID3.

060 ELO access to the specified registers is trapped, unless access is enabled by another field in this register.

0b1 ELO access to the specified registers is allowed, unless trapped by a higher priority exception.

When not enabled by any of the PMUSERENR\_ELO.{ER, CR, SW, EN} controls, an accesses to the register at ELO is trapped to EL1, or to EL2 when EL2 is implemented and enabled for the current Security state and HCR\_EL2.TGE is 1.

Trapped MRS and MSR accesses are reported using EC syndrome value 0x18.

Trapped MRC and MCR accesses are reported using EC syndrome value 0x03.

Trapped MRRC and MCRR accesses are reported using EC syndrome value 0x04.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally **UNKNOWN** value.

Equivalent changes are made to the {ER, CR, SW} fields, and to the PMUSERENR.{ER, CR, SW, EN} fields in section G8.4.18 (PMUSERENR, Performance Monitors User Enable Register).

# 2.58 D18802

In section I3.1.2 (Differences in the external views of the Performance Monitors registers), in the subsection 'External views of the Performance Monitors registers when the 64-bit external PMU programmers' model extension is implemented', the following text is deleted:

- PMCEID01, provided as a concatenation of PMCEID0 and PMCEID1.
- PMCEID23, provided as a concatenation of PMCEID2 and PMCEID3.

#### Correspondingly:

- In section I3.1.4 (Access permissions for external views of the Performance Monitors), in Table I3-1 'Access permissions for the Performance Monitors registers when the 64-bit external PMU programmers' model extension is implemented', the entries for PMCEID01 and PMCEID23 are deleted.
- In section I5.2.1 (Performance Monitors external register views), in Table I5-1 'Performance Monitors external register views when the 64-bit external PMU programmers' model extension is implemented, the entries for PMCEID01 and PMCEID23 are deleted.

### 2.59 C18805

In section D5.7.2 (Enhanced support for nested virtualization), in the subsection 'Loads and stores generated by transforming register accesses', the text that reads:

When a System register access is transformed into a memory access, that memory access has a defined format:

- The addressees the memory access is translated by the EL2 translation regime.
- The endianness of the memory access is defined by SCTLR\_EL2.EE.

is clarified to read:

When a System register access is transformed into a memory access, that memory access has a defined format:

- The memory access is made as if it comes from EL2 as configured by the current EL2 state, meaning that:
  - The address of the memory access is translated by the EL2 translation regime if HCR\_EL2.E2H==0 or the EL2&0 translation regime if HCR\_EL2.E2H==1.
  - The endianness of the memory access is defined by SCTLR\_EL2.EE.

### 2.60 D18812

In section D8.11.6 (Meaningful combinations of SVE events), in the subsection 'Vector loop efficiency', the table is updated to read:

| Numerator                      | Denominator         | Vector loop metric               |  |
|--------------------------------|---------------------|----------------------------------|--|
| SVE_PLOOP_ELTS_SPEC × VL ÷ 128 | SVE_PLOOP_TERM_SPEC | Source level iterations per loop |  |
| SVE_PLOOP_TEST_SPEC            | SVE_PLOOP_TERM_SPEC | Vectorized iterations per loop   |  |
| SVE_PLOOP_ELTS_SPEC × VL ÷ 128 | SVE_PLOOP_TEST_SPEC | Parallelism per vector loop      |  |

# 2.61 D18815

In section A2.7.1 (Architectural features added by Armv8.4), in the description of 'FEAT\_S2FWB, Stage 2 forced Write-Back', the text that reads:

FEAT\_S2FWB reduces the requirement of additional cache maintenance instructions in systems where the data Cacheability attributes used by the Guest operating system are different from those expected by the Hypervisor.

is updated to read:

FEAT\_S2FWB reduces the requirement of additional cache maintenance instructions in systems where the data Cacheability attributes used by the Guest operating system are different

from those expected by the Hypervisor. If this feature is implemented, there is no meaningful distinction between the Inner and Outer Shareability domains for accesses to Normal Cacheable memory.

#### 2.62 D18816

In section H2.4.2 (Executing instructions in Debug state), in the subsection 'A64 instructions that are unchanged in Debug state', under the list of Memory Tagging Extension instructions, the entries that read:

- STG.
- STZG.
- ST2G.
- STZ2G.
- STGP.

are changed to read:

- STG (signed offset).
- STZG (signed offset).
- ST2G (signed offset).
- STZ2G (signed offset).
- STGP (signed offset).

In section H2.4.3 (Decode tables), in Table H2-4 'A64 instructions that are unchanged in Debug state', the following changes are made:

- The description for the row 'STG <Xt|SP>, [<Xn|SP>{, #<simm}]!, Signed offset' is corrected to: 'STG <Xt|SP>, [<Xn|SP>{, #<simm}], Signed offset'.
- The value for bit 10 in the row for 'ST2G <Xt|>, [Xt|SP>{, #<simm>}] Signed offset' is corrected to '0'.
- The value for bit 10 in the row for 'STZG <XT|SP>, [<Xn|SP{. #<simm>}]! Signed offset' is corrected to '0', and the description is corrected to 'STZG <XT|SP>, [<Xn|SP{. #<simm>}], Signed offset'.
- The description for the row 'STZ2G <XT|SP>, [<Xn|SP{. #<simm>}]! Signed offset' is corrected to 'STZ2G <XT|SP>, [<Xn|SP{. #<simm>}], Signed offset'.

### 2.63 D18825

In section C6.2.116 (DSB), the following changes are made:

- In the description of the <option> field for the memory nXS barrier variant, the references to 'CRm<3:2>' are changed to 'imm2'.
- The assembler syntax for the memory nXS barrier variant is changed to 'DSB <option>nXS'.

#### 2.64 D18829

In section A2.7.1 (Architectural features added by Armv8.4), subsection 'FEAT\_TRF, Self-hosted Trace Extensions', the text that reads:

If an ETM Architecture PE Trace Unit is implemented and the ETM PE Trace Unit includes System register access to its control registers, this feature is mandatory. If a different PE Trace Unit is implemented or the ETM PE Trace Unit does not include System register access to its control registers, this feature is OPTIONAL.

is corrected to:

If Armv8.4 and an ETM Architecture trace unit is implemented, this feature is mandatory. If this feature is implemented, the trace unit must include System register access to its control registers.

# 2.65 R18832

In section D10.6.2 (Additional information for each profiled branch or exception return), the following statement is added:

It is **IMPLEMENTATION DEFINED** whether an ISB instruction is treated as a branch to the next instruction.

# 2.66 C18836

In section H6.4.1 (Powerup request mechanism if FEAT DoPD is implemented), the text that reads:

On reset, if FEAT\_DoPD is implemented, DBGPRCR.CORENPDRQ is set to an **IMPLEMENTATION DEFINED** choice between 0 and 1 if the powerup request is implemented and asserted, and 0 otherwise.

is replaced with:

On a Cold reset, if FEAT\_DoPD is implemented, DBGPRCR.CORENPDRQ is set to an **IMPLEMENTATION DEFINED** choice between 0 and 1 if the powerup request is implemented and asserted, and 0 otherwise.

In section H6.4.2 (Powerup request mechanism if FEAT\_DoPD is not implemented), the text that reads:

On reset, if FEAT\_DoPD is not implemented, DBGPRCR.CORENPDRQ is set to the value of EDPRCR.COREPURQ.

is replaced with:

On Cold reset, if FEAT\_DoPD is not implemented, DBGPRCR.CORENPDRQ is set to the value of EDPRCR.COREPURQ.

#### 2.67 D18838

In section C6.2.378 (TLBI):

- The CRn field value '1000' is corrected to '100x' in the instruction encoding diagram.
- The FEAT\_XS variants of the TLBI operations are added to the <tlbi\_op> assembler symbol definition.

Furthermore, in section C6.2.372 (SYS), in the subsection 'Alias conditions', the table entry which reads:

| Alias | Is preferred when                                      |
|-------|--------------------------------------------------------|
| TLBI  | CRn == '1000' && SysOp(op1,'1000',CRm,op2) == Sys_TLBI |

is corrected to read:

| Alias | Is preferred when                                   |
|-------|-----------------------------------------------------|
| TLBI  | CRn == '100x' && SysOp(op1,CRn,CRm,op2) == Sys_TLBI |

## 2.68 C18842

In section I5.5.14 (AMDEVARCH, Activity Monitors Device Architecture Register), the text in the ARCHID, bits [15:0] description that reads:

#### For AMU:

- Bits [15:12] are the architecture version, 0x0.
- Bits [11:0] are the architecture part number, 0xA66.

This corresponds to AMU architecture version AMUv1.

is changed to read:

#### For AMU:

- Bits [19:16] are the minor architecture version, 0x0.
- Bits [15:12] are the major architecture version, 0x0.
- Bits [11:0] are the architecture part number, 0xA66.

This corresponds to a generic AMU, version 1.0.

## 2.69 C18843

The current description of FEAT\_LPA2 in Arm® Architecture Reference Manual, for A-profile architecture, Issue H.a lacks clarity between the ability to describe the size of the output address as having 52 bits, and there being 52 bits of physical address. This will be rectified in a future release of Arm® Architecture Reference Manual, for A-profile architecture.

## 2.70 D18853

In section J1.1.3 (aarch64/functions), the following is added to the description of the pseudocode function AArch64.ChooseRandomNonExcludedTag():

```
// This function can read RGSR_EL1 and/or write RGSR_EL1 to an IMPLEMENTATION
DEFINED value.
// If it is not capable of writing RGSR_EL1.SEED[15:0] to zero from a previous non-
zero RGSR_EL1.SEED
// value, it is IMPLEMENTATION DEFINED whether the randomness is significantly
impacted if
// RGSR_EL1.SEED[15:0] is set to zero.
```

In section C6.2.130 (IRG), the following line is removed from the operational pseudocode:

```
RGSR_EL1 = bits(64) UNKNOWN;
```

In section D13.2.107 (RGSR\_EL1, Random Allocation Tag Seed Register), the field descriptions are changed to read:

When GCR EL1.RRND == 0:

Bits [63:24]

Reserved, RESO.

SEED, bits [23:8]

Seed register used for generating values returned by RandomAllocationTag().

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally **UNKNOWN** value.

Bits [7:4]

Reserved, RESO.

TAG, bits [3:0]

Tag generated by the most recent IRG instruction.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally **UNKNOWN** value.

When GCR EL1.RRND == 1:

Bits [63:56]

Reserved, RESO.

SEED, bits [55:8]

IMPLEMENTATION DEFINED

Note: Software is recommended to avoid writing SEED[15:0] with a value of zero, unless this has been generated by the PE in response to an earlier value with SEED being non-zero.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally **UNKNOWN** value.

Bits [7:4]

Reserved, RESO.

TAG, bits [3:0]

Tag generated by the most recent IRG instruction.

The reset behavior of this field is:

• On a Warm reset, this field resets to an architecturally **UNKNOWN** value.

# 2.71 D18876

In section J1.1.3 (aarch64/functions), the code in function AArch64. FaultSyndrome() that reads as:

(bits(25), bits(5)) AArch64.FaultSyndrome(boolean d\_side, FaultRecord fault) ....

is changed to:

Also in section J1.1.3 (aarch64/functions), the function definition for LS64InstructionSyndrome() that reads as:

is changed to:

Similarly, a new function GetLoadStoreType() is added to the same section:

bits(2) GetLoadStoreType();

### 2.72 D18880

In section C5.1.4 (op0==0b01, cache maintenance, TLB maintenance, address translation, prediction restriction, and BRBE instructions), in the subsection 'Prediction restriction instructions', the following table entries:

| Instruction  | ор0 | op1 | CRn | CRm | op2 |
|--------------|-----|-----|-----|-----|-----|
| CPP RCTX, Xt | 1   | 3   | 7   | 3   | 5   |
| DVP RCTX, Xt | 1   | 3   | 7   | 3   | 7   |

are corrected to read:

| Instruction  | ор0 | op1 | CRn | CRm | op2 |
|--------------|-----|-----|-----|-----|-----|
| DVP RCTX, Xt | 1   | 3   | 7   | 3   | 5   |
| CPP RCTX, Xt | 1   | 3   | 7   | 3   | 7   |

#### 2.73 R18907

In section D5.5.7 (Combining the stage 1 and stage 2 attributes, EL1&0 translation regime) in the subsection 'Combining the stage 1 and stage 2 Cacheability attributes for Normal memory', the following text is added:

When the first stage of the translation regime specifies Normal memory with Cacheability other than Write-back cacheable, HCR\_EL2.FWB is set to 1, and the stage 2 Page or Block descriptor [4:2] is set to 0b110, it is **IMPLEMENTATION DEFINED** whether Atomic memory accesses or Exclusives are supported, in the same way as it is for accesses to memory locations whose resultant memory type is Normal memory other than Write-back cacheable.

# 2.74 D18914

In section C3.8.3 (Uniform DSP operations), in Table C3-152 'Uniform DSP instructions', the 'Mnemonic' and 'See' entries for the instruction 'Signed saturating rounding doubling multiply-add high to accumulator (unpredicated)' are changed from SQRDCMLAH to SQRDMLAH.

## 2.75 C18919

In sections C5.5.21 (TLBI RIPAS2E1, TLBI RIPAS2E1NXS, TLB Range Invalidate by Intermediate Physical Address, Stage 2, EL1) to C5.5.26 (TLBI RIPAS2LE1OS, TLBI RIPAS2LE1OSNXS, TLB

Range Invalidate by Intermediate Physical Address, Stage 2, Last level, EL1, Outer Shareable), the Purpose text that reads:

and the entry would be required to translate the specified IPA

is clarified to read:

and the entry would be required to translate any IPA in the specified address range

In the following sections:

- C5.5.29 (TLBI RVAAE1, TLBI RVAAE1NXS, TLB Range Invalidate by VA, All ASID, EL1) to C5.5.37 (TLBI RVAE1OS, TLBI RVAE1OSNXS, TLB Range Invalidate by VA, EL1, Outer Shareable).
- C5.5.41 (TLBI RVAE3, TLBI RVAE3NXS, TLB Range Invalidate by VA, EL3) to C5.5.46 (TLBI RVALE1OS, TLBI RVALE1OSNXS, TLB Range Invalidate by VA, Last level, EL1, Outer Shareable).
- C5.5.50 (TLBI RVALE3, TLBI RVALE3NXS, TLB Range Invalidate by VA, Last level, EL3) to C5.5.52 (TLBI RVALE3OS, TLBI RVALE3OSNXS, TLB Range Invalidate by VA, Last level, EL3, Outer Shareable).

The Purpose text that reads:

to translate the specified VA

is clarified to read:

to translate any of the VAs in the specified address range

In the following sections:

- C5.5.38 (TLBI RVAE2, TLBI RVAE2NXS, TLB Range Invalidate by VA, EL2) to C5.5.40 (TLBI RVAE2OS, TLBI RVAE2OSNXS, TLB Range Invalidate by VA, EL2, Outer Shareable).
- C5.5.47 (TLBI RVALE2, TLBI RVALE2NXS, TLB Range Invalidate by VA, Last level, EL2) to C5.5.49 (TLBI RVALE2OS, TLBI RVALE2OSNXS, TLB Range Invalidate by VA, Last level, EL2, Outer Shareable).

The Purpose text that reads:

would be used to translate the specified VA in the specified range

is clarified to read:

would be used to translate any VA in the range

### 2.76 D18924

In section B2.3.10 (Restrictions on the effects of speculation), in the subsection 'Restrictions on the effects of speculation from Armv8.5', the text that reads:

From Armv8.5, there are some further restrictions on the effects of speculation in addition to those in Armv8.0:

- Data loaded under speculation with a permission or domain fault cannot be used to form an address, to generate condition codes, or to generate SVE predicate values to be used by other instructions in the speculative sequence.
- Any System register read under speculation to a register that is not architecturally accessible
  from the current Exception level cannot be used to form an address, to generate condition
  codes, or to generate SVE predicate values to be used by other instructions in the speculative
  sequence.

#### Note:

As the effects of speculation are not architecturally visible, this restriction requires that the effect of any speculation cannot give rise to side channels that will leak the values held in memory locations, System registers, or Special-purpose registers to a level of privilege that would otherwise not be able to determine those values.

- Code running in one hardware-defined context cannot exploitatively control speculative execution of code in a different hardware-defined context as a result of the behavior of any execution prediction resources that predict address or register values. In the case of this definition, the hardware-defined context is determined by:
  - The Exception level.
  - The Security state.
  - When executing at EL1, if EL2 is implemented and enabled in the current Security state, the VMID.
  - When executing at ELO, whether the EL1&O or the EL2&O translation regime is in use.
  - When executing at ELO and using the EL1&O translation regime, the Address Space Identifier (ASID) and, if EL2 is implemented and enabled in the current Security state, the VMID
  - When executing at ELO and using the EL2&O translation regime, the ASID.
  - When in AArch64 state, the current SCXTNUM\_ELx value if SCXTNUM\_ELx is implemented and the hardware identifies that SCXTNUM\_ELx is part of the context. Where SCXTNUM\_ELx is not included as part of the hardware-indicated context, an implementation can further identify that branch targets trained for branches situated at one address can control speculative execution of branches situated at different addresses only in a hard-to-determine way.

#### Note:

• The definition of "hard-to-determine manner" is left open to implementations. Examples could include the complete separation of prediction resources, or the isolation of the predictions using a cryptographic or pseudo-random mechanism to separate each context.

- The architecture does not require that prediction resources that simply predict the direction of a branch are separated in this way.
- Changes to System registers must not occur speculatively in a way that can affect a speculative memory access that can cause a change to the micro-architectural state.
- Changes to Special-purpose registers can occur speculatively.

#### is changed to read:

Further restrictions on speculation are introduced by some additional architectural features as described here:

- FEAT\_CSV3 introduces the following restrictions:
  - Data loaded under speculation with a permission or domain fault cannot be used to form an address, to generate condition codes, or to generate SVE predicate values to be used by other instructions in the speculative sequence.
  - Any System register read under speculation to a register that is not architecturally accessible from the current Exception level cannot be used to form an address, to generate condition codes, or to generate SVE predicate values to be used by other instructions in the speculative sequence.
     Note:

As the effects of speculation are not architecturally visible, this restriction requires that the effect of any speculation cannot give rise to side channels that will leak the values of memory locations, System registers, or Special-purpose registers to a level of privilege that would otherwise not be able to determine those values.

 Changes to System registers must not occur speculatively in a way that can affect a speculative memory access that can cause a change to the micro-architectural state. Note:

Changes to Special-purpose registers can occur speculatively.

FEAT\_CSV2, FEAT\_CSV2\_1p1, FEAT\_CSV2\_1p2, FEAT\_CSV2\_2 and FEAT\_CSV2\_3 introduce a range of additional restrictions:

- If FEAT\_CSV2 is implemented:
  - Code running in one hardware-defined context (context1) cannot either exploitatively control, or predictively leak to, the speculative execution of code in a different hardwaredefined context (context2) as a result of the behavior of any of the following resources:
    - Branch target prediction based on the branch targets used in context1.
      - This applies to both direct and indirect branches but excludes the prediction of the direction of a conditional branch.
    - Data Value predictions based on data value from execution in context1.
    - Virtual address based cache prefetch predictions generated as a result of execution in context1.
    - Any other prediction mechanisms other than Branches, Data Values or Cache Prefetches.
  - In this definition, the hardware-defined context is determined by:
    - The Exception level.
    - The Security state.
    - When executing at EL1, if EL2 is implemented and enabled in the current Security state, the VMID.
    - When executing at ELO, whether the EL1&O or the EL2&O translation regime is in use.
    - When executing at ELO and using the EL1&O translation regime, the Address Space Identifier (ASID) and, if EL2 is implemented and enabled in the current Security state, the VMID.
    - When executing at ELO and using the EL2&O translation regime, the ASID.
- If FEAT\_CSV2\_2 is implemented then SCXTNUM\_ELx is also part of the hardware-defined context.
- If either FEAT CSV2 1p1 or FEAT CVS2 3 is implemented, then:
  - Code running in one hardware-defined context (context1) cannot either exploitatively control, or predictively leak to, the speculative execution of code in a different hardwaredefined context (context2) as a result of the behavior of any of the following resources:
    - Branch target prediction based on the branch history used in context1.
- If FEAT\_CSV2\_1p1 is implemented, branch or data values trained from one instruction address can exploitatively control, or predictively leak to, the speculative execution of code from a different address only in a hard-to determine way.
- If FEAT\_CSV2\_1p2 is implemented, the SCXTNUM\_ELx register is implemented but is not part of the hardware defined context.

FEAT\_CSV2\_1p1, FEAT\_CSV2\_1p2, FEAT\_CSV2\_2 and FEAT\_CSV2\_3 form a hierarchy of ID functionality, consistent with the principles of the CPU ID mechanism described in Principles of the ID scheme for fields in ID registers on page D13-5239:

- FEAT\_CSV2\_2 implies the implementation of FEAT\_CSV2.
- FEAT CSV2 3 implies the implementation of FEAT CSV2 2.

- FEAT\_CSV2\_1p1 implies the implementation of FEAT\_CSV2.
- FEAT CSV2 1p2 implies the implementation of FEAT CSV2 1p1.
- FEAT\_CSV2\_2 implies that neither FEAT\_CSV2\_1p1 or FEAT\_CSV2\_1p2 are implemented.

Armv8.5 onwards requires at least FEAT\_CSV2 and FEAT\_CSV3 to be implemented.

Within the same section, a new subsection 'Restrictions on predictive leakage' is added:

The execution of some code (code1) can predictively leak to some other code (code2) if and only if all of the following apply:

- The execution of code 1 influences, in a manner that is not hard to determine, the predictive micro-architectural structures of the implementation to behave in a way that is indicative of some architectural state accessible to the execution context of code1.
- The predictive micro-architectural structures of the implementation impact the timing of the speculative execution of code2 in a way that enables code2 to recover the architecture state in manner that is not hard to determine.

#### Note:

Mechanisms to prevent the influence and the state recovery being "not hard to determine" are left open to implementations. Examples could include the complete separation of prediction resources, or the isolation of the predictions using a cryptographic or pseudo-random mechanism to separate each context.

Also in the same section, the subsection 'Restrictions on exploitative control of speculative execution' is updated to read:

The execution of some code (code1) can exploitatively control speculative execution of some other code (code2) if and only if all of the following apply:

- The actions of code1 can influence, in a manner that is not hard to determine, the speculative execution of code2 to cause an irreversible change to the microarchitectural state of the PE that is indicative of some architectural state accessible to the execution context of code2.
- Code1 has control in determining the choice of the architecture state that the irreversible change to the microarchitectural state is indicative of.
- The irreversible changes to the microarchitectural state of the PE can be measured by code executing in an execution context other than that of code2 to allow the retrieval of the architectural state in a manner that is not hard to determine.

#### Note:

Mechanisms to prevent the influence and the state recovery being "not hard to determine" are left open to implementations. Examples could include the complete separation of prediction resources, or the isolation of the predictions using a cryptographic or pseudo-random mechanism to separate each context.

In section D13.2.67 (ID\_AA64PFR0\_EL1, AArch64 Processor Feature Register 0) the value definitions in CSV2, bits [59:56] are changed to read:

0b0000 The implementation does not disclose whether FEAT\_CSV2 is implemented.

0b0001 FEAT\_CSV2 is implemented, but FEAT\_CSV2\_2 and FEAT\_CSV2\_3 are not implemented. CVS2\_frac determines whether FEAT\_CSV2\_1p1 and/or FEAT\_CSV2\_1p2 are not implemented.

0b0010 FEAT CSV2 2 is implemented but FEAT CSV2 3 is not implemented.

0b0011 FEAT CSV2 3 is implemented.

The equivalent changes are made in sections D13.2.87 (ID\_PFRO\_EL1, AArch32 Processor Feature Register 0) and G8.2.98 (ID\_PFRO, Processor Feature Register 0).

In section D13.2.68 (ID\_AA64PFR1\_EL1, AArch64 Processor Feature Register 1), the value definitions in CSV2 frac, bits [35:32] are changed to read:

0b0000 Either ID\_AA64PFRO\_EL1.CSV2 is not 0001, or the implementation does not disclose whether FEAT\_CSV2\_1p1 is implemented. FEAT\_CSV2\_1p2 is not implemented.

0b0001 FEAT\_CSV2\_1p1 is implemented but FEAT\_CSV2\_1p2 is not implemented.

0b0010 FEAT CSV2 1p2 is implemented.

And the following text is added after the value definitions:

The values 0b0001 and 0b0010 are only permitted when ID AA64PFR0 EL1.CSV2 is 0b0001.

In section A2.2.1 (Additional functionality added to Armv8.0 in later releases), the 'FEAT\_CSV2 and FEAT\_CSV2\_2, Cache Speculation Variant 2' definition is renamed 'FEAT\_CSV2, FEAT\_CSV2\_2, and FEAT\_CSV2\_3, Cache Speculation Variant 2', and the following text is added:

FEAT\_CSV2\_3 adds a mechanism to identify if hardware cannot disclose information about whether branch targets and branch history trained in one hardware described context can control speculative execution in a different hardware described context.

Also within the definition, the text that reads:

FEAT\_CSV2\_2 is supported in AArch64 state only.

FEAT CSV2 2 is OPTIONAL in Armv8.0 implementations.

The ID AA64PFRO\_EL1.CSV2 field identifies the presence of FEAT\_CSV2\_2.

is updated to read:

FEAT\_CSV2\_2 and FEAT\_CSV2\_3 are supported in AArch64 state only.

FEAT\_CSV2\_2 and FEAT\_CSV2\_3 are OPTIONAL in Armv8.0 implementations.

The ID\_AA64PFRO\_EL1.CSV2 field identifies the presence of FEAT\_CSV2\_2 and FEAT\_CSV2\_3.

## 2.77 D18926

In section C7.2.54 (FCCMP), under 'Operational information', the statement that reads:

An unordered comparison sets the

is corrected to read:

An unordered comparison sets the PSTATE condition flags to N=0, Z=0, C=1, and V=1.

Equivalent changes are made in the following sections:

- C7.2.55 (FCCMPE).
- C7.2.66 (FCMP).
- C7.2.67 (FCMPE).
- F6.1.54 (VCMP).
- F6.1.55 (VCMPE).

## 2.78 D18933

In section J1.3.1 (shared/debug), in the function ExternalNoninvasiveDebugAllowed(), the code that reads as:

```
boolean ExternalNoninvasiveDebugAllowed()
...
ss = SecurityStateAtEL(PSTATE.EL);
if (ELUsingAArch32(EL1) && PSTATE.EL == EL0 &&
    ss == SS_Secure && SDER.SUNIDEN == '1') then
    return TRUE;
```

is updated to read as:

```
boolean ExternalNoninvasiveDebugAllowed()
    return ExternalNoninvasiveDebugAllowed(PSTATE.EL);

boolean ExternalNoninvasiveDebugAllowed(bits(2) el)
    ...
    ss = SecurityStateAtEL(el);
    if ((ELUsingAArch32(EL3) || ELUsingAArch32(EL1)) && el == EL0 &&
        ss == SS_Secure && SDER.SUNIDEN == '1') then
    return TRUE;
```

In section J1.3.4 (shared/trace), in the function TraceAllowed(), the code that reads as:

```
boolean TraceAllowed(bits(2) el)
  if !HaveTraceExt() then return FALSE;
  ss = SecurityStateAtEL(el);
  if SelfHostedTraceEnabled() then
   ...
```

```
else
case ss of
when SS_NonSecure return ExternalNoninvasiveDebugEnabled();
when SS_Secure return ExternalSecureNoninvasiveDebugEnabled();
when SS_Realm return ExternalRealmNoninvasiveDebugEnabled();
when SS_Root return ExternalRootNoninvasiveDebugEnabled();
```

is updated to read as:

```
boolean TraceAllowed(bits(2) el)
  if !HaveTraceExt() then return FALSE;
  if SelfHostedTraceEnabled() then
      ss = SecurityStateAtEL(el);
    ...
  else
    return ExternalNoninvasiveDebugAllowed(el);
```

## 2.79 D18939

In section C3.8.12 (Complex integer arithmetic), in the subsection 'Uniform complex integer arithmetic', the line that reads:

Two CMLA instructions can be used as follows: CMLA Zda.S, Zn.S, Zm.S, #ACMLA Zda.S, Zn.S, Zm.S, #B

is corrected to read:

Two CMLA instructions can be used as follows:

CMLA Zda.S, Zn.S, Zm.S, #A CMLA Zda.S, Zn.S, Zm.S, #B

# 2.80 D18948

In section D5.2.6 (Overview of the VMSAv8-64 address translation stages), the following footnotes in the tables are changed:

Under 'Table D5-13 'TCR\_ELx.TnSZ values and IA ranges, 4KB granule with no concatenation of tables', the footnotes that read:

- 1. If FEAT\_TTST is not implemented, or while the PE is executing in AArch32 state, TnSZmax is 39.
- 2. Only available if FEAT\_TTST is implemented, while the PE is executing in AArch64 state.

are corrected to read:

- 1. If FEAT TTST is not implemented, TnSZmax is 39.
- 2. Only available if FEAT TTST is implemented.

Under Table D5-14 'VTCR\_EL2.TOSZ values and IA ranges, 4KB granule with possible concatenation of translation tables', the footnotes that read:

- 1. If FEAT\_TTST is not implemented or while the PE is executing in AArch32 state, the maximum value of TOSZ is 39 with corresponding IA[29:12]-IA[24:12].
- 2. If FEAT\_TTST is implemented, while the PE is executing in AArch64 state, and is using 4KB granules, an initial lookup level 3, (VTCR\_EL2.SL0 == 3) is possible.

are corrected to read:

- 1. If FEAT\_TTST is not implemented, the maximum value of TOSZ is 39 with corresponding IA[29:12]-IA[24:12].
- 2. If FEAT\_TTST is implemented, and stage 2 is using 4KB granules, an initial lookup level 3, (VTCR\_EL2.SL0 == 3) is possible.

Under Table D5-16 'VTCR\_EL2.TOSZ values and IA ranges, 16KB granule with possible concatenation of translation tables', the footnote that reads:

1. If FEAT\_TTST is not implemented or while the PE is executing in AArch32 state, the maximum value of TOSZ is 39 with corresponding IA[24:14].

is corrected to read:

1. If FEAT\_TTST is not implemented, the maximum value of TOSZ is 39 with corresponding IA[24:14].

Under Table D5-17 'TCR\_ELx.TnSZ values and IA ranges, 64KB granule with no concatenation of tables', the footnote that reads:

1. If FEAT\_TTST is not implemented or while the PE is executing in AArch32 state, the maximum value of TnSZ is 39 with IA[24:16].

is corrected to read:

1. If FEAT\_TTST is not implemented, the maximum value of TnSZ is 39 with IA[24:16].

Under Table D5-18 'VTCR\_EL2.TOSZ values and IA ranges, 64KB granule with possible concatenation of translation tables', the footnote that reads:

1. If FEAT\_TTST is not implemented or while the PE is executing in AArch32 state, the maximum TOSZ value is 39, with IA[24:16].

is corrected to read:

1. If FEAT\_TTST is not implemented, the maximum TOSZ value is 39, with IA[24:16].

## 2.81 D18951

In sections C6.2.276 (SETP, SETM, SETE) to C6.2.279 (SETPTN, SETMTN, SETETN), the code that reads as:

```
if setsize<63> == '1' then setsize = 0 \times 007FFFFFFFFFFF6<63:0>;
```

Is updated to read:

```
if setsize<63> == '1' then setsize = 0x7FFFFFFFFFFFFFFF63:0;
```

# 2.82 D18981

In section D6.2.1 (Cache activity and Allocation Tags), the following text is added, following the list beginning 'When Allocation Tags are evicted from a cache entry at cache level':

If an implementation can overwrite Allocation Tags in memory that have been written by another observer, where the Allocation Tags have not been written by an observer in the Shareability domain of that memory location, then:

- A cache maintenance operation which cleans data from a cache level must also clean the associated Allocation Tags.
- A cache maintenance operation which invalidates, or cleans and invalidates data from a cache level, must also clean and invalidate the associated Allocation Tags.

The same text is added to section D4.4.8 (Cache maintenance instructions), in the subsection 'General requirements for the scope of maintenance instructions'.

# 2.83 D18985

In section C6.2.396 (WFE), the operational pseudocode that reads:

```
Hint_WFE(1, WFxType_WFE);
```

is corrected to read as:

```
integer localtimeout = 1 << 64; // No local timeout event is generated
Hint_WFE(localtimeout, WFxType_WFE);</pre>
```

An equivalent change is made in section C6.2.398 (WFI).

### 2.84 D18986

In section J1.1.5 (aarch64/translation), the pseudocode for AArch64. CheckWatchpoint() that reads:

```
if match && acctype == AccType_ATOMICRW then
  iswrite = !match_on_read;
```

is updated to read as:

```
if match && IsAtomicRW(acctype) then
  iswrite = !match_on_read;
```

In section J1.1.1 (aarch64/debug), the pseudocode for AArch64.WatchpointMatch() that reads:

```
if acctype == AccType_ATOMICRW then
    ls_match = (DBGWCR_EL1[n].LSC != '00');
else
    ls_match = (DBGWCR_EL1[n].LSC<(if iswrite then 1 else 0)> == '1');
```

is updated to read as:

```
if IsAtomicRW(acctype) then
    ls_match = (DBGWCR_(n,LSC) != '00');
elsif iswrite then
    ls_match = (DBGWCR_(n,LSC)<1> != '0');
else
    ls_match = (DBGWCR_(n,LSC)<0> != '0');
```

In section J1.1.2 (aarch64/exceptions), the pseudocode for AArch64.TagCheckFault() that reads:

```
readwrite = acctype IN {AccType_ATOMICRW,
AccType_ORDEREDATOMICRW,
AccType_ORDEREDRW);
if !iswrite || readwrite then
    AArch64.RaiseTagCheckFault(vaddress, iswrite);
else
    AArch64.ReportTagCheckFault(PSTATE.EL, vaddress<55>);
```

is updated to read as:

```
if !iswrite || IsAtomicRW(acctype) then
   AArch64.RaiseTagCheckFault(vaddress, iswrite);
else
   AArch64.ReportTagCheckFault(PSTATE.EL, vaddress<55>);
```

# 2.85 D18990

In section C6.2.65 (CMPP), the CMPP instruction's dependency on FEAT\_MTE is added. In sections C6.2.264 (SB) and F5.1.175 (SB), the SB instructions' dependency on FEAT\_SB is added.

## 2.86 D18992

In section C5.2.8 (FPCR, Floating-point Control Register), the descriptions of the floating-point exception trap enables IDE, IXE, UFE, OFE, DZE, and IOE which read:

The value of this bit controls both scalar and Advanced SIMD floating-point arithmetic.

are corrected to read:

The value of this bit controls both scalar and vector floating-point arithmetic.

### 2.87 C18996

In the following sections:

- F6.1.96 (VHADD).
- F6.1.198 (VRHADD).
- C7.2.253 (SHADD).
- C7.2.310 (SRHADD).
- C7.2.358 (UHADD).
- C7.2.383 (URHADD).
- C8.2.464 (SHADD).
- C8.2.566 (SRHADD).
- C8.2.668 (UHADD).
- C8.2.731 (URHADD).

Operational pseudocode of the form:

```
integer sum = op1 + op2;
Elem[result,e,esize] = sum<esize:1>;
```

is changed to:

```
integer sum = (op1 + op2) >> 1;
Elem[result,e,esize] = sum<esize-1:0>;
```

### 2.88 C19002

In section J1.3.3 (shared/functions), the code in the function InsertIESBBeforeException() that reads:

is updated to read:

# 2.89 D19012

In section D13.2.37 (ESR\_EL1, Exception Syndrome Register (EL1)), in the section 'ISS encoding for an exception from a Watchpoint exception', the text in the field CM, bit[8]:

Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:

is corrected to read:

Indicates whether the Watchpoint exception came from a cache maintenance instruction:

and the text that reads:

The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction.

is corrected to read:

The Watchpoint exception was generated by the execution of a cache maintenance instruction.

In the field WnR, bit[6], the text that reads:

For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.

is corrected to read:

For Watchpoint exceptions on cache maintenance instructions, this bit always returns a value of 1.

The equivalent changes are made in section D13.2.38 (ESR\_EL2, Exception Syndrome Register (EL2)).

### 2.90 C19017

In section D13.9.16 (VSESR\_EL2, Virtual SError Exception Syndrome Register), in the 'AET' field description, the following text:

When a virtual SError interrupt is taken to EL1 using AArch32, DFSR[15:4] is set to VSESR EL2.AET.

When a virtual SError interrupt is deferred by an ESB instruction, VDISR\_EL2[15:4] is set to VSESR EL2.AET.

is clarified to read:

When a virtual SError interrupt is taken to EL1 using AArch32, DFSR[15:14] is set to VSESR\_EL2.AET.

When a virtual SError interrupt is deferred by an ESB instruction, VDISR\_EL2[15:14] is set to VSESR EL2.AET.

The equivalent change is made in section G8.6.19 (VDFSR, Virtual SError Exception Syndrome Register).

## 2.91 D19026

In section C5.2.18 (SPSR\_EL1, Saved Program Status Register (EL1)), in the field description for 'When exception taken from AArch64 state:', M[3:0], bits [3:0], the bullet that reads:

• If the effective value of HCR\_EL2.{NV, NV1} == {1,0} or the exception is not taken from EL1, then M[3:2] is set to 10.

is corrected to read:

• If the Effective value of HCR\_EL2.{NV, NV1} == {1,0} and the exception is not taken from EL1, then M[3:2] is set to 0b10.

## 2.92 D19036

In section J1.1.3 (aarch64/functions), the code in the function AArch64.DataMemZero() that reads:

```
AArch64.DataMemZero(...)
  iswrite = TRUE;
AddressDescriptor memaddrdesc = memaddrdesc_in;
for i = 0 to size-1
  accdesc = CreateAccessDescriptor(AccType_DCZVA);
  if HaveMTEExt() then
    if AArch64.AccessIsTagChecked(vaddress, AccType_DCZVA) then
    ...
```

is updated to read:

```
AArch64.DataMemZero(...)
    iswrite = TRUE;
AddressDescriptor memaddrdesc = memaddrdesc_in;
accdesc = CreateAccessDescriptor(AccType_DCZVA);

if HaveTME() then

    accdesc.transactional = TSTATE.depth > 0;

    if accdesc.transactional && !MemHasTransactionalAccess(memaddrdesc.memattrs)
then

    FailTransaction(TMFailure_IMP, FALSE);

for i = 0 to size-1
    if HaveMTE2Ext() then
        if AArch64.AccessIsTagChecked(vaddress, AccType_DCZVA) then
        ...
```

# 2.93 D19037

In section B2.3.2 (Dependency definitions), the definition of 'Pick Basic dependency' that reads:

A Pick Basic dependency from a read Register effect or read Memory effect R1 to a Register effect or Memory effect E2 exists if and only if all of the following apply:

- There is a Dependency through registers from R1 to a Register effect E3, and one of the following applies:
  - There is an Intrinsic control dependency from the Register effect E3 to a Register effect E4, and there is a chain of Dependency through registers or Dependency through memory from E4 to E2.
  - There is an Intrinsic control dependency from the Register effect E3 to E2.

is changed to read:

A Pick Basic dependency from a read Register effect or read Memory effect R1 to a Register effect or Memory effect E2 exists if and only if one of the following apply:

- There is a Dependency through registers from R1 to E2.
- There is an Intrinsic Control dependency from R1 to E2.
- There is a Pick Basic dependency from R1 to an Effect E3 and there is a Pick Basic dependency from E3 to E2.

Equivalent changes are made in section E2.3.2 (Dependency definitions).

#### 2.94 C19047

In section D13.2.27 (CLIDR\_EL1, Cache Level ID Register), the following Note is added to the descriptions of LoUU, bits [29:27], and LoUIS, bits [23:21]:

Note: This field does not describe the requirements for instruction cache invalidation. See CTR ELO.DIC.

The equivalent changes are made in section G8.2.27 (CLIDR, Cache Level ID Register).

## 2.95 D19049

In section K1.2.11 (Instruction fetches from Device memory), the text that reads:

If a branch causes the program counter to point to an area of memory with the Device attribute that is not marked as execute-never for the current Exception level for instruction fetches, then an implementation must perform one of the following behaviors:

- It treats the instruction fetch as if it were to a memory location with the Normal, Non-cacheable attribute.
- It generates a Permission fault.

is corrected to read:

For an instruction fetch from a memory location with the Device attribute that is not marked as execute-never for the current Exception level, an implementation can either:

- Treat the instruction fetch as if it were to a memory location with the Normal Non-cacheable attribute.
- Take a Permission fault.

#### 2.96 C19051

In section C3.2.12 (Atomic instructions), in the subsection 'Single-copy atomic 64-byte load/store', the text that reads:

When the instructions access a memory type for an enabled translation stage that is not one of the following, a data abort for that translation stage occurs:

- Normal Inner Non-cacheable, Outer Non-cacheable.
- Device-GRF.
- Device-nGRE.
- Device-nGnRE.
- Device-nGnRnE.

is corrected to read:

When the instructions access a memory type that is not one of the following, a Data abort for Unsupported Exclusive or Atomic access is generated for the stage of translation that provided the memory type:

- Normal Inner Non-cacheable, Outer Non-cacheable.
- Device-GRE.
- Device-nGRE.
- Device-nGnRE.
- Device-nGnRnE.

And the following statements are added after this text:

Regardless of the memory type:

- The memory access generated by an ST64BV or ST64BV0 instruction is not merged with any accesses.
- The memory access generated by an ST64B instruction is not merged with any accesses generated by store instructions appearing in program order after the instruction.

## 2.97 D19068

In section D5.4.2 (About PSTATE.PAN), the following text is removed:

When HCR\_EL2.{E2H, TGE} == {1, 1} SCTLR\_EL1.SPAN and SCTLR\_EL2.SPAN are ignored.

Similarly, in section D13.2.118 (SCTLR\_EL1, System Control Register (EL1)), in the field SPAN, bit [23], the following text is removed:

When FEAT\_VHE is implemented, and the value of HCR\_EL2.{E2H, TGE} is {1, 1}, this bit has no effect on execution at ELO.

#### 2.98 D19077

The following feature dependencies are added:

- In section C6.2.100 (CRC32B, CRC32H, CRC32W, CRC32X), the dependency of CRC32B, CRC32H, CRC32W, CRC32X on FEAT CRC32 is added.
- In section C6.2.101 (CRC32CB, CRC32CH, CRC32CW, CRC32CX), the dependency of CRC32CB, CRC32CH, CRC32CW, CRC32CX on FEAT\_CRC32 is added.
- In section C7.2.7 (AESD), the dependency of AESD on FEAT\_AES is added.
- In section C7.2.8 (AESE), the dependency of AESE on FEAT AES is added.
- In section C7.2.215 (PMULL, PMULL2), the dependency of PMULL, PMULL2 on FEAT\_PMULL is added.
- In section C7.2.239 (SHA1C), the dependency of SHA1C on FEAT SHA1 is added.
- In section C7.2.240 (SHA1H), the dependency of SHA1H on FEAT SHA1 is added.
- In section C7.2.241 (SHA1M), the dependency of SHA1M on FEAT SHA1 is added.
- In section C7.2.242 (SHA1P), the dependency of SHA1P on FEAT\_SHA1 is added.
- In section C7.2.243 (SHA1SU0), the dependency of SHA1SU0 on FEAT SHA1 is added.
- In section C7.2.244 (SHA1SU1), the dependency of SHA1SU1 on FEAT\_SHA1 is added.
- In section C7.2.245 (SHA256H2), the dependency of SHA256H2 on FEAT\_SHA256 is added.
- In section C7.2.246 (SHA256H), the dependency of SHA256H on FEAT\_SHA256 is added.
- In section C7.2.247 (SHA256SU0), the dependency of SHA256SU0 on FEAT\_SHA256 is added.
- In section C7.2.248 (SHA256SU1), the dependency of SHA256SU1 on FEAT\_SHA256 is added.

Equivalent changes are made to the AArch32 variants of these instructions that exist.

## 2.99 D19093

In section D13.2.117 (SCR\_EL3, Secure Configuration Register), for the field SIF, bit[9], the text that reads:

Secure instruction fetch. When the PE is in Secure state, this bit disables instruction fetch from Non-secure memory.

060 Secure state instruction fetches from Non-secure memory are permitted.

0b1 Secure state instruction fetches from Non-secure memory are not permitted.

is corrected to read:

Secure instruction fetch. When the PE is in Secure state, this bit disables instruction execution from Non-secure memory.

0ъ0 Secure state instruction execution from Non-secure memory is permitted.

0b1 Secure state instruction execution from Non-secure memory is not permitted.

The same correction is made in section G8.2.125 (SCR, Secure Configuration Register).

#### 2.100 C19099

In section D13.7.7 (PMSEVFR\_EL1, Sampling Event Filter Register), the text under 'Purpose' that reads:

Controls sample filtering by events. The overall filter is the logical AND of these filters. For example, if E[3] and E[5] are both set to 1, only samples that have both event 3 (Level 1 unified or data cache refill) and event 5 set (TLB walk) are recorded.

is clarified to read:

Controls sample filtering by events. The overall filter is the logical AND of these filters. For example, if PMSEVFR\_EL1.E[3] and PMSEVFR\_EL1.E[5] are both set to 1, only samples that have both event 3 (Level 1 unified or data cache refill) and event 5 (TLB walk) set to 1 are recorded.

Similarly, in section D13.7.13 (PMSNEVFR\_EL1, Sampling Inverted Event Filter Register), the text that reads:

Controls sample filtering by events. The overall filter is the logical AND of these filters. For example, if E[3] and E[5] are both set to 0b1, only samples that have both event 3 (Level 1 unified or data cache refill) and event 5 (TLB walk) clear are recorded.

is clarified to read:

Controls sample filtering by events. The overall inverted filter is the logical OR of these filters. For example, if PMSNEVFR\_EL1.E[3] and PMSNEVFR\_EL1.E[5] are both set to 1, samples that have either event 3 (Level 1 unified or data cache refill) or event 5 (TLB walk) set to 1 are not recorded.

#### 2.101 D19121

In section D13.2.118 (SCTLR\_EL1, System Control Register (EL1)), in field 'C, bit [2]', the text that reads:

When the value of the HCR\_EL2.DC bit is 1, the PE ignores SCTLR.C. This means that Non-secure EL0 and Non-secure EL1 data accesses to Normal memory are Cacheable.

When FEAT\_VHE is implemented, and the value of HCR\_EL2.{E2H, TGE} is {1, 1}, this bit has no effect on the PE.

is changed to read:

When the Effective value of the HCR\_EL2.DC bit in the current Security state is 1, the PE ignores SCTLR\_EL1.C. This means that ELO and EL1 data accesses to Normal memory are Cacheable.

When FEAT\_VHE is implemented, and the Effective value of HCR\_EL2.{E2H, TGE} is {1, 1}, this bit has no effect on the PE.

Similarly in field 'M, bit [0]', the text that reads:

If the value of HCR\_EL2.{DC, TGE} is not {0, 0} then in Non-secure state the PE behaves as if the value of the SCTLR\_EL1.M field is 0 for all purposes other than returning the value of a direct read of the field.

When FEAT\_VHE is implemented, and the value of HCR\_EL2.{E2H, TGE} is {1, 1}, this bit has no effect on the PE.

is changed to read:

If the Effective value of HCR\_EL2.{DC, TGE} in the current Security state is not {0, 0} then the PE behaves as if the value of the SCTLR\_EL1.M field is 0 for all purposes other than returning the value of a direct read of the field.

When FEAT\_VHE is implemented, and the Effective value of HCR\_EL2.{E2H, TGE} is {1, 1}, this bit has no effect on the PE.

The equivalent changes are made in section G8.2.126 (SCTLR, System Control Register).

## 2.102 C19125

In section D2.12.9 (Exception syndrome information and preferred return address), in the description of 'Exception syndrome information', the following Note is added:

Note: If the PE cannot determine the correct value of ESR\_ELx.EX for the stepped instruction, then it sets ESR\_ELx.{ISV, EX} to {0, 0}. For example, the exception is taken before the PE decodes the stepped instruction, or the exception means the PE has no valid stepped instruction to decode.

Similarly, in section H3.2.8 (Syndrome information on Halting Step), the following Note is added:

Note: If the PE cannot determine whether the stepped instruction was a Load-Exclusive instruction or not, then it sets EDSCR.STATUS to Halting Step, no syndrome. For example, the exception is taken before the PE decodes the stepped instruction, or the exception means the PE has no valid stepped instruction to decode.

#### 2.103 D19129

In section D13.2.55 (HPFAR\_EL2, Hypervisor IPA Fault Address Register), in the FIPA encoding for when FEAT LPA is implemented, the text:

FIPA, bits [38:0]

is corrected to:

FIPA, bits [39:0]

and in the FIPA encoding for when FEAT LPA is not implemented, the text:

Bits [38:35]

Reserved, **RESO**.

FIPA, bits [34:0]

is corrected to:

Bits [39:36]

Reserved, RESO.

FIPA, bits [35:0]

The encoding diagrams are updated to match.

## 2.104 C19147

In section D8.11.1 (Definitions), in the subsection, 'Levels of caches and TLBs', the following text is added:

- If L3D\_CACHE events are implemented, then L2D\_CACHE and if applicable L2I\_CACHE events should be implemented.
- If L2D\_CACHE events are implemented, then L1D\_CACHE and if applicable L1I\_CACHE events should be implemented.
- If L2I\_CACHE events are implemented, then L1I\_CACHE events should be implemented.

- Where the Last Level of cache is also the Level 3 or Level 2 unified cache, the LL\_CACHE events should be implemented in preference to the L3D\_CACHE or L2D\_CACHE events as applicable.
- For < n > = 1 and < n > = 2:
  - If the Level <n> cache is unified, but the cache can disambiguate between Data and Instruction accesses to the cache, then both the L<n>D\_CACHE and L<n>I\_CACHE events should be implemented.
  - If the cache is unified and the cache cannot disambiguate between Data and Instruction accesses, then only the L<n>D CACHE should be implemented, counting all accesses.

This final property is **IMPLEMENTATION DEFINED**.

In the same section, in the subsection 'Definition of terms', within the following bullet list in the definition for 'Memory-read operations':

For levels of cache hierarchy beyond the Level 1 caches, memory-read operations also include accesses made as part of a refill of another cache closer to the PE. Such refills might be due to:

The following bullet is deleted:

The execution of an instruction preload instruction on a unified cache.

And the bullet point that reads:

Instruction memory accesses.

is corrected to read:

Instruction memory accesses to a unified cache, when the cache does not implement the L<n>I\_CACHE event.

## 2.105 D19162

In section B2.3.10 (Restrictions on the effects of speculation), in the subsection 'Restrictions on the effects of speculation from Armv8.5', the text that reads:

Any System register read under speculation to a register that is not architecturally accessible from the current Exception level cannot be used to form an address, to generate condition codes, or to generate SVE predicate values to be used by other instructions in the speculative sequence.

is updated to read:

Any read under speculation from a register that is not architecturally accessible from the current Exception level cannot be used to form an address, to generate condition codes, or to generate SVE predicate values to be used by other instructions in the speculative sequence.

The equivalent change is made in section E2.3.9 (Restrictions on the effects of speculation), in the subsection 'Further restrictions on the effects of speculation from Armv8.5'.

Similar changes are also made in the following sections:

- A2.2.1 (Additional functionality added to Armv8.0 in later releases), in the definition of 'FEAT\_CSV3, Cache Speculation Variant 3'.
- D13.2.67 (ID\_AA64PFR0\_EL1, AArch64 Processor Feature Register 0), in the field 'CSV3, bits [63:60]'.
- D13.2.89 (ID PFR2 EL1, AArch32 Processor Feature Register 2), in the field 'CSV3, bits [3:0]'.
- G8.2.100 (ID\_PFR2, Processor Feature Register 2), in field 'CSV3, bits [3:0]'.

### 2.106 D19166

In section D6.4.1 (Virtual address translation), the text that reads:

If stage 1 translation at the current Exception level is disabled:

- When the value of HCR\_EL2.DC is 1, stage 1 translations are Tagged or Untagged depending on the value of HCR\_EL2.DCT.
- When the value of HCR\_EL2.DC is 0, stage 1 translations are treated as Untagged.

is corrected to read:

If stage 1 translation is disabled for the EL1&O translation regime:

- If the value of HCR\_EL2.DC is 1, stage 1 translations are Tagged or Untagged depending on the value of HCR\_EL2.DCT.
- If the value of HCR EL2.DC is 0, stage 1 translations are treated as Untagged.

For all other translation regimes, if stage 1 translation is disabled, stage 1 translations are treated as Untagged.

## 2.107 D19169

In section J1.1.5 (aarch64/translation) a new function, AArch64.SettingDirtyStatePermitted(), is added:

```
boolean AArch64.SettingDirtyStatePermitted(FaultRecord fault)
  if fault.statuscode == Fault_None then
    return TRUE;
elsif fault.statuscode == Fault_Alignment then
    return ConstrainUnpredictableBool(Unpredictable_DBUPDATE);
else
    return FALSE;
```

In the same section, the code in AArch64.S2Translate() that reads:

Is updated to read as:

An equivalent change is made in AArch64.S1Translate().

#### 2.108 D19201

In section J1.1.5 (aarch64/translation), the function AArch64.MaxTxSZ() that reads:

```
integer AArch64.MaxTxSZ(TGx tgx)
  if HaveSmallTranslationTableExt() && !UsingAArch32() then
     case tgx of
     when TGx_4KB return 48;
     when TGx_16KB return 48;
     when TGx_64KB return 47;

return 39;
```

is updated to read:

```
integer AArch64.MaxTxSZ(TGx tgx)
  if HaveSmallTranslationTableExt() then
    case tgx of
     when TGx_4KB return 48;
    when TGx_16KB return 48;
    when TGx_64KB return 47;

return 39;
```

#### 2.109 D19234

In section J1.1.5 (aarch64/translation), the code in the function AArch64.MemSwapTableDesc() that reads:

is updated to read:

```
(FaultRecord, bits(64)) AArch64.MemSwapTableDesc(...)
...
    if IsFault(memstatus) then
        iswrite = TRUE;
        fault = HandleExternalTTWAbort(memstatus, iswrite, descupdateaddress,
descupdateaccess, 8, fault);

if IsFault(fault.statuscode) then
        fault.acctype = AccType_ATOMICRW;
        return (fault, bits(64)_UNKNOWN);
```

## 2.110 C19236

In section D13.5.1 (PMCCFILTR\_ELO, Performance Monitors Cycle Count Filter Register), the following text is removed from the SH, bit [24] description:

If Secure EL2 is disabled, this field is **RESO**.

### 2.111 D19237

In section D13.2.34 (CTR\_ELO, Cache Type Register), in field 'L1lp, bits[15:14]', the text that reads:

The value 0b01 is reserved in Armv8.

is replaced with:

From Armv8, the value 0b01 is reserved.

In section G8.2.36 (CTR, Cache Type Register), in the description of the equivalent field 'L1lp, bits[15:14]', the text that reads:

The value 0b01 is not permitted in Armv8.

is replaced with:

From Armv8, the value 0b01 is not permitted.

## 2.112 D19265

In section J1.3.3 (shared/functions), the function HaveEMPAMExt() is removed, and the functions HaveMPAMv0p1Ext() and HaveMPAMv1p1Ext() are added.

The code that reads:

Is modified to:

Also in section J1.3.3 (shared/functions), the code in the function GenMPAMcurEL() that reads:

```
MPAMinfo GenMPAMcurEL(AccType acctype)
...

if HaveEMPAMExt() && security == SS_Secure then
   if MPAM3_EL3.FORCE_NS == '1' then
        pspace = PIdSpace_NonSecure;
   if MPAM3_EL3.SDEFLT == '1' then
        return DefaultMPAMinfo(pspace);
```

Is modified to read:

```
MPAMinfo GenMPAMcurEL(AccType acctype)
...
```

```
if HaveMPAMv0p1Ext() && MPAMIDR EL1.HAS_FORCE_NS == '1' then
    if MPAM3_EL3.FORCE_NS == '1' && security == SS_Secure then
        pspace = PIdSpace_NonSecure;
if (HaveMPAMv0p1Ext() || HaveMPAMv1p1Ext()) && MPAMIDR_EL1.HAS_SDEFLT == '1'
then
    if MPAM3_EL3.SDEFLT == '1' && security == SS_Secure then
        return DefaultMPAMinfo(pspace);
```

## 2.113 D19267

In section I5.8.32 (ERR<n>STATUS, Error Record <n> Primary Status Register, n = 0 - 65534), in field 'MV, bit [26]', for the value 0b1, the text that reads:

The **IMPLEMENTATION DEFINED** contents of the ERR<n>MISC<m> registers contains additional information for an error recorded by this record.

is corrected to read:

The contents of the ERR<n>MISC<m> registers contain additional information for an error recorded by this record.

#### 2.114 D19294

In section A2.7.1 (Architectural features added by Armv8.4), under 'FEAT\_TRF, Self-hosted Trace Extensions'. the text that reads:

• A context synchronization instruction TSB CSYNC which can be used to prevent reordering of trace operation accesses with respect to other accesses of the same System registers.

is corrected to read:

• A barrier instruction TSB CSYNC which can be used to prevent reordering of trace operation accesses with respect to other accesses of the same System registers.

In section B2.3.11 (Memory barriers), in the subsection 'Trace Synchronization Barrier (TSB CSYNC)', the text that reads:

The TSB CSYNC instruction is a memory barrier instruction that preserves the relative order of memory accesses to System registers due to trace operations and other memory accesses to the same registers.

is corrected to read:

The TSB CSYNC instruction is a barrier instruction that preserves the relative order of accesses to System registers due to trace operations and other accesses to the same registers.

The equivalent correction is made in section E2.3.10 (Memory barriers).

Also in section B2.3.11 (Memory barriers), in the subsection 'Profiling Synchronization Barrier (PSB CSYNC)', the text that reads:

The PSB CSYNC instruction is a memory barrier that ensures that all existing profiling data for the current PE has been formatted, and profiling buffer addresses have been translated such that all writes to the profiling buffer have been initiated.

is corrected to read:

The PSB CSYNC instruction is a barrier that ensures that all existing profiling data for the current PE has been formatted, and Profiling Buffer addresses have been translated such that all writes to the Profiling Buffer have been initiated.

#### 2.115 R19359

In section C6.2 (Alphabetical list of A64 base instructions), in sections C6.2.68 to C6.2.99, the decode pseudocode in the CPY\* instructions that reads:

```
if s == n \mid\mid s == d \mid\mid n == d then UNDEFINED; if d == 31 \mid\mid s == 31 \mid\mid n == 31 then UNDEFINED;
```

is updated to read:

Similarly, in sections C6.2.272 to C6.2.279, the decode pseudocode in the SET\* instructions that reads:

```
if s == n || s == d || n == d then UNDEFINED;
if d == 31 || n == 31 then UNDEFINED;
```

is updated to read:

### 2.116 D19372

In section D13.2.107 (RGSR\_EL1, Random Seed Allocation Tag Seed Register), the following text is added under 'Configurations':

When GCR\_EL1.RRND==0b0, direct and indirect reads and writes to the register appear to occur in program order relative to other instructions, without the need for any explicit synchronization.

### 2.117 D19378

In section J1.3.3 (shared/functions), the function HaveFeatWFxT2() is removed.

In section J1.1.2 (aarch64/exceptions), the function AArch64.WFxTrap() that reads:

```
AArch64.WFxTrap(WFxType wfxtype, bits(2) target_el)
   assert UInt(target el) > UInt(PSTATE.EL);
       when WFxType WFIT
           exception.syndrome<1:0> = '10';
           if HaveFeatWFxT2() then
               exception.syndrome<2> = '1'; // Register field is valid
               exception.syndrome<9:5> = ThisInstr()<4:0>;
               exception.syndrome<2> = '0';
                                               // Register field is invalid
       when WFxType WFET
           exception.syndrome<1:0> = '11';
           if HaveFeatWFxT2() then
               exception.syndrome<2> = '1'; // Register field is valid
               exception.syndrome<9:5> = ThisInstr()<4:0>;
           else
               exception.syndrome<2> = '0';
                                              // Register field is invalid
```

Is modified to read:

```
AArch64.WFxTrap(WFxType wfxtype, bits(2) target_el)
  assert UInt(target_el) > UInt(PSTATE.EL);
...
  when WFxType_WFIT
        exception.syndrome<1:0> = '10';
        exception.syndrome<2> = '1'; // Register field is valid
        exception.syndrome<9:5> = ThisInstr()<4:0>;
  when WFxType_WFET
        exception.syndrome<1:0> = '11';
        exception.syndrome<2> = '1'; // Register field is valid
        exception.syndrome<2> = '1'; // Register field is valid
        exception.syndrome<9:5> = ThisInstr()<4:0>;
```

#### 2.118 D19410

In section J1.1.2 (aarch64/exceptions), in the function AArch64.TagCheckFault(), the code that reads as:

is updated to read as:

## 2.119 D19420

In section J1.3.4 (shared/trace), the code in the function GetTimestamp() that reads:

```
when TimeStamp_OffsetPhysical
  return PhysicalCountInt() - CNTPOFF_EL2;
```

is updated to read:

Within the same section, the following function is added:

```
return FALSE;
elsif !HaveEL(EL2) || !HaveECVExt() then
    return FALSE;
elsif HaveEL(EL3) && SCR_EL3.NS == '1' && EffectiveSCR_EL3_RW() == '0' then
    return FALSE;
elsif HaveEL(EL3) && SCR_EL3.ECVEn == '0' then
    return FALSE;
elsif CNTHCTL_EL2.ECV == '0' then
    return FALSE;
else
    return TRUE;
```

In section J1.3.3 (shared/functions), the function EffectiveSCR\_EL3\_RW() is added to return the Effective value of SCR\_EL3.RW.

### 2.120 D19452

Following the update communicated as D18736, in section I5.8.7 (ERRCRICR2, Critical Error Interrupt Configuration Register 2), the text that reads:

If accessed as a Non-secure access, access to this field is **RES1**.

is updated to read:

If accessed as a Non-secure or Realm access, access to this field is WI.

The equivalent changes are made in the following sections:

- 15.8.13 (ERRERICR2, Error Recovery Interrupt Configuration Register 2).
- 15.8.16 (ERRFHICR2, Faulting Handling Interrupt Configuration Register 2).

## 2.121 D19502

In section A2.2.1 (Additional functionality added to Armv8.0 in later releases), the text in the definition of 'FEAT\_CSV2\_1p1 and FEAT\_CSV2\_1p2, Cache Speculation Variant 2' that reads:

These features are supported in AArch64 state only.

is updated to read:

FEAT\_CSV2\_1p1 is supported in both AArch64 and AArch32 states.

FEAT CSV2 1p2 is supported in AArch64 state only.

In section D13.2.87 (ID\_PFR0\_EL1, AArch32 Processor Feature Register 0), in CSV2, bits [19:16], the text that reads:

FEAT CSV2 implements the functionality identified by the values 0b0001 and 0b0010.

is updated to read:

FEAT\_CSV2 implements the functionality identified by the value 0b0001.

FEAT\_CSV2\_1p1 implements the functionality identified by the value 0b0010.

The equivalent changes are made in section G8.2.98 (ID PFRO, Processor Feature Register 0).

#### 2.122 D19503

In section J1.1.5 (aarch64/translation), the functions AArch64.HaveS1TG() and AArch64.HaveS2TG() are added, reading:

```
// AArch64.HaveS1TG()
// Determine whether the given translation granule is supported for stage 1
boolean AArch64. HaveS1TG (TGx tgx)
  case tgx of
       when TGx 4KB return boolean IMPLEMENTATION DEFINED "Has 4K Translation
Granule";
        when TGx 16KB return boolean IMPLEMENTATION DEFINED "Has 16K Translation
Granule";
       when TGx 64KB return boolean IMPLEMENTATION DEFINED "Has 64K Translation
Granule";
// AArch64.HaveS2TG()
// Determine whether the given translation granule is supported for stage 2
boolean AArch64. HaveS2TG (TGx tgx)
   assert HaveEL(EL2);
    if HaveGTGExt() then
       case tgx of
            when TGx 4KB return boolean IMPLEMENTATION DEFINED "Has Stage 2 4K
 Translation Granule";
           when TGx 16KB return boolean IMPLEMENTATION DEFINED "Has Stage 2 16K
 Translation Granule";
           when TGx 64KB return boolean IMPLEMENTATION DEFINED "Has Stage 2 64K
 Translation Granule";
        return AArch64. HaveS1TG(tgx);
```

In section J1.1.5 (aarch64/translation), the functions AArch64.DecodeTGO() and AArch64.DecodeTG1() are replaced by the functions AArch64.S1DecodeTGO(), AArch64.S1DecodeTG1() and AArch64.S2DecodeTGO(), reading:

```
when '10' tgx = TGx 16KB;
     if !AArch64.HaveS1TG(tgx) then
          case bits(2) IMPLEMENTATION DEFINED "TG0 encoded granule size" of
               when '00'
                           tgx = TGx_4KB;
tgx = TGx_64KB;
tgx = TGx_16KB;
               when '01'
               when '10'
     return tgx;
// AArch64.S1DecodeTG1()
// Decode stage 1 granule size configuration bits TG1
TGx AArch64.S1DecodeTG1(bits(2) tg1 in)
    bits(2) tg1 = tg1 in;
     TGx tgx;
     if tg1 == '00' then
          tg1 = bits(2) IMPLEMENTATION DEFINED "TG1 encoded granule size";
     case tgl of
         when '10' tgx = TGx_4KB;
when '11' tgx = TGx_64KB;
when '01' tgx = TGx_16KB;
     if !AArch64.HaveS1TG(tgx) then
          case bits(2) IMPLEMENTATION DEFINED "TG1 encoded granule size" of
               when '10' tgx = TGx 4\overline{\text{KB}};
when '11' tgx = TGx 64\overline{\text{KB}};
when '01' tgx = TGx 16\overline{\text{KB}};
     return tgx;
// AArch64.S2DecodeTG0()
// Decode stage 2 granule size configuration bits TGO
TGx AArch64.S2DecodeTG0(bits(2) tg0 in)
     bits(2) tg0 = tg0_in;
     TGx tgx;
     if tg0 == '11' then
          tg0 = bits(2) IMPLEMENTATION DEFINED "TG0 encoded granule size";
     case tg0 of
          when '00' when '01'
                        tgx = TGx_4KB;

tgx = TGx_64KB;
          when '10'
                      tgx = TGx^{-}16KB;
     if !AArch64.HaveS2TG(tgx) then
          case bits(2) IMPLEMENTATION DEFINED "TGO encoded granule size" of
               when '00' tgx = TGx_4KB;
when '01' tgx = TGx_64KB;
when '10' tgx = TGx_16KB;
     return tgx;
```

Call sites for the previous function calls are updated to call the appropriate decode TGx function.

#### 2.123 D19560

In section D13.2.26 (CCSIDR\_EL1, Current Cache Size Register), the text in LineSize, bits [2:0] when FEAT\_CCIDX is implemented that reads:

When FEAT\_MTE is implemented and enabled, where a cache only holds Allocation tags, this field is **RESO**.

is changed to read:

When FEAT MTE is implemented, where a cache only holds Allocation tags, this field is **RESO**.

The following text is added to LineSize, bits [2:0] when FEAT CCIDX is not implemented:

When FEAT MTE is implemented, where a cache only holds Allocation tags, this field is **RESO**.

## 2.124 D447: SVE2

In section C8.2.143 (FMAX (vectors)), the text that reads:

If one element value is numeric and the other is a quiet NaN, then the result is the numeric value.

is corrected to read:

If either element value is NaN then the result is NaN.

In section C8.2.145 (FMAXNM (vectors)), the text that reads:

If one element value is NaN then the result is the numeric value.

is corrected to read:

If one element value is numeric and the other is a quiet NaN, then the result is the numeric value.

In section C8.2.151 (FMIN (vectors)), the text that reads:

If the element value is a quiet NaN, then the result is the immediate.

is corrected to read:

If either element value is NaN then the result is NaN.

In section C8.2.152 (FMINNM (vectors)), the text that reads:

If one element value is numeric and the other is a quiet NaN, then the result is the numeric value.

is corrected to read:

If the element value is a quiet NaN, then the result is the immediate.

### 2.125 D449: SVE2

In chapter C8 (SVE Instruction Descriptions), in the following subsections:

- C8.2.520 (SQDMULH (indexed)).
- C8.2.521 (SQDMULH (vectors)).
- C8.2.538 (SQRDMLAH (indexed)).
- C8.2.539 (SQRDMLAH (vectors)).
- C8.2.542 (SQRDMULH (indexed)).
- C8.2.543 (SQRDMULH (vectors)).

The following text is added to each instruction description:

#### Operational information

If FEAT\_SVE2 is implemented or FEAT\_SME is implemented, then when PSTATE.DIT is 1:

- The execution time of this instruction is independent of:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.
- The response of this instruction to asynchronous exceptions does not vary based on:
  - The values of the data supplied in any of its registers.
  - The values of the NZCV flags.

## 2.126 D1298: Armv9 Debug

In section J1.3.3 (shared/functions), AArch64.BranchAddr() is updated to take an Exception level as a parameter.

The signature for AArch64.BranchAddr() that reads:

```
bits(64) AArch64.BranchAddr(bits(64) vaddress)
```

Is updated to read:

```
bits(64) AArch64.BranchAddr(bits(64) vaddress, bits(2) el)
```

In section J1.1.1 (aarch64/debug), the code in BRBEException() that reads as:

```
bits(64) source_address = if source_valid then preferred_exception_return
else Zeros(64);
  if !target_valid then target_address = Zeros(64);
```

Is updated to read:

## 2.127 C1378: Armv9 Debug

In section H9.3.46 (TRCLAR, Lock Access Register), the text under 'Configurations' that reads:

This register is present only when FEAT\_ETE is implemented.

is changed to read:

This register is present only when FEAT\_ETE is implemented and the Software Lock is implemented.

# 2.128 D1406: Armv9 Debug

In section J1.1.1 (aarch64/debug), the code in the function AArch64.BranchRecordAllowed() that reads:

```
boolean BranchRecordAllowed(bits(2) el)
  if BRBFCR_EL1.PAUSED == '1' then
    return FALSE;
...
```

is extended to read:

```
boolean BranchRecordAllowed(bits(2) el)
  if ELUsingAArch32(el) then
    return FALSE;

if BRBFCR_EL1.PAUSED == '1' then
    return FALSE;
...
```

## 2.129 D1445: Armv9 Debug

In section J1.3.4 (shared/trace), the code in the function TraceAllowed() that reads:

```
if HaveTraceBufferExtension() && TraceBufferEnabled() then
  (owning_ss, owning_el) = TraceBufferOwner();
  if (ss != owning_ss || UInt(owning_el) < UInt(el) ||
    (EffectiveTGE() == '1' && el == EL1)) then
    trace_allowed = FALSE;</pre>
```

is changed to read:

```
if HaveTraceBufferExtension() && TraceBufferEnabled() then
  (owning_ss, owning_el) = TraceBufferOwner();
  if (ss != owning_ss || UInt(owning_el) < UInt(el) ||
    (EffectiveTGE() == '1' && owning_el == ELl)) then
    trace_allowed = FALSE;</pre>
```