

## **Arm Debugger Tutorial**

Revision: NA

## Using the ELA-600 with Arm DS

Non-Confidential Copyright © 2021 Arm Limited (or its affiliates). All rights reserved. Issue 0.0



### Arm Debugger Tutorial

### Using the ELA-600 with Arm DS

Copyright © 2021 Arm Limited (or its affiliates). All rights reserved.

#### Release information

### Document history

| Issue | Date                              | Confidentiality      | Change        |
|-------|-----------------------------------|----------------------|---------------|
| 0.0   | 29 <sup>th</sup> of April<br>2021 | Non-<br>Confidential | First version |

### Confidential Proprietary Notice

This document is **CONFIDENTIAL** and any use by you is subject to the terms of the agreement between you and Arm or the terms of the agreement between you and the party authorized by Arm to disclose this document to you.

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information: (i) for the purposes of determining whether implementations infringe any third party patents; (ii) for developing technology or products which avoid any of Arm's intellectual property; or (iii) as a reference for modifying existing patents or patent applications or creating any continuation, continuation in part, or extension of existing patents or patent applications; or (iv) for generating data for publication or disclosure to third parties, which compares the performance or functionality of the Arm technology described in this document with any other products created by you or a third party, without obtaining Arm's prior written consent.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at http://www.arm.com/company/policies/trademarks.

Copyright © 2021 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20348

### Confidentiality Status

This document is Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

### **Product Status**

The information in this document is release quality.

### Web Address

.http://www.arm.com.

## **Contents**

| 1 Introduction                                | 5  |
|-----------------------------------------------|----|
| 1.1. The problem                              | 5  |
| 1.2. The solution                             | 6  |
| 1.3. About the CoreSight ELA-600              | 6  |
| 1.4. The system                               | 6  |
| 2 Before you begin                            | 8  |
| 3 Importing the DTSL ELA-600 use case scripts | 9  |
| 4 Getting an ELA platform configuration       | 11 |
| 5 Setting up the DTSL options                 | 14 |
| 6 Configuring the ELA-600 use case scripts    | 18 |
| 7 Running the ELA use case scripts            | 28 |
| 8 Capturing the ELA trace data                | 30 |
| 9 Analyzing the ELA trace data                | 32 |
| 10 Resources                                  | 34 |

## 1 Introduction

The Arm CoreSight ELA-600 Embedded Logic Analyzer provides low-level signal visibility into Arm IP and third-party IP. When used with a processor, it provides visibility of the following:

- Loads
- Stores
- Speculative fetches
- Cache activity
- Transaction life cycle.

CoreSight ELA-600 offers on-chip visibility of both Arm and proprietary IP blocks. Program Trigger conditions over standard debug interfaces either directly by an on-chip processor or an external debugger.

CoreSight ELA-600 enables swift hardware-assisted debug of otherwise hard-to-trace issues, including data corruption and dead or live locks. It also accelerates debug cycles during complex IP bring up and provides extra assistance for post deployment debug.

CoreSight ELA-600 provides a superset of the functionality of the ELA-500. The largest functional additions are acquiring trace data over the Advanced Trace Bus (ATB) and having potentially eight Trigger States instead of five.

Find more documented information about the ELA-600 in the Resources section of this tutorial.

## 1.1. The problem

Memory data corruption occurs when on-chip operations like unintended code execution or stack or heap leakage or externally like through malicious code. So, it is useful to have a way to monitor exactly what memory transactions are occurring for certain regions of memory and act accordingly.

In this tutorial scenario:

- Memory accesses to a specific address (0xB1000000) are tracked three times.
- The ELA-600 monitors the memory accesses and wait for any memory corruption to occur.
- When memory corruption occurs, the ELA-600 sends a halt to the core through the Cross Trigger Interface (CTI).
- The ELA-600 counts how many cycles occur between sending the halt request and the core sending a halt acknowledgment.

This scenario is modeled on the Data Corruption Scenario found in the Application Note - Arm CoreSight ELA-600 Version 1.0.

## 1.2. The solution

CoreSight ELA-600 is used in this scenario to trace the external bus transactions made by the processor. This tutorial shows the use case scripting capabilities of Arm Development Studio (Arm DS). It also demonstrates the example CoreSight ELA-600 DTSL use case scripts shipped with Arm DS.

## 1.3. About the CoreSight ELA-600

ELA-600 implementations can have up to 12 Signal Groups. Each Signal Group can contain 64, 128, or 256 signals. The connections between the signals in the Signal Groups depend on the system and the IP that it is connected to.

The specific signal interfaces are documented in the relevant target or implementation documentation. Low-level signal description documents are typically not publicly available. These documents are only made available to licensees of the Arm IP.

Arm IP connected to an ELA is supplied with a JSON file. The JSON file documents and annotates the Signal Group connections for that particular IP, in a machine-readable format. Arm DS interprets the JSON file to allow seamless debugging of the IP using Arm DS and the ELA. An example of a JSON file can be found in the Arm DS ELA-600 deliverables, <a href="mailto:kramble.com/rectam/local-examples.com/rectam/local-examples.com/rectam/rectam/local-examples.com/rectam/rectam/local-examples.com/rectam/local-examples.com/rectam/rectam/local-examples.com/rectam/rectam/rectam/local-examples.com/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rectam/rec

Signals typically consist of debug signals like status or output and qualifiers like triggers. Use qualifier signals to determine if the debug signal is valid. Debug signals are valid when the qualifier signal or signals are asserted.

## 1.4. The system

For the purposes of this tutorial, we use an example Cortex-A55 + ELA-600 + CCI-500 system. The system exposes several pre-defined debug observation ports known as Signal Groups. Arm DS provides the system JSON signal-mapping file.

CCI-500 Partition P1 is connected to Signal Group 0 of the ELA-600. The following are the CCI-500 signals of interest in this case:

- VALID P1 at Signal Group 0 bit position 127.
- Address P1 at Signal Group 0 bit position 114:75.
- Type P1 at Signal Group 0 bit position 73.

These signals are required to determine the accesses issued by the core to locate the memory corruption. Post analysis of these read transactions allows tracking of:

- 1. Three of the memory space transactions. The last transaction is the memory corruption.
- 2. The counter value between the halt request and the halt request acknowledgment.

# 2 Before you begin

If you have not already, install **Arm Development Studio**.

Before you begin this tutorial, you must have the following:

- A platform configuration that:
  - o Lists the relevant ELA trace component or components.
  - o If ELA-600 trace is captured to the ATB interface, lists the component connections and their mapping between the ELA and its trace sink.
  - o If applicable, lists the CTIs and their connections.
- A JSON file that contains a list of the components of your IP and their corresponding Signal Group connections. This file is available from the IP designer.

# 3 Importing the DTSL ELA-600 use case scripts

- 1. Launch Arm DS IDE.
- 2. If prompted, select a Workspace for your Arm DS projects. The default workspace is fine.
- 3. Select File > Import.....
- 4. Expand the Arm Development Studio and select Examples & Programming Libraries, click Next.



5. Expand Examples > Debug and Trace Services Layer (DTSL).

6. Select DTSLELA-600.



7. Click Finish.

Result: In the **Project Explorer** view, the **DTSLELA-600** project appears.

# 4 Getting an ELA platform configuration

To work with the DTSLELA-600 use case scripts, you must have an Arm DS platform configuration containing the following:

- At least one ELA-600
- If you want to capture trace data over the ATB:
  - o All the trace components linked to the ELA-600
  - o All the component connections between the ELA-600 and its trace sink
- If the ELA-600 is using CTIs, add all the CTIs and CTI connections

For the Cortex-A55 + ELA-600 + CCI-500 example board, there is a platform configuration with all the necessary items already included in the DTSLELA-600 project. The following are screenshots of the platform configuration SDF file, ELA600.sdf, with the necessary components and connections outlined in red:

Note: Arm DS does not support connecting an ELA-600 to a CTI.



**Note**: All the Arm DS DTSL ELA-600 use case scripts assume the ELA-600 is named "CSELA600" in the platform configuration SDF file. To use your platform configuration with the Arm DS use case scripts, you either must:

 In the SDF file, change the ELA-600 component Device Name to "CSELA600". Save the change with File > Save.



Manually configure the ELA-600 device name field for each use case script to the
Device Name specified in the SDF file. Save the use case script changes by clicking
Apply and OK. As an example of one of the scripts to change, the following shows the
ELA-600 device name field in the ela\_setup.py – Configure ELA use case script.



# 5 Setting up the DTSL options

To work with the DTSLELA-600 use case scripts, as part of the debug connection, you must set up the Arm DS Debugger **Debug and Trace Services Layer (DTSL) Configuration** view. This tutorial uses a bare-metal debug hardware connection to the platform configuration included with the DTSLELA-600 project.

To learn how to create a debug configuration for your board, read the "Configuring debug connections in Arm Debugger" section of the Arm Development Studio User Guide.

Once you have a debug connection, open the DTSL Configuration view by doing the following:

- 1. If the Edit Configuration or Debug Configurations... view is not open, go to Run > Debug Configurations... .
- 2. In the debug connection Connection tab, if the Connections > Bare Metal Debug > Connection field is empty, manually enter the USB or TCP/IP information or Browse... for your debug probe.
- 3. In the Connection tab, next to DTSL Options, click Edit....

Your ELA-600 implementation can have one of three following trace data collection options:

- No trace data collection available.
- Capturing trace data to the Trace SRAM.
- Outputting trace data to the ATB for collection by a trace sink like an ETB, ETF, ETR, or TPIU.

If you are not capturing ELA-600 trace data to the ATB, only enable the **ELA-600** in the **DTSL Configuration** view. If you do want to capture the trace data to the ATB, setup the trace components connected to the ELA-600 in the **DTSL Configuration** view.

For the Cortex-A55 + ELA-600 + CCI-500 system, we do the following **DTSL Configuration** view setup:

1. To enable the ELA-600, in the ELA tab, tick Enable CSELA600 trace.



2. To enable trace data capture to the ETR, in the **Trace Capture** tab, set **Trace capture** method to System Memory Trace Buffer (ETR/ETR).



- 3. To set up the ETR, in the ETR tab:
  - a. Tick Configure the system trace memory buffer to be used by the ETR/ETR device.
  - b. Set **Start address** to the start address of the ETR memory.
  - c. Set Size in bytes to the size in bytes of the ETR memory space.



# 6 Configuring the ELA-600 use case scripts

To configure the ELA-600, you can use the configuration GUI interface. The application-specific use case script allows you to script a specific debug recipe. The debug recipe is used to debug a specific debug scenario with the ELA-600. This debug recipe is achieved by programming the Common and Trigger State registers of the ELA-600. Programming the Trigger State registers sets up the comparison and counter logic to debug a scenario of interest. The Common registers set up the general configuration of the ELA-600.

To add the DTSLELA-600 project use case scripts to the **Scripts** view in Arm DS, do the following:

1. Connect to a target with Arm DS.

Learn how to connect to a target with Arm DS, read the "Configuring debug connections in Arm Debugger" section of the Arm Development Studio User Guide.

- 2. If the Scripts view is not open, click Window > Show View > Scripts.
- 3. In the Scripts view, click Import a Script or Directory > Add Use Case Script Directory....



4. In the **Select Folder** dialog, browse to the DTSLELA-600 project in your Arm DS Workspace and click **Select Folder**.

In the Scripts view, the DTSLELA-600 use case scripts appear under Use Case > Scripts in <path to Arm Development Studio Workspace > \DTSLELA-600\.



For this demonstration, we use the GUI ELA-600 Configuration Utility provided by the Arm DS use case script at

Scripts view > Use case > Scripts in <path to Arm Development Studio Workspace > \DTSLELA-600\ > ela\_setup.py > Configure.

to configure the ELA-600 for our specific debug scenario.

Note: Before configuring the ELA-600, you must connect Arm DS to the target SoC.

- 1. Open the GUI ELA-600 configuration utility:
  - a. Navigate to: Scripts view > Use case > Scripts in <path to Arm Development Studio Workspace > \DTSLELA-600\ > ela\_setup.py > Configure.
  - b. Right-click Configure ELA and select Configure....



We now configure the Common registers:

1. Open the **Common** tab.

- 2. In the Pre-trigger action section, select Enable trace.

  When the ELA-600 is enabled, this setting configures the ELA to start tracing. It sets

  TRACE of the Pre-Trigger Action register (PTACTION). When trace is active, trace
  capture occurs either on each ELA clock cycle, on a Trigger Signal Comparison match,
  or on a Trigger Counter Comparison match.
- 3. Tick ATB Control and Set ATID[6:0] value for ATB transactions to 0x18. This setting configures the ATB trace ID for the ELA-600. It sets ATID\_VALUE of the ATB Control register (ATBCTRL). If other trace sources are using the ATB, this value is used to identify the trace stream belonging to the ELA-600.
- 4. Tick Counter Select and set Position 1 to 1.
  This setting makes the trace data capture the counter value for Trigger State 1. It sets POSITION1 of the Counter Select register (CNTSEL).

When the preceding steps are finished, the **Common** tab looks like the following:



5. Click Apply.

We now configure our first Trigger State:

- 1. Open the **Trigger State 0** tab.
- 2. Set Select Signal Group to 0x1.

This setting selects the Signal Group we want to trigger on for the Trigger State. This configuration means that Trigger State 0 is associated with the signals in Signal Group 0. It sets **Signal Select 0 register** (SIGSEL0). The ELA-600 uses a 'ones hot' encoding for the Signal Group in the Signal Select registers.

In our example, Cortex-A55 + ELA-600 + CCI-500, the VALID\_P1, Address\_P1, and Type\_P1 signals reside in Signal Group 0. To locate the wanted signal locations for other targets, check your IP JSON file or documentation.

### 3. In the **Trigger Control** section:

### a. Set Signal Comparison (COMP) to Equal.

This setting configures the Signal Comparison condition for the Trigger State. It sets COMP of the **Trigger Control O register** (TRIGCTRLO). In this case, we want to trigger when:

- VALID P1 is 1.
- Address P1 is 0xB1000000.
- Type\_P1 is 1.

### b. Set Comparison mode (COMPSEL) to 1.

This setting configures the Trigger State O counters and selects Trigger Counter Comparison mode. It sets COMPSEL of the TRIGCTRLO register.

### c. Set Counter source (COUNTSRC) to 1.

This setting causes the Trigger State O counter to increment on every Trigger Signal Comparison Match. It sets COUNTSRC of the TRIGCTRLO register.

### 4. Set Next State to 0x2.

Here we set the Next State. This is the ELA state we enter when we meet the Trigger Condition. It sets NEXTSTATEO of the Next State O register (NEXTSTATEO). In this example, when the Trigger Condition is met, we want the ELA-600 to move to Trigger State 1.

### 5. In the **Action** section:

### a. Set the CTTRIGOUT[1:0] value to 0x1.

This setting has Trigger State 0 drive CTTRIGOUT[0] when moving to the next Trigger State. It sets CTTRIGOUT of the Action O register (ACTIONO). In our case, driving CTTRIGOUT[0] corresponds to a halt signal on the core. When the Trigger State 0 Trigger Condition is met, this halt signal causes the core to halt.

#### b. Tick Enable trace.

This setting enables Trigger State 0 trace capture. It sets TRACE of the ACTIONO register.

#### 6. Set Counter compare to 0x3.

This setting configures COUNTCOMPO of the Counter Compare O register (COUNTCOMPO). With this setting, after 3 Trigger Conditions are met, the ELA-600 moves to Trigger State 1. In our case, the third access to the target address is the data corruption we are monitoring for.

- 7. Set both the **Signal Mask** and **Signal Compare** fields to the following:
  - a. Set the [31:0] value to 0x0.
  - b. Set the [63:32] value to 0x0.
  - c. Set the [95:64] value to 0x200.
  - d. Set the [127:96] value to 0x80000162.

We must set Trigger State O Signal Compare and Signal Mask values for Signal Group O to monitor the VALID\_P1, Address\_P1, and Type\_P1 signals. It sets SIGCOMP of the Signal Compare O registers (SIGCOMPO) and SIGMASK of the Signal Mask O registers (SIGMASKO).

For the Cortex-A55 + ELA-600 + CCI-500 system, the bit positions are:

- VALID P1 at bit position 127
- Address P1 at bit position 114:75
- Type P1 at bit position 73.

**Note**: You must check where these signals are positioned in the JSON file or documentation for your IP.

8. Tick Trace Write Byte Select and set TWBSEL to 0x0000FFFF.
This setting enables trace write for each byte of Signal Group 0 we want to trace. It sets
TRACE BYTE of the Trace Write Byte Select 0 register (TWBSEL0).

When the preceding steps are finished, the **Trigger State 0** tab looks like the following:









### 9. Click Apply.

We now configure our second Trigger State:

- 1. Open the **Trigger State 1** tab.
- 2. Set Select Signal Group value to 0x0.

It sets the SIGSEL1 register. This setting causes Trigger State 1 to not trigger on any Signal Group. We do not want to trigger on any Signal Group because we are using Trigger State 1 to wait for External Trigger input.

- 3. In the **Trigger Control** section:
  - a. Set Signal Comparison (COMP) to Equal.

This setting configures the Signal Comparison condition. It sets the TRIGCTRL1 register. In this case, we want to trigger when an External Trigger Signal from the CTI comes in.

b. Set Trace Capture (TRACE) to 3.

This setting causes Trigger State 1 to trace the Counter Comparison. It sets TRACE of the TRIGCTRL1 register.

### 4. Set Next State to 0x0.

We set the Next State to 0, so that Trigger State 1 is our final Trigger State. It sets the NEXTSTATE1 register.

5. In the **Action** section, tick **Enable trace**.

This enables Trigger State 1 trace capture. It sets the ACTION1 register.

- 6. Set Counter compare to 0xFFFFFFF.
  - This setting configures the COUNTCOMP1 register to a nonzero value to ensure Trigger State 1 counts. We are using the maximum value allowed as the ultimate count value is unknown in this case.
- 7. In both the External Mask and External Compare sections, set CTTRIGIN[1:0] to 0x1. These settings configure a comparison with the external signal associated with the CTIIN[0] bit. It sets CTTRIGIN of the External Mask 1 register (EXTMASK1) and the External Compare 1 register (EXTCOMP1). In our case, CTIIN[0] is the halt response from the core.
- 8. Set both the **Signal Mask** and **Signal Compare** fields all to **0x0**. We must set these fields to 0, so we do not match on any of the signals from any of the Signal Groups. It sets the SIGCOMP1 and the SIGMASK1 registers.
- 9. Tick Trace Write Byte Select and set TWBSEL to 0x0000FFFF.
  This setting enables trace write for the data we are interested in. It sets the TWBSEL1 register.

When the preceding steps are finished, the **Trigger State 1** tab looks like the following:





10. Click **Apply** and **OK**.

Alternatively, if you already have a saved ELA-600 configuration, you can import the configuration by clicking Import configuration in the ela\_setup.py - Configure ELA view. An ELA-600 configuration that includes the settings mentioned in this section is available here.

# 7 Running the ELA use case scripts

- 1. Program the ELA configuration registers:
  - 1. Navigate to: Scripts view > Use case > Scripts in <path to Arm Development Studio Workspace > DTSLELA-600\ > ela\_setup.py > Configure.
  - 2. Right-click Configure ELA and select Run ela\_setup.py::Configure ELA.
- 2. Set up and enable CTIs for the ELA-600 and the core. Setting up and enabling the CTIs allows:
  - The halt request from the Output Action of Trigger State 0 to halt the core.
  - Trigger State 1 to see the core halt response.

We configure the CTIs by adding some code to the platform configuration dtsl\_config\_script.py and running a cti\_setup.ds Arm DS script. Both these items are included the following Eclipse project.

- 3. Run the ELA:
  - 1. Navigate to: Scripts view > Use case > Scripts in <path to Arm Development Studio Workspace > DTSLELA-600\ > ela\_control.py > Run ELA-600.
  - 2. Right-click Run ELA-600 and select Run ela\_setup.py::Run ELA-600. Run ELA-600 starts the ETR by default. If your board does use an ETR as the ELA-600 trace sink, you must:
    - 1. Right-click ela\_control.py::Run ELA-600 and select Configure.
    - 2. Untick Start the connected trace sinks when the ELA-600 starts.
    - 3. Start the trace sink manually or add DTSL code to the **Run ELA-600** use case script to start the trace sink.
- 4. Run the target with the test image.

**Here** is an Eclipse project that contains:

- Code and an image to run on the target to create the data corruption scenario.
- A init.ds Arm DS script to run as part of the target connection sequence to initialize the Cortex-A55 core.
- A cti\_setup.ds Arm DS script to set up the CTI connection between the core and the FI A-600.
- A corrupt\_mem.ds Arm DS script to corrupt the memory contents at address 0xB1000000.

• A dtsl\_config\_script.py that contains the necessary code to set up the ELA-600 CTI (CSCTI\_3).

To learn how to run an Arm DS script, read the "Running a script" section of the Arm Development Studio User Guide.

Result: The target runs and the ELA monitors the input of Signal Group 0 and the External Trigger Signals for the programmed Trigger Conditions.

# 8 Capturing the ELA trace data

1. In this debug scenario, the core halts because the ELA-600 Trigger State 0 is programmed to send a halt request. This halt request occurs when the memory at address 0xB1000000 is corrupted. We corrupt the memory by performing a Debug Access Port (DAP) Advanced eXtensible Interface Access Port (AXI-AP) write to address 0xB1000000 and 0xB1000004 of 0xFFFFFFFF.

To perform these writes, run the corrupt\_mem.ds Arm DS script mentioned in the preceding section. When the corrupt\_mem.ds script is executed, the core is running. When the script has completed execution, the core halts.

### Stop the ELA:

- 2. Navigate to: Scripts view > Use case > Scripts in <path to Arm Development Studio Workspace > DTSLELA-600\ > ela\_control.py > Stop ELA-600.
- 3. Right-click on Stop ELA-600 and select Run ela\_control.py::Stop ELA-600.

**Stop ELA-600** stops the ETR by default. If your board does use an ETR as the ELA-600 trace sink, you must:

- 1. Right-click ela\_control.py::Stop ELA-600 and select Configure.
- 2. Untick Stop the connected trace sinks when the ELA-600 stops.
- 3. Stop the trace sink manually or add DTSL code to the **Stop ELA-600** use case script to stop the trace sink.

### Dump and decode the ELA trace:

- 4. Navigate to: Scripts view > Use case > Scripts in < path to Arm Development Studio Workspace > \DTSLELA-600\ > ela\_process\_trace.py > Decompress and decode ELA trace.
- 5. Right-click on **Decompress and decode ELA trace** and select **Configure**.
  - 1. Under the General tab, select Decompress and decode trace.
  - 2. Select either **Output to screen** or **Output to file...** If there is large amount of trace data, select **Output to file...** and provide a file path and name.
  - 3. Under the **Decode** tab, set **ELA trace mapping file** to **axi\_interconnect\_mapping.json** in the DTSLELA-600 project.

Note: If you are using your own JSON file, in **ELA trace mapping file**, enter the JSON file path and name.

4. Under the **Signal groups** section, set **State 0** and **State 1** to **0**.

When the preceding steps are finished, the **Decode** tab looks like the following:



- 5. Click **Apply** and **OK**.
- 6. Right-click on Decompress and decode ELA trace and select Run ela\_process\_trace.py::Decompress and decode ELA trace.

Result: If you select **Output to screen** in the **General** tab, the decompressed and decoded trace data appears in the Arm DS **Commands** view.

If you select **Output to file...** in the **General** tab, the decompressed and decoded trace appears in text format in the path and file you specify.

# 9 Analyzing the ELA trace data

As a result of the preceding steps, the ELA traces 3 transactions to address  $0 \times B1000000$  and some counter values. The trace data is output to the ETR. The 3 transactions to address  $0 \times B1000000$  are:

- 1. An Exclusive Load
- 2. A Cache Clean and Invalidate by Virtual Address to the Point of Coherency (CIVAC)
- 3. A store caused by the memory corruption to 0xB1000000

The CNTSEL [0] counter value is the time between Trigger State 0 issuing a halt request and when the core responds with an acknowledgement signal.

The following snippet of our trace capture shows the decompressed and decoded trace data for the preceding activities.

```
Trace type: Data, Trace Stream: 0, Overrun: 0,
Data:0x80300162000003481C00400028082D07
                : 1'h1
  P1 VALID
  P1 AXID
                : 12'h6
                 : 42'hB1000000
  P1 addr
                : 1'h0 => secure
  Plnon-secure
  Type P1
                   4'hD => Exclusive Read
  PO VALID
                   1'h0
  PO AXID
                : 12'h40E
  P0 addr
                 : 42'h80005010
  P0non-secure
                : 1'h0 => secure
 Type P0
                : 4'h2 => Read Shared, Read Clean, Read No Snoop Dirty
 TTID P1
                   6'h34
 TTID PO
                     6'h7
Trace type: Data, Trace Stream: 0, Overrun: 0, Data:
0xA0300162000002C81C00400000602675
  P1 VALID
                 : 1'h1
  P1 AXID
                 : 12'h406
                 : 42'hB1000000
  P1 addr
  Plnon-secure
                : 1'h0 => secure
 Type_P1
                   4'hB => Write Back, Writes Clean
  PO VALID
                   1'h0
  PO AXID
                 : 12'h40E
  P0 addr
                 : 42'h800000C0
  P0non-secure
                : 1'h0 => secure
  Type P0
                 : 4'h2 => Read Shared, Read Clean, Read No Snoop Dirty
```

Copyright  ${\bf @}$  2021 Arm Limited (or its affiliates). All rights reserved.

TTID\_P1 : 6'h19
TTID P0 : 6'h35

Trace type: Data, Trace Stream: 0, Overrun: 0, Data:

0x80400162000006506C005881F7C02C74

P1\_VALID : 1'h1 P1 AXID : 12'h8

P1\_addr : 42'hB1000000

P1non-secure : 1'h1 => non-secure

Type\_P1 : 4'h9 => Write No Snoop

PO\_VALID : 1'h0
PO\_AXID : 12'h836

P0\_addr : 42'hB103EF80
P0non-secure : 1'h0 => secure

Type\_P0 : 4'h2 => Read Shared, Read Clean, Read No Snoop Dirty

TTID\_P1 : 6'h31 TTID P0 : 6'h34

Trace type: Counter, Trace Stream: 1, Overrun: 0, Data:

CNTSEL[0] : 32'hb
CNTSEL[1] : 32'h3
CNTSEL[2] : 32'h3
CNTSEL[3] : 32'h3

## **10 Resources**

Application Note - Arm CoreSight ELA-600 Version 1.0

The Arm CoreSight ELA-600 Embedded Logic Analyzer Product Page

**ELA-600 Technical Reference Manual (TRM)** 

"Embedded Logic Analyzer (ELA)" section of the Arm Development Studio User Guide

**Support for ELA-600 (a DS-5 Development Studio Video)**