# Arm<sup>®</sup> CoreLink<sup>™</sup> DMC-620 Dynamic Memory Controller

Revision: r1p0

**Technical Reference Manual** 



# Arm CoreLink DMC-620 Dynamic Memory Controller

# **Technical Reference Manual**

Copyright © 2016, 2017 Arm Limited (or its affiliates). All rights reserved.

### Release information

# **Document History**

| Issue   | Date             | Confidentiality  | Change                  |
|---------|------------------|------------------|-------------------------|
| 0000-00 | 10 May 2016      | Non-Confidential | First release for r0p0  |
| 0000-01 | 30 October 2016  | Non-Confidential | Second release for r0p0 |
| 0000-02 | 10 February 2017 | Non-Confidential | Third release for r0p0  |
| 0100-00 | 25 August 2017   | Non-Confidential | First release for r1p0  |

# **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or TM are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at http://www.arm.com/company/policies/trademarks.

Copyright © 2016, 2017 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

# LES-PRE-20349

# Confidentiality status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

Unrestricted Access is an Arm internal classification.

# **Product status**

The information in this document is Final, that is for a developed product.

# Web address

http://www.arm.com

# Contents

# **Arm® CoreLink™ DMC-620 Dynamic Memory Controller Technical Reference Manual**

|           | Pref  | face                                  |      |
|-----------|-------|---------------------------------------|------|
|           |       | About this book                       | 7    |
|           |       | Feedback                              | 10   |
| Chapter 1 | Intro | oduction                              |      |
|           | 1.1   | About the product                     | 1-12 |
|           | 1.2   | DMC-620 compliance                    | 1-13 |
|           | 1.3   | Features                              | 1-14 |
|           | 1.4   | Interfaces                            | 1-15 |
|           | 1.5   | Configurable options                  | 1-16 |
|           | 1.6   | Test features                         | 1-17 |
|           | 1.7   | Product documentation and design flow | 1-18 |
|           | 1.8   | Product revisions                     | 1-20 |
| Chapter 2 | Fun   | ctional description                   |      |
|           | 2.1   | About the functions                   | 2-22 |
|           | 2.2   | Clocking and resets                   | 2-24 |
|           | 2.3   | Interfaces                            | 2-25 |
|           | 2.4   | Constraints and limitations of use    | 2-28 |
| Chapter 3 | Prog  | grammers model                        |      |
|           | 3.1   | About this programmers model          | 3-30 |
|           |       |                                       |      |

|            | 3.2 Register descriptions | 3-31       |
|------------|---------------------------|------------|
|            | 3.3 Register summary      | 3-32       |
| Appendix A | Signal descriptions       |            |
|            | A.1 Signals list          | Аррх-А-210 |
| Appendix B | Revisions                 |            |
|            | B.1 Revisions             | Аррх-В-224 |

# **Preface**

This preface introduces the  $Arm^{*}$   $CoreLink^{*}$  DMC-620 Dynamic Memory Controller Technical Reference Manual.

It contains the following:

- About this book on page 7.
- Feedback on page 10.

# About this book

This book is for the Arm<sup>®</sup> CoreLink<sup>™</sup> DMC-620 Dynamic Memory Controller.

# Product revision status

The rmpn identifier indicates the revision status of the product described in this book, for example, r1p2, where:

rm Identifies the major revision of the product, for example, r1.

pn Identifies the minor revision or modification status of the product, for example, p2.

# Intended audience

This book is written for experienced hardware engineers who want to integrate the delivered ARM *System on Chip* (SoC) product in a SoC design.

# Using this book

This book is organized into the following chapters:

# **Chapter 1 Introduction**

This chapter describes the DMC-620.

# Chapter 2 Functional description

This chapter describes how the DMC-620 operates.

# Chapter 3 Programmers model

This chapter describes the programmers model of the DMC-620.

# Appendix A Signal descriptions

This appendix describes the DMC-620 signals.

# Appendix B Revisions

This appendix describes the technical changes between released issues of this book.

# Glossary

The Arm® Glossary is a list of terms used in Arm documentation, together with definitions for those terms. The Arm Glossary does not contain terms that are industry standard unless the Arm meaning differs from the generally accepted meaning.

See the *Arm*<sup>®</sup> *Glossary* for more information.

# Typographic conventions

italic

Introduces special terminology, denotes cross-references, and citations.

# bold

Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

# monospace

Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code

# monospace

Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.

# monospace italic

Denotes arguments to monospace text where the argument is to be replaced by a specific value.

# monospace bold

Denotes language keywords when used outside example code.

<and>

Encloses replaceable terms for assembler syntax where they appear in code or code fragments. For example:

# SMALL CAPITALS

Used in body text for a few terms that have specific technical meanings, that are defined in the *Arm*<sup>®</sup> *Glossary*. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.

# **Timing diagrams**

The following figure explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



Figure 1 Key to timing diagram conventions

# **Signals**

The signal conventions are:

# Signal level

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- · LOW for active-LOW signals.

# Lowercase n

At the start or end of a signal name denotes an active-LOW signal.

# **Additional reading**

This book contains information that is specific to this product. See the following documents for other relevant information.

# Arm publications

- Arm® AMBA® APB Protocol Specification (Arm IHI 0024).
- AMBA® Low Power Interface Specification, Arm® Q-Channel and P-Channel Interfaces (Arm IHI 0068).
- Principles of Arm® Memory Maps White Paper (Arm DEN 0001).
- Arm®v8.2 RAS Architecture Extension Specification.

The following confidential books are only available to licensees:

- Arm® CoreLink™ DMC-620 Dynamic Memory Controller Configuration and Integration Manual (Arm 100569).
- Arm<sup>®</sup> CoreLink<sup>™</sup> DMC-620 Dynamic Memory Controller Design Manual (Arm 100567).
- Arm® CoreLink™ CCN-504 Cache Coherent Network Technical Reference Manual (Arm 100017).
- Arm® AMBA® 5 CHI Architecture Specification (Arm IHI 0050).

# Other publications

- JEDEC STANDARD DDR3 SDRAM Specification, JESD79-3D, http://www.jedec.org.
- JEDEC STANDARD DDR3L SDRAM Specification, JESD79-3-1A, http://www.jedec.org.
- JEDEC STANDARD DDR4 SDRAM Specification, JESD79-4, http://www.jedec.org.
- JEDEC STANDARD DDR3 RDIMM Specification, JESD82-29, http://www.jedec.org.
- JEDEC STANDARD DDR4 SDRAM Registered DIMM Design Specification, JESD21-C MODULE4.20.28, http://www.jedec.org.
- JEDEC STANDARD DDR4 RCD Specification, JESD82-31, http://www.jedec.org.
- JEDEC STANDARD DDR4 DB Specification, JESD82-32, http://www.jedec.org.
- JEDEC STANDARD NVDIMM-N Byte Addressable Energy Backed Interface Design Specification, JESD245, http://www.jedec.org.
- DDR PHY Interface DFI 3.1 Specification, http://ddr-phy.org/.
- DDR PHY Interface DFI 4.0 Specification, http://ddr-phy.org/.



# **Feedback**

# Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

# Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:

- The title Arm CoreLink DMC-620 Dynamic Memory Controller Technical Reference Manual.
- The number 100568 0100 00 en.
- If applicable, the page number(s) to which your comments refer.
- A concise explanation of your comments.

| Arm also welcomes general suggestions for additions and improvements.                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note                                                                                                                                                          |
| Arm tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader. |

# Chapter 1 Introduction

This chapter describes the DMC-620.

It contains the following sections:

- 1.1 About the product on page 1-12.
- 1.2 DMC-620 compliance on page 1-13.
- 1.3 Features on page 1-14.
- 1.4 Interfaces on page 1-15.
- 1.5 Configurable options on page 1-16.
- 1.6 Test features on page 1-17.
- 1.7 Product documentation and design flow on page 1-18.
- 1.8 Product revisions on page 1-20.

# 1.1 About the product

About the product is a high-level overview of the DMC-620.

The DMC-620 is an Arm AMBA 5 CHI SoC peripheral, developed, tested, and licensed by Arm. It is a high-performance, area-optimized memory controller that is compatible with the AMBA 5 CHI protocol.

It supports the following memory devices:

- Double Data Rate 3 (DDR3) SDRAM.
- Low-voltage DDR3 SDRAM.
- Double Data Rate 4 (DDR4) SDRAM.

The following figure shows an example system:



Figure 1-1 Example system

The DMC-620 enables data transfer between the SoC and the SDRAM devices external to the chip. It connects to the on-chip system through a single CHI interface, and to a processor through the programmers APB3 interface to program the DMC-620. It connects to the SDRAM devices through its memory interface block and the *DDR PHY Interface* (DFI).

# 1.2 DMC-620 compliance

The DMC-620 is compatible with the following protocol specifications and standards:

- AMBA 5 CHI-A/CHI-B/CHI-C protocol.
- AMBA 3 APB protocol.
- JEDEC DDR4 JESD79-4 standard.
- JEDEC DDR3 JESD79-3 standard.
- JEDEC DDR3L JESD79-3-1 standard.
- JEDEC JESD82-29 standard.
- JEDEC LRDIMM DDR4 Data Buffer Specification.
- DDR4 RCD02 Specification.
- DDR4 SDRAM Registered DIMM Design Specification.
- DDR4 SDRAM Load Reduced DIMM Design Specification.
- JEDEC JESD245 NVDIMM-N Byte Addressable Energy Backed Interface Specification.
- DFI 3.1.
- DFI 4.0.

# 1.3 Features

The DMC-620 supports DDR3 and DDR4 SDRAMs. It also supports error checking, reliability, availability, and serviceability features. In addition, *Quality of Service* (QoS) features and Arm TrustZone® architecture security extensions are built in throughout the controller.

The DMC-620 has the following features:

- Profiling signals that enable performance profiling to be performed in the system.
- TrustZone architecture security extensions.
- Buffering to optimize read and write turnaround, and to maximize bandwidth.
- A System Interface (SI) that provides:
  - A CHI interface to connect to a CoreLink *Cache Coherent Network* (CCN) or a CoreLink *Coherent Mesh Network* (CMN).
  - An AMBA5 CHI interface supporting the CHI-A, CHI-B, and CHI-C architecture.
  - An APB interface for configuration and initialization.
  - An external performance event interface for connecting to CoreSight™ on-chip debug and trace technology.
  - A 128-bit or 256-bit CHI interface.
- A Memory Interface (MI) that provides:
  - A DFI 3.1 and 4.0 interface to a PHY that supports DDR3, DDR3L, and DDR4.
  - Support for 1:2 DFI frequency ratio mode.
  - Support for either a 32-bit wide data SDRAM interface or a 64-bit wide data SDRAM interface.
- Low-power operation through programmable SDRAM power modes.
- ARMv8.2 compatible *Reliability, Availability, Serviceability* (RAS):
  - Single Error Correcting, Double Error Detecting (SECDED) Error-Correcting Code (ECC) for off-chip DRAM.
  - Symbol-based ECC, to correct memory chip and data-lane failures.
  - SECDED ECC for on-chip RAM protection.
  - Supports ARMy8.2 end-to-end RAS protection, data poisoning, and deferment.
  - Hardware *Read-Modify-Write* (RMW) for systems supporting sparse writes.
  - Command-Address (CA) parity checks for DDR3 and DDR4 link faults.
  - CRC write-data protection for DDR4 devices.
- A programmable mechanism for automated SDRAM scrubbing.
- Error handling and automated recovery.
- Power Control Logic (PCL) that generates powerdown requests to the SDRAM, and manages power enables for the PHY logic.
- 3DS support for 8H, 4H, and 2H devices.
- DDR4 Registered Dual In-line Memory Module (RDIMM) and Load-Reduced Dual In-line Memory Module (LRDIMM) support.
- Flexible Dual In-line Memory Module (DIMM) topology support:
  - Signal multiplexing that allows a single board layout to support different RDIMM device types (3DS or planer), and a different number of devices.
  - Support for RDIMM Encoded or Direct CS.
- Core to DMC Prefetch Hint direct path allowing the core to directly initiate a DMC prefetch.
- Configurable out-of-order request queue depth and symbol ECC logic.

# 1.4 Interfaces

This section lists the interfaces in the DMC-620.

The DMC-620 has the following external interfaces:

- A System interface to provide read and write access to or from a master that supports either the CHI-A, CHI-B, or CHI-C protocol.
- An APB3 programmers interface to program and control the DMC-620.
- A DFI-compatible PHY interface to transfer data to and from the external memory.
- A Profile and Debug interface.
- A Low-power clock control interface that uses the Q-Channel protocol. See *Q-Channel interface* on page 2-26.
- An Abort interface that is a four-phase request and acknowledge handshake. The Abort interface can be used to recover from a livelock when DRAM or PHY fails.
- User I/O ports.
- A set of interrupts that are used to report operational events and detected faults.

# 1.5 Configurable options

The DMC-620 has the following configurable options:

**Table 1-1 Configurable options** 

| Option                                | Parameter          | Default | Default value | Description                                                                                                                                            |
|---------------------------------------|--------------------|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHI-A, CHI-B, or CHI-C                | DMC_CHIB, DMC_CHIC | СНІС    | 1             | Configures an AMBA 5 CHI Protocol Specification CHI Issue A, CHI Issue B, or CHI Issue C.  Note  For CHI-C, both parameters CHI-B and CHI-C must be 1. |
| 128-bit or 256-bit<br>CHI-B interface | DMC_SYS_DATA_WIDTH | 128     | 256           | Valid in CHI-B only. Configures a 128-bit or 256-bit CHI interface.                                                                                    |
| Include Symbol ECC                    | DMC_SYM_ECC        | Yes     | 1             | Includes logic for Symbol ECC. Symbol ECC is only supported with a x64 DRAM interface.                                                                 |
| Queue depth                           | DMC_QUEUE_DEPTH    | 128     | 128           | Can select a depth of 64 or 128.                                                                                                                       |



<sup>•</sup> If Symbol ECC is excluded from the configuration, you must ensure the err0ctlr\_ecc field is never set to 2.

<sup>•</sup> If the DMC is configured for a CHI-A interconnect, you must ensure the err0ctlr\_cpi and err0ctlr\_cdi fields are set to ignore the CHI-B *Data Byte Parity* (DBP) and poison bits.

# 1.6 Test features

The DMC-620 provides the following test features:

- Integration test logic for integration testing.
- A debug and profile interface to enable you to monitor transaction events.

# 1.7 Product documentation and design flow

This section describes the DMC-620 books and how they relate to the design flow.

# **Documentation**

The DMC-620 documentation is as follows:

### Technical Reference Manual

The *Technical Reference Manual* (TRM) summarizes the functionality of the DMC, and describes its signals.

The TRM is a non-confidential book available to the public.

# **Design Manual**

The *Design Manual* (DM) describes the functionality and the effects of functional options on the behavior of the DMC. It is required at all stages of the design flow. The choices that are made in the design flow mean that some behavior that is described in the DM is not relevant. If you are programming the DMC, then contact:

- The implementer to determine what integration, if any, was performed before implementing the DMC.
- The integrator to determine the pin configuration of the device that you are using.

The DM is a confidential book that is only available to licensees.

# **Configuration and Integration Manual**

The Configuration and Integration Manual (CIM) describes how to integrate the DMC into a SoC. The CIM includes a description of the signals that the integrator must tie off to connect the DMC into an SoC design or to other IP.

The CIM describes:

- How to synthesize the *Register Transfer Level* (RTL).
- How to integrate RAM arrays.
- · How to run test patterns.
- The processes to sign off the configured design.

The Arm product deliverables include reference scripts and information about using them to implement your design. Contact your EDA vendor for EDA tool support.

The CIM is a confidential book that is only available to licensees.

# **Design flow**

The DMC-620 is delivered as synthesizable RTL. Before it can be used in a product, it must go through the following processes:

# **Implementation**

The implementer synthesizes the RTL to produce a hard macrocell. This stage includes integrating RAMs into the design.

### Integration

The integrator connects the implemented design into a SoC. This stage includes connecting it to a memory system.

# **Programming**

The system programmer develops the software that is required to initialize the DMC, and tests the required application software.

# Each process:

- Can be performed by a different party.
- Can include implementation and integration choices that affect the behavior and features of the DMC.

The operation of the final device depends on:

# **Configuration inputs**

The integrator configures some features of the DMC by tying inputs to specific values. These configurations affect the start-up behavior before any software configuration is made. They can also limit the options available to the software.

# **Software programming**

| The programmer configures the DM     | C by programming | particular values | s into registers. | This |
|--------------------------------------|------------------|-------------------|-------------------|------|
| stage affects the behavior of the DM | C.               |                   |                   |      |

| -                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note                                                                                                                                                                                                                                                      |
| This manual refers to implementation-defined features. Reference to a feature that is included means that the appropriate signal configuration options are selected. Reference to an enabled feature means one that has also been configured by software. |

# 1.8 Product revisions

This section describes the differences in functionality between product revisions of the DMC-620.

**r0p0** First release.

**r0p0-r1p0** The functional changes are:

Incorrect VREF DQ training behavior fixed.

• CHI-C support added.

# Chapter 2 **Functional description**

This chapter describes how the DMC-620 operates.

It contains the following sections:

- 2.1 About the functions on page 2-22.
- 2.2 Clocking and resets on page 2-24.
- 2.3 Interfaces on page 2-25.
- 2.4 Constraints and limitations of use on page 2-28.

# 2.1 About the functions

This section gives a brief description of all the functions of the DMC-620.

The following figure shows a block diagram of the functions of the DMC-620. The colors show the different categories of functions:

- Blue indicates the blocks that are associated with data flow. The System interface is an example.
- Green indicates the blocks that are associated with programming. The Programming interface is an example.
- Orange indicates the blocks that are associated with the quality and efficiency of the communication to external memory. The QoS engine is an example.



Figure 2-1 DMC functional block diagram

# **System Interface**

The DMC-620 interfaces to the rest of the SoC through the System interface. This interface connects to a CHI *Slave Node* (SN-F) interface. For any attempted accesses that the system makes outside of the programmed address range, the System interface responds with a *Non-data Error* (NDERR) response. Depending on how you program the DMC-620, it converts the system access information to the correct rank, bank, column, and row access of the external SDRAM. The System interface supports TrustZone features to regulate Secure and Non-secure accesses to both Secure and Non-secure regions of memory.

The DMC monitors queue occupancies and dictates whether system requests of any given QoS are accepted. Prefetched and Dynamic P-Credit requests are allocated based on a threshold setting, which is derived from register settings.



There is no support for exclusive access in the DMC because the CoreLink CCN-5xx and CMN-6xx products support exclusive access requests in the *Home Node* (HN-F).

# **Memory channel**

Through this interface, the DMC-620 conducts data transactions with the SDRAM and regulates the power consumption of the SDRAM. The DMC-620 uses the ECC information that it receives from the SDRAM to maximize the reliability from these devices.

# **Programming interface**

Through this interface, a master in the system programs the DMC-620. You can define the Secure and Non-secure regions of external memory. You can also define how the DMC-620 addresses the external memory from the address that the system provides on its System interface. You can also make direct accesses to the SDRAM, for example to initialize it.

# QoS engine

The DMC-620 provides controls to enable you to adjust its arbitration scheme for your system to maximize the availability of your external memory devices. It provides buffers to reorder system transaction requests. It uses an advanced scheduling algorithm to ensure that traffic going to one memory bank causes minimal disruption to traffic going to a different memory bank. It also schedules transaction requests according to the availability of the destination memory bank. For system access requests to different available memory banks, the DMC-620 arbitrates these requests using the QoS priority initially, and then the temporal priority. The memory access requests all compete for control of the external SDRAM bus and SDRAM bank.

# **RAS**

RAS features include support for the following:

- V8.2 RAS Extension compliant.
- Supports end-to-end RAS protection, data poisoning, and deferment.
- SECDED ECC and symbol-based ECC for external DRAM. The symbol-based ECC performs quadsymbol correct and multi-symbol detect.
- SECDED ECC of on-chip SRAM buffers within the DMC-620.
- An automated retry of failed read transactions.
- Write-back of corrected errors.
- To improve containment of faults, the DMC-620 supports:
  - Link error protection for the memory interface, including automated hardware recovery for system memory access, training, and other hardware operations.
  - Programmable data scrubbing. The DMC-620 periodically detects and corrects data errors in the memory autonomously.

# 2.2 Clocking and resets

The DMC-620 normally operates as one synchronous clock domain between the interconnect and the external DDR interface. However, the Programming interface can operate asynchronously to this.

This section shows the clock and reset signals that the DMC-620 requires.

# Clocks

The DMC-620 has three clock inputs:

clk

**clk** is the main DMC clock that runs at SDRAM clock frequency. It must run synchronous to, and at the same frequency, as the CHI interface. If the CHI interconnect is not running at SDRAM clock frequency, then an asynchronous bridge such as the CCN *Device Source Synchronous Bridge* (DSSB) must be used.

clkdiv2

This clock runs the DFI interface and connects to both the DMC and the PHY. It must be edge synchronous to **clk**, and run at half the **clk** frequency.

pclk

pclk can run asynchronously to clk and clkdiv2.



Figure 2-2 SoC hierarchy

# Reset

Resets must be applied for a minimum duration of 16 clock cycles for each clock domain.

There are two reset inputs. **RESETn** resets both **clk** and the **clkdiv2** registers and **PRESETn** resets the **pclk** registers. The **pclk** domain must be out of reset before the **clk** and **clkdiv2** domains.

\_\_\_\_\_ Note \_\_\_\_\_

- To assert any DMC-620 reset signal, you must set it LOW.
- To perform a DMC-620 reset, you must assert both reset signals.

# 2.3 Interfaces

This section describes the interfaces of the DMC-620, as the following figure shows.



Figure 2-3 Interfaces of the DMC-620

This section contains the following subsections:

- 2.3.1 System interface on page 2-25.
- 2.3.2 Programming interface on page 2-25.
- 2.3.3 PHY interface on page 2-25.
- 2.3.4 Low-power clock control interface on page 2-26.
- 2.3.5 Abort interface on page 2-26.

# 2.3.1 System interface

This section describes the function of the System interface.

The System interface provides protocol conversion between CHI and internal read/write requests. Because CHI is packet-based, and a slave node only supports read and write semantics, this translation is straightforward at a transaction level because no transformation function is performed.

# 2.3.2 Programming interface

This section describes the APB3 interface, which is used for programming the DMC-620.

The AMBA APB3 slave interface allows software to configure the controller and to initialize the memory devices. The APB3 programming interface also provides a means of performing architectural state transitions in addition to querying certain debug and profile information. The APB3 interface is a memory-mapped register interface.

# 2.3.3 PHY interface

The PHY interface provides command scheduling and arbitration, including the generation of any required SDRAM prepare commands, for example, ACTIVATE and PRECHARGE.

The PHY interface is compatible with the DDR standards for DDR4 and DDR3 (including DDR3L). It provides:

- Command scheduling and arbitration.
- Automated AUTOREFRESH command generation.
- SDRAM interface link protection including automated retries for failed commands to ensure the correct ordering of those retried commands to SDRAM.

- Automated SDRAM and PHY logic power control.
- Profile and debug information.
- Support for 1:2 frequency ratio mode.

# 2.3.4 Low-power clock control interface

This section describes the clock requirements for the DMC-620.

The DMC-620 provides a Low-power control interface using the Q-Channel protocol. The Low-power control interface is used to place the DMC into its low-power state, where the clock can be removed. The system can use the APB interface to put the DMC into its low-power state, and take it out of its low-power state.

# Q-Channel interface

The DMC has a Q-Channel interface that allows an external power controller to place the DMC into a low-power state.

It is a standard Q-Channel interface as defined in the AMBA® Low Power Interface Specification, Arm® O-Channel and P-Channel Interfaces using the following signals:

- qactive.
- · qreqn.
- qacceptn.
- qdeny.

When the DMC receives a request, it puts the DRAM into self\_refresh before asserting **qacceptn** to accept the request that indicates the **clk** can be stopped.

The DMC denies requests to power down using the Q-Channel when geardown\_mode is enabled. In this case, low-power mode can still be entered using the APB interface.

There is a separate Q-Channel interface for the **pclk** using the following signals:

- qactive apb.
- qreqn apb.
- · qacceptn apb.

Mada

· qdeny apb.

The DMC never denies a request to power down the APB clock although it might be delayed based on APB activity.

| ——— Note ———                                                                                              |
|-----------------------------------------------------------------------------------------------------------|
| These two interfaces are interrelated and a change on one can cause qactive on the other to be asserted.  |
| If this occurs, then the powerup request must be responded to in a timely fashion to allow the request to |
| be serviced.                                                                                              |

See the AMBA® Low Power Interface Specification, Arm® Q-Channel and P-Channel Interfaces.

# 2.3.5 Abort interface

When a fault is detected on the DFI interface, it causes repeated retries of commands on the memory interface. The Abort interface is a 4-phase request and acknowledge handshake. The DMC can use this interface to recover from a livelock that is caused by a DRAM failure or a PHY failure.

The following diagram shows the request, acknowledge handshake:



Figure 2-4 Abort interface timing diagram

The system can issue an abort at any time, which puts the DMC into the ABORT architectural state. Software must then restore the memory state. All current system transactions are retried after software restores the memory state and puts the DMC back into the READY state.

The Abort interface has the payload signal **abort\_err\_type** as an input to the DMC, which the DMC outputs as **dfi\_disconnect\_error** on the DFI interface during an abort sequence. Any PHY training that is in progress gets aborted and the DMC indicates to the PHY the error type through **dfi\_disconnect\_error**.

# 2.4 Constraints and limitations of use

The constraints and limitations of the DMC-620 depend on the SDRAMs used, and the interoperability within the PHYs. Which in turn, depends on the *DDR Physical Interface* (DFI) parameters.

The SDRAMs supported by the DMC-620 are:

- Double Data Rate 3 (DDR3) SDRAM.
- Low-voltage DDR3 SDRAM.
- Double Data Rate 4 (DDR4) SDRAM.

| Note                                    |                                                     |
|-----------------------------------------|-----------------------------------------------------|
| These devices are described in the JEDI | EC specifications that are global standards for the |

The DIMMs supported by the DMC-620 are:

DDR3 UDIMM.

microelectronics industry.

- DDR4 UDIMM.
- DDR4 RDIMM.
- DDR4 LRDIMM.
- DDR4 3DS. DIMMs utilizing 3DS parts are supported.

The JEDEC specification implies the following constraints and must be met:

- 1. t xp < t xsr Exiting power down timing must be less than self-refresh exit.
- 2. t\_mrw\_cs < t\_mrw The delay after a Mode Register Write command and before any other command is issued to a different rank. This delay must be less than the delay applied after a Mode Register Write command and before any other command is issued to the same rank.

# Chapter 3 **Programmers model**

This chapter describes the programmers model of the DMC-620.

It contains the following sections:

- 3.1 About this programmers model on page 3-30.
- 3.2 Register descriptions on page 3-31.
- 3.3 Register summary on page 3-32.

# 3.1 About this programmers model

The following information applies to the dmc620 registers:

- The base address is not fixed, and can be different for any particular system implementation. The offset of each register from the base address is fixed.
- Do not attempt to access reserved or unused address locations. Attempting to access these locations can result in Unpredictable behavior.
- Unless otherwise stated in the accompanying text:
  - Do not modify undefined register bits.
  - Ignore undefined register bits on reads.
  - All register bits are reset to the reset value specified in the 3.3 Register summary on page 3-32
- Access type is described as follows:

**RW** Read and write.

**RO** Read only.

**WO** Write only.

# 3.2 Register descriptions

This section describes the dmc620 registers.

3.3 Register summary on page 3-32 provides cross references to individual registers.

# 3.3 Register summary

The following table shows the registers in offset order from the base memory address.

Table 3-1 Register summary

| Offset | Name                               | Туре | Reset      | Width | Description                                            |
|--------|------------------------------------|------|------------|-------|--------------------------------------------------------|
| 0x000  | memc_status                        | RO   | 0×00000000 | 32    | 3.3.1 memc_status on page 3-51                         |
| 0x004  | memc_config                        | RO   | 0x00000000 | 32    | 3.3.2 memc_config on page 3-51                         |
| 0x008  | memc_cmd                           | WO   | 0x00000000 | 32    | 3.3.3 memc_cmd on page 3-52                            |
| 0x010  | address_control_next               | RW   | 0x00030202 | 32    | 3.3.4 address_control_next on page 3-52                |
| 0x014  | decode_control_next                | RW   | 0x001A3000 | 32    | 3.3.5 decode_control_next on page 3-52                 |
| 0x018  | format_control                     | RW   | 0x12000113 | 32    | 3.3.6 format_control on page 3-53                      |
| 0x01C  | address_map_next                   | RW   | 0x00000000 | 32    | 3.3.7 address_map_next on page 3-53                    |
| 0x020  | low_power_control_next             | RW   | 0x00000020 | 32    | 3.3.8 low_power_control_next on page 3-53              |
| 0x028  | turnaround_control_next            | RW   | 0x0F0F0F0F | 32    | 3.3.9 turnaround_control_next on page 3-53             |
| 0x02C  | hit_turnaround_control_next        | RW   | 0x08909FBF | 32    | 3.3.10 hit_turnaround_control_next on page 3-54        |
| 0x030  | qos_class_control_next             | RW   | 0x00000FC8 | 32    | 3.3.11 qos_class_control_next on page 3-54             |
| 0x034  | escalation_control_next            | RW   | 0x00080F03 | 32    | 3.3.12 escalation_control_next on page 3-54            |
| 0x038  | qv_control_31_00_next              | RW   | 0x76543210 | 32    | 3.3.13 qv_control_31_00_next on page 3-55              |
| 0x03C  | qv_control_63_32_next              | RW   | 0xFEDCBA98 | 32    | 3.3.14 qv_control_63_32_next on page 3-55              |
| 0x040  | rt_control_31_00_next              | RW   | 0×00000000 | 32    | 3.3.15 rt_control_31_00_next on page 3-55              |
| 0x044  | rt_control_63_32_next              | RW   | 0×00000000 | 32    | 3.3.16 rt_control_63_32_next on page 3-56              |
| 0x048  | timeout_control_next               | RW   | 0×00000001 | 32    | 3.3.17 timeout_control_next on page 3-56               |
| 0x04C  | credit_control_next                | RW   | 0x00000F03 | 32    | 3.3.18 credit_control_next on page 3-56                |
| 0x050  | write_priority_control_31_00_next  | RW   | 0x00000000 | 32    | 3.3.19 write_priority_control_31_00_next on page 3-56  |
| 0x054  | write_priority_control_63_32_next  | RW   | 0×00000000 | 32    | 3.3.20 write_priority_control_63_32_next on page 3-57  |
| 0x058  | queue_threshold_control_31_00_next | RW   | 0×00000008 | 32    | 3.3.21 queue_threshold_control_31_00_next on page 3-57 |
| 0x05C  | queue_threshold_control_63_32_next | RW   | 0×00000000 | 32    | 3.3.22 queue_threshold_control_63_32_next on page 3-57 |
| 0x060  | address_shutter_31_00_next         | RW   | 0x00000000 | 32    | 3.3.23 address_shutter_31_00_next on page 3-58         |
| 0x064  | address_shutter_63_32_next         | RW   | 0×00000000 | 32    | 3.3.24 address_shutter_63_32_next on page 3-58         |
| 0x068  | address_shutter_95_64_next         | RW   | 0×00000000 | 32    | 3.3.25 address_shutter_95_64_next on page 3-58         |
| 0x06C  | address_shutter_127_96_next        | RW   | 0×00000000 | 32    | 3.3.26 address_shutter_127_96_next on page 3-59        |
| 0x070  | address_shutter_159_128_next       | RW   | 0x00000000 | 32    | 3.3.27 address_shutter_159_128_next on page 3-59       |
| 0x074  | address_shutter_191_160_next       | RW   | 0×00000000 | 32    | 3.3.28 address_shutter_191_160_next on page 3-59       |

Table 3-1 Register summary (continued)

| Offset | Name                           | Туре | Reset      | Width | Description                                           |
|--------|--------------------------------|------|------------|-------|-------------------------------------------------------|
| 0x078  | memory_address_max_31_00_next  | RW   | 0x00000010 | 32    | 3.3.29 memory_address_max_31_00_next on page 3-59     |
| 0x07C  | memory_address_max_47_32_next  | RW   | 0x00000000 | 32    | 3.3.30 memory_address_max_47_32_next on page 3-60     |
| 0x080  | access_address_min0_31_00_next | RW   | 0x00000000 | 32    | 3.3.31 access_address_min0_31_00_next on page 3-60    |
| 0x084  | access_address_min0_47_32_next | RW   | 0x00000000 | 32    | 3.3.32 access_address_min0_47_32_next on page 3-60    |
| 0x088  | access_address_max0_31_00_next | RW   | 0x00000000 | 32    | 3.3.33 access_address_max0_31_00_next on page 3-61    |
| 0x08C  | access_address_max0_47_32_next | RW   | 0x00000000 | 32    | 3.3.34 access_address_max0_47_32_next<br>on page 3-61 |
| 0x090  | access_address_min1_31_00_next | RW   | 0x00000000 | 32    | 3.3.35 access_address_min1_31_00_next on page 3-61    |
| 0x094  | access_address_min1_47_32_next | RW   | 0×00000000 | 32    | 3.3.36 access_address_min1_47_32_next<br>on page 3-62 |
| 0x098  | access_address_max1_31_00_next | RW   | 0x00000000 | 32    | 3.3.37 access_address_max1_31_00_next on page 3-62    |
| 0x09C  | access_address_max1_47_32_next | RW   | 0x00000000 | 32    | 3.3.38 access_address_max1_47_32_next on page 3-62    |
| 0x0A0  | access_address_min2_31_00_next | RW   | 0x00000000 | 32    | 3.3.39 access_address_min2_31_00_next on page 3-62    |
| 0x0A4  | access_address_min2_47_32_next | RW   | 0x00000000 | 32    | 3.3.40 access_address_min2_47_32_next on page 3-63    |
| 0x0A8  | access_address_max2_31_00_next | RW   | 0x00000000 | 32    | 3.3.41 access_address_max2_31_00_next on page 3-63    |
| 0x0AC  | access_address_max2_47_32_next | RW   | 0x00000000 | 32    | 3.3.42 access_address_max2_47_32_next on page 3-63    |
| 0x0B0  | access_address_min3_31_00_next | RW   | 0x00000000 | 32    | 3.3.43 access_address_min3_31_00_next on page 3-64    |
| 0x0B4  | access_address_min3_47_32_next | RW   | 0x00000000 | 32    | 3.3.44 access_address_min3_47_32_next on page 3-64    |
| 0x0B8  | access_address_max3_31_00_next | RW   | 0×00000000 | 32    | 3.3.45 access_address_max3_31_00_next<br>on page 3-64 |
| 0x0BC  | access_address_max3_47_32_next | RW   | 0×00000000 | 32    | 3.3.46 access_address_max3_47_32_next<br>on page 3-65 |
| 0x0C0  | access_address_min4_31_00_next | RW   | 0×00000000 | 32    | 3.3.47 access_address_min4_31_00_next<br>on page 3-65 |
| 0x0C4  | access_address_min4_47_32_next | RW   | 0×00000000 | 32    | 3.3.48 access_address_min4_47_32_next<br>on page 3-65 |
| 0x0C8  | access_address_max4_31_00_next | RW   | 0×00000000 | 32    | 3.3.49 access_address_max4_31_00_next on page 3-65    |

Table 3-1 Register summary (continued)

| ) |
|---|
|   |
|   |
|   |
|   |
|   |
|   |
|   |
|   |
|   |
| 3 |
| 3 |
|   |

Table 3-1 Register summary (continued)

| Offset | Name                            | Туре | Reset      | Width | Description                                            |
|--------|---------------------------------|------|------------|-------|--------------------------------------------------------|
| 0x140  | nibble_failed_095_064           | RW   | 0×00000000 | 32    | 3.3.76 nibble_failed_095_064 on page 3-74              |
| 0x144  | nibble_failed_127_096           | RW   | 0×00000000 | 32    | 3.3.77 nibble_failed_127_096 on page 3-74              |
| 0x148  | queue_allocate_control_031_000  | RW   | 0xFFFFFFF  | 32    | 3.3.78 queue_allocate_control_031_000 on page 3-74     |
| 0x14C  | queue_allocate_control_063_032  | RW   | 0xFFFFFFF  | 32    | 3.3.79 queue_allocate_control_063_032 on page 3-75     |
| 0x150  | queue_allocate_control_095_064  | RW   | 0xFFFFFFF  | 32    | 3.3.80 queue_allocate_control_095_064 on page 3-75     |
| 0x154  | queue_allocate_control_127_096  | RW   | 0xFFFFFFF  | 32    | 3.3.81 queue_allocate_control_127_096 on page 3-75     |
| 0x16C  | link_err_count                  | RW   | 0×00000000 | 32    | 3.3.82 link_err_count on page 3-76                     |
| 0x170  | scrub_control0_next             | RW   | 0x0FFFFF00 | 32    | 3.3.83 scrub_control0_next on page 3-76                |
| 0x174  | scrub_address_min0_next         | RW   | 0×00000000 | 32    | 3.3.84 scrub_address_min0_next on page 3-76            |
| 0x178  | scrub_address_max0_next         | RW   | 0x00000000 | 32    | 3.3.85 scrub_address_max0_next on page 3-77            |
| 0x17C  | scrub_address_current0          | RO   | 0×00000000 | 32    | 3.3.86 scrub_address_current0 on page 3-77             |
| 0x180  | scrub_control1_next             | RW   | 0x0FFFFF00 | 32    | 3.3.87 scrub_control1_next on page 3-77                |
| 0x184  | scrub_address_min1_next         | RW   | 0×00000000 | 32    | 3.3.88 scrub_address_min1_next on page 3-77            |
| 0x188  | scrub_address_max1_next         | RW   | 0×00000000 | 32    | 3.3.89 scrub_address_max1_next on page 3-78            |
| 0x18C  | scrub_address_current1          | RO   | 0x00000000 | 32    | 3.3.90 scrub_address_current1 on page 3-78             |
| 0x1A0  | cs_remap_control_31_00_next     | RW   | 0x00020001 | 32    | 3.3.91 cs_remap_control_31_00_next on page 3-78        |
| 0x1A4  | cs_remap_control_63_32_next     | RW   | 0x00080004 | 32    | 3.3.92 cs_remap_control_63_32_next on page 3-79        |
| 0x1A8  | cs_remap_control_95_64_next     | RW   | 0x00200010 | 32    | 3.3.93 cs_remap_control_95_64_next on page 3-79        |
| 0x1AC  | cs_remap_control_127_96_next    | RW   | 0x00800040 | 32    | 3.3.94 cs_remap_control_127_96_next on page 3-79       |
| 0x1B0  | cid_remap_control_31_00_next    | RW   | 0x20001000 | 32    | 3.3.95 cid_remap_control_31_00_next on page 3-80       |
| 0x1B4  | cid_remap_control_63_32_next    | RW   | 0x00004000 | 32    | 3.3.96 cid_remap_control_63_32_next on page 3-80       |
| 0x1C0  | cke_remap_control_next          | RW   | 0x76543210 | 32    | 3.3.97 cke_remap_control_next on page 3-80             |
| 0x1C4  | rst_remap_control_next          | RW   | 0x76543210 | 32    | 3.3.98 rst_remap_control_next on page 3-80             |
| 0x1C8  | ck_remap_control_next           | RW   | 0x76543210 | 32    | 3.3.99 ck_remap_control_next on page 3-81              |
| 0x1D0  | power_group_control_31_00_next  | RW   | 0x00020001 | 32    | 3.3.100 power_group_control_31_00_next on page 3-81    |
| 0x1D4  | power_group_control_63_32_next  | RW   | 0x00080004 | 32    | 3.3.101 power_group_control_63_32_next<br>on page 3-81 |
| 0x1D8  | power_group_control_95_64_next  | RW   | 0x00200010 | 32    | 3.3.102 power_group_control_95_64_next<br>on page 3-82 |
| 0x1DC  | power_group_control_127_96_next | RW   | 0x00800040 | 32    | 3.3.103 power_group_control_127_96_next on page 3-82   |
| 0x1E0  | phy_rdwrdata_cs_mask_31_00      | RW   | 0xF7FBFDFE | 32    | 3.3.104 phy_rdwrdata_cs_mask_31_00 on page 3-82        |
| 0x1E4  | phy_rdwrdata_cs_mask_63_32      | RW   | 0x7FBFDFEF | 32    | 3.3.105 phy_rdwrdata_cs_mask_63_32 on page 3-83        |
| 0x1E8  | phy_request_cs_remap            | RW   | 0x76543210 | 32    | 3.3.106 phy_request_cs_remap on page 3-83              |
| 0x1F0  | feature_control_next            | RW   | 0×0AA00000 | 32    | 3.3.107 feature_control_next on page 3-83              |
|        | I .                             |      | I .        |       | I.                                                     |

Table 3-1 Register summary (continued)

| Offset | Name                    | Туре | Reset      | Width | Description                                  |
|--------|-------------------------|------|------------|-------|----------------------------------------------|
| 0x1F4  | mux_control_next        | RW   | 0×00000000 | 32    | 3.3.108 mux_control_next on page 3-84        |
| 0x1F8  | rank_remap_control_next | RW   | 0x76543210 | 32    | 3.3.109 rank_remap_control_next on page 3-84 |
| 0x200  | t_refi_next             | RW   | 0x00090100 | 32    | 3.3.110 t_refi_next on page 3-84             |
| 0x204  | t_rfc_next              | RW   | 0x00008C23 | 32    | 3.3.111 t_rfc_next on page 3-84              |
| 0x208  | t_mrr_next              | RW   | 0x00000002 | 32    | 3.3.112 t_mrr_next on page 3-85              |
| 0x20C  | t_mrw_next              | RW   | 0×0000000C | 32    | 3.3.113 t_mrw_next on page 3-85              |
| 0x210  | refresh_enable_next     | RW   | 0x00000001 | 32    | 3.3.114 refresh_enable_next on page 3-85     |
| 0x218  | t_rcd_next              | RW   | 0x00000005 | 32    | 3.3.115 t_rcd_next on page 3-86              |
| 0x21C  | t_ras_next              | RW   | 0x0000000E | 32    | 3.3.116 t_ras_next on page 3-86              |
| 0x220  | t_rp_next               | RW   | 0x00000005 | 32    | 3.3.117 t_rp_next on page 3-86               |
| 0x224  | t_rpall_next            | RW   | 0x00000005 | 32    | 3.3.118 t_rpall_next on page 3-87            |
| 0x228  | t_rrd_next              | RW   | 0x04000404 | 32    | 3.3.119 t_rrd_next on page 3-87              |
| 0x22C  | t_act_window_next       | RW   | 0x03561414 | 32    | 3.3.120 t_act_window_next on page 3-87       |
| 0x234  | t_rtr_next              | RW   | 0x10060404 | 32    | 3.3.121 t_rtr_next on page 3-88              |
| 0x238  | t_rtw_next              | RW   | 0x00060606 | 32    | 3.3.122 t_rtw_next on page 3-88              |
| 0x23C  | t_rtp_next              | RW   | 0x00000004 | 32    | 3.3.123 t_rtp_next on page 3-88              |
| 0x244  | t_wr_next               | RW   | 0x00000005 | 32    | 3.3.124 t_wr_next on page 3-89               |
| 0x248  | t_wtr_next              | RW   | 0x00040505 | 32    | 3.3.125 t_wtr_next on page 3-89              |
| 0x24C  | t_wtw_next              | RW   | 0x10060404 | 32    | 3.3.126 t_wtw_next on page 3-89              |
| 0x250  | t_clock_control_next    | RW   | 0x00000505 | 32    | 3.3.127 t_clock_control_next on page 3-90    |
| 0x254  | t_xmpd_next             | RW   | 0x000003FF | 32    | 3.3.128 t_xmpd_next on page 3-90             |
| 0x258  | t_ep_next               | RW   | 0x00000002 | 32    | 3.3.129 t_ep_next on page 3-90               |
| 0x25C  | t_xp_next               | RW   | 0x00060002 | 32    | 3.3.130 t_xp_next on page 3-91               |
| 0x260  | t_esr_next              | RW   | 0×0000000E | 32    | 3.3.131 t_esr_next on page 3-91              |
| 0x264  | t_xsr_next              | RW   | 0x05120100 | 32    | 3.3.132 t_xsr_next on page 3-91              |
| 0x268  | t_esrck_next            | RW   | 0x00000005 | 32    | 3.3.133 t_esrck_next on page 3-92            |
| 0x26C  | t_ckxsr_next            | RW   | 0×00000001 | 32    | 3.3.134 t_ckxsr_next on page 3-92            |
| 0x270  | t_cmd_next              | RW   | 0×00000000 | 32    | 3.3.135 t_cmd_next on page 3-92              |
| 0x274  | t_parity_next           | RW   | 0×00000900 | 32    | 3.3.136 t_parity_next on page 3-93           |
| 0x278  | t_zqcs_next             | RW   | 0×00000040 | 32    | 3.3.137 t_zqcs_next on page 3-93             |
| 0x27C  | t_rw_odt_clr_next       | RW   | 0×00000000 | 32    | 3.3.138 t_rw_odt_clr_next on page 3-93       |
| 0x300  | t_rddata_en_next        | RW   | 0×00000001 | 32    | 3.3.139 t_rddata_en_next on page 3-94        |
| 0x304  | t_phyrdlat_next         | RW   | 0×00000000 | 32    | 3.3.140 t_phyrdlat_next on page 3-94         |
| 0x308  | t_phywrlat_next         | RW   | 0×00000001 | 32    | 3.3.141 t_phywrlat_next on page 3-94         |
| 0x310  | rdlvl_control_next      | RW   | 0x00001080 | 32    | 3.3.142 rdlvl_control_next on page 3-95      |

Table 3-1 Register summary (continued)

| Offset | Name                             | Туре | Reset      | Width | Description                                           |
|--------|----------------------------------|------|------------|-------|-------------------------------------------------------|
| 0x314  | rdlvl_mrs_next                   | RW   | 0x00000004 | 32    | 3.3.143 rdlvl_mrs_next on page 3-95                   |
| 0x318  | t_rdlvl_en_next                  | RW   | 0x00000000 | 32    | 3.3.144 t_rdlvl_en_next on page 3-95                  |
| 0x31C  | t_rdlvl_rr_next                  | RW   | 0x00000000 | 32    | 3.3.145 t_rdlvl_rr_next on page 3-96                  |
| 0x320  | wrlvl_control_next               | RW   | 0x00101000 | 32    | 3.3.146 wrlvl_control_next on page 3-96               |
| 0x324  | wrlvl_mrs_next                   | RW   | 0x00000086 | 32    | 3.3.147 wrlvl_mrs_next on page 3-96                   |
| 0x328  | t_wrlvl_en_next                  | RW   | 0x00000000 | 32    | 3.3.148 t_wrlvl_en_next on page 3-97                  |
| 0x32C  | t_wrlvl_ww_next                  | RW   | 0x00000000 | 32    | 3.3.149 t_wrlvl_ww_next on page 3-97                  |
| 0x334  | training_wrlvl_slice_status      | RO   | 0x00000000 | 32    | 3.3.150 training_wrlvl_slice_status on page 3-97      |
| 0x338  | training_rdlvl_slice_status      | RO   | 0x00000000 | 32    | 3.3.151 training_rdlvl_slice_status on page 3-98      |
| 0x33C  | training_rdlvl_gate_slice_status | RO   | 0×00000000 | 32    | 3.3.152 training_rdlvl_gate_slice_status on page 3-98 |
| 0x340  | training_wdqlvl_slice_status     | RO   | 0x00000000 | 32    | 3.3.153 training_wdqlvl_slice_status on page 3-98     |
| 0x344  | training_wdqlvl_slice_result     | RO   | 0x00000000 | 32    | 3.3.154 training_wdqlvl_slice_result on page 3-98     |
| 0x348  | phy_power_control_next           | RW   | 0x00000000 | 32    | 3.3.155 phy_power_control_next on page 3-99           |
| 0x34C  | t_lpresp_next                    | RW   | 0x00000000 | 32    | 3.3.156 t_lpresp_next on page 3-99                    |
| 0x350  | phy_update_control_next          | RW   | 0x2FE00000 | 32    | 3.3.157 phy_update_control_next on page 3-99          |
| 0x354  | t_odth_next                      | RW   | 0x00000006 | 32    | 3.3.158 t_odth_next on page 3-100                     |
| 0x358  | odt_timing_next                  | RW   | 0x06000600 | 32    | 3.3.159 odt_timing_next on page 3-100                 |
| 0x360  | odt_wr_control_31_00_next        | RW   | 0x08040201 | 32    | 3.3.160 odt_wr_control_31_00_next on page 3-100       |
| 0x364  | odt_wr_control_63_32_next        | RW   | 0x80402010 | 32    | 3.3.161 odt_wr_control_63_32_next on page 3-101       |
| 0x368  | odt_rd_control_31_00_next        | RW   | 0x00000000 | 32    | 3.3.162 odt_rd_control_31_00_next on page 3-101       |
| 0x36C  | odt_rd_control_63_32_next        | RW   | 0x00000000 | 32    | 3.3.163 odt_rd_control_63_32_next on page 3-101       |
| 0x370  | temperature_readout              | RO   | 0x00000000 | 32    | 3.3.164 temperature_readout on page 3-101             |
| 0x378  | training_status                  | RO   | 0x00000000 | 32    | 3.3.165 training_status on page 3-102                 |
| 0x37C  | training_status_63_32            | RO   | 0x00000000 | 32    | 3.3.166 training_status_63_32 on page 3-102           |
| 0x380  | dq_map_control_15_00_next        | RW   | 0x00000000 | 32    | 3.3.167 dq_map_control_15_00_next on page 3-102       |
| 0x384  | dq_map_control_31_16_next        | RW   | 0x00000000 | 32    | 3.3.168 dq_map_control_31_16_next on page 3-103       |
| 0x388  | dq_map_control_47_32_next        | RW   | 0×00000000 | 32    | 3.3.169 dq_map_control_47_32_next on page 3-103       |
| 0x38C  | dq_map_control_63_48_next        | RW   | 0x00000000 | 32    | 3.3.170 dq_map_control_63_48_next on page 3-103       |
| 0x390  | dq_map_control_71_64_next        | RW   | 0x00000000 | 32    | 3.3.171 dq_map_control_71_64_next on page 3-104       |
| 0x398  | rank_status                      | RO   | 0x00000000 | 32    | 3.3.172 rank_status on page 3-104                     |
| 0x39C  | mode_change_status               | RO   | 0×00000000 | 32    | 3.3.173 mode_change_status on page 3-104              |
| 0x3B0  | odt_cp_control_31_00_next        | RW   | 0x08040201 | 32    | 3.3.174 odt_cp_control_31_00_next on page 3-105       |
| 0x3B4  | odt_cp_control_63_32_next        | RW   | 0x80402010 | 32    | 3.3.175 odt_cp_control_63_32_next on page 3-105       |
| 0x400  | user_status                      | RO   | 0×00000000 | 32    | 3.3.176 user_status on page 3-105                     |
| 0x408  | user_config0_next                | RW   | 0x00000000 | 32    | 3.3.177 user_config0_next on page 3-106               |

Table 3-1 Register summary (continued)

| Offset | Name                         | Туре | Reset      | Width | Description                                        |
|--------|------------------------------|------|------------|-------|----------------------------------------------------|
| 0x40C  | user_config1_next            | RW   | 0×00000000 | 32    | 3.3.178 user_config1_next on page 3-106            |
| 0x410  | user_config2                 | RW   | 0x00000000 | 32    | 3.3.179 user_config2 on page 3-106                 |
| 0x414  | user_config3                 | RW   | 0x00000000 | 32    | 3.3.180 user_config3 on page 3-107                 |
| 0x500  | interrupt_control            | RW   | 0x00000000 | 32    | 3.3.181 interrupt_control on page 3-107            |
| 0x508  | interrupt_clr                | WO   | 0x00000000 | 32    | 3.3.182 interrupt_clr on page 3-107                |
| 0x510  | interrupt_status             | RO   | 0x00000000 | 32    | 3.3.183 interrupt_status on page 3-107             |
| 0x538  | failed_access_int_info_31_00 | RO   | 0×00000000 | 32    | 3.3.184 failed_access_int_info_31_00 on page 3-108 |
| 0x53C  | failed_access_int_info_63_32 | RO   | 0x00000000 | 32    | 3.3.185 failed_access_int_info_63_32 on page 3-108 |
| 0x540  | failed_prog_int_info_31_00   | RO   | 0x00000000 | 32    | 3.3.186 failed_prog_int_info_31_00 on page 3-108   |
| 0x544  | failed_prog_int_info_63_32   | RO   | 0x00000000 | 32    | 3.3.187 failed_prog_int_info_63_32 on page 3-109   |
| 0x548  | link_err_int_info_31_00      | RO   | 0x00000000 | 32    | 3.3.188 link_err_int_info_31_00 on page 3-109      |
| 0x54C  | link_err_int_info_63_32      | RO   | 0x00000000 | 32    | 3.3.189 link_err_int_info_63_32 on page 3-109      |
| 0x550  | arch_fsm_int_info_31_00      | RO   | 0x00000000 | 32    | 3.3.190 arch_fsm_int_info_31_00 on page 3-110      |
| 0x554  | arch_fsm_int_info_63_32      | RO   | 0x00000000 | 32    | 3.3.191 arch_fsm_int_info_63_32 on page 3-110      |
| 0x610  | t_db_train_resp_next         | RW   | 0x00000000 | 32    | 3.3.192 t_db_train_resp_next on page 3-110         |
| 0x614  | t_lvl_disconnect_next        | RW   | 0x0000000F | 32    | 3.3.193 t_lvl_disconnect_next on page 3-111        |
| 0x620  | wdqlvl_control_next          | RW   | 0x00000094 | 32    | 3.3.194 wdqlvl_control_next on page 3-111          |
| 0x624  | wdqlvl_vrefdq_train_mrs_next | RW   | 0x00000000 | 32    | 3.3.195 wdqlvl_vrefdq_train_mrs_next on page 3-111 |
| 0x628  | wdqlvl_address_31_00_next    | RW   | 0×00000000 | 32    | 3.3.196 wdqlvl_address_31_00_next on page 3-112    |
| 0x62C  | wdqlvl_address_63_32_next    | RW   | 0×00000000 | 32    | 3.3.197 wdqlvl_address_63_32_next on page 3-112    |
| 0x630  | t_wdqlvl_en_next             | RW   | 0x00000000 | 32    | 3.3.198 t_wdqlvl_en_next on page 3-112             |
| 0x634  | t_wdqlvl_ww_next             | RW   | 0x00000000 | 32    | 3.3.199 t_wdqlvl_ww_next on page 3-113             |
| 0x638  | t_wdqlvl_rw_next             | RW   | 0x00000000 | 32    | 3.3.200 t_wdqlvl_rw_next on page 3-113             |
| 0x63C  | training_wdqlvl_slice_resp   | RO   | 0×00000000 | 32    | 3.3.201 training_wdqlvl_slice_resp on page 3-113   |
| 0x640  | training_rdlvl_slice_resp    | RO   | 0×00000000 | 32    | 3.3.202 training_rdlvl_slice_resp on page 3-114    |
| 0x654  | phymstr_control_next         | RW   | 0×00000000 | 32    | 3.3.203 phymstr_control_next on page 3-114         |
| 0x700  | err0fr                       | RO   | 0x000009AA | 32    | 3.3.204 err0fr on page 3-114                       |
| 0x708  | err0ctlr0                    | RW   | 0x00000010 | 32    | 3.3.205 err0ctlr0 on page 3-115                    |
| 0x70C  | err0ctlr1                    | RW   | 0x000000C0 | 32    | 3.3.206 err0ctlr1 on page 3-115                    |
| 0x710  | err0status                   | RO   | 0x00000000 | 32    | 3.3.207 err0status on page 3-115                   |
| 0x740  | err1fr                       | RO   | 0x000009AA | 32    | 3.3.208 err1fr on page 3-116                       |
| 0x748  | err1ctlr                     | RO   | 0×00000000 | 32    | 3.3.209 err1ctlr on page 3-116                     |
| 0x750  | err1status                   | RW   | 0x00000000 | 32    | 3.3.210 err1status on page 3-116                   |
| 0x758  | err1addr0                    | RW   | 0×00000000 | 32    | 3.3.211 err1addr0 on page 3-116                    |
| 0x75C  | err1addr1                    | RW   | 0×00000000 | 32    | 3.3.212 err1addr1 on page 3-117                    |

Table 3-1 Register summary (continued)

| Offset | Name       | Туре | Reset      | Width | Description                           |
|--------|------------|------|------------|-------|---------------------------------------|
| 0x760  | err1misc0  | RW   | 0×00000000 | 32    | 3.3.213 err1misc0 on page 3-117       |
| 0x764  | err1misc1  | RW   | 0x00000000 | 32    | 3.3.214 err1misc1 on page 3-117       |
| 0x768  | err1misc2  | RW   | 0x00000000 | 32    | 3.3.215 err1misc2 on page 3-118       |
| 0x76C  | err1misc3  | RW   | 0x00000000 | 32    | 3.3.216 err1misc3 on page 3-118       |
| 0x770  | err1misc4  | RW   | 0×00000000 | 32    | 3.3.217 err1misc4 on page 3-118       |
| 0x774  | err1misc5  | RW   | 0×00000000 | 32    | 3.3.218 err1misc5 on page 3-119       |
| 0x780  | err2fr     | RO   | 0x000009AA | 32    | 3.3.219 err2fr on page 3-119          |
| 0x788  | err2ctlr   | RO   | 0×00000000 | 32    | 3.3.220 err2ctlr on page 3-119        |
| 0x790  | err2status | RW   | 0×00000000 | 32    | 3.3.221 err2status on page 3-120      |
| 0x798  | err2addr0  | RW   | 0×00000000 | 32    | 3.3.222 err2addr0 on page 3-120       |
| 0x79C  | err2addr1  | RW   | 0×00000000 | 32    | 3.3.223 err2addr1 on page 3-120       |
| 0x7A0  | err2misc0  | RW   | 0×00000000 | 32    | 3.3.224 err2misc0 on page 3-121       |
| 0x7A4  | err2misc1  | RW   | 0×00000000 | 32    | 3.3.225 err2misc1 on page 3-121       |
| 0x7A8  | err2misc2  | RW   | 0×00000000 | 32    | 3.3.226 err2misc2 on page 3-121       |
| 0x7AC  | err2misc3  | RW   | 0×00000000 | 32    | 3.3.227 err2misc3 on page 3-121       |
| 0x7B0  | err2misc4  | RW   | 0×00000000 | 32    | 3.3.228 err2misc4 on page 3-122       |
| 0x7B4  | err2misc5  | RW   | 0x00000000 | 32    | 3.3.229 err2misc5 on page 3-122       |
| 0x7C0  | err3fr     | RO   | 0x000009AA | 32    | <i>3.3.230 err3fr</i> on page 3-122   |
| 0x7C8  | err3ctlr   | RO   | 0×00000000 | 32    | 3.3.231 err3ctlr on page 3-123        |
| 0x7D0  | err3status | RW   | 0×000000   | 32    | 3.3.232 err3status on page 3-123      |
| 0x7D8  | err3addr0  | RW   | 0×00000000 | 32    | 3.3.233 err3addr0 on page 3-123       |
| 0x7DC  | err3addr1  | RW   | 0×00000000 | 32    | 3.3.234 err3addr1 on page 3-124       |
| 0x7E0  | err3misc0  | RO   | 0×00000000 | 32    | 3.3.235 err3misc0 on page 3-124       |
| 0x7E4  | err3misc1  | RO   | 0x00000000 | 32    | 3.3.236 err3misc1 on page 3-124       |
| 0×800  | err4fr     | RO   | 0x000009AA | 32    | 3.3.237 err4fr on page 3-125          |
| 0x808  | err4ctlr   | RO   | 0×00000000 | 32    | 3.3.238 err4ctlr on page 3-125        |
| 0x810  | err4status | RW   | 0×000000   | 32    | 3.3.239 err4status on page 3-125      |
| 0x818  | err4addr0  | RW   | 0×00000000 | 32    | 3.3.240 err4addr0 on page 3-126       |
| 0x81C  | err4addr1  | RW   | 0×00000000 | 32    | 3.3.241 err4addr1 on page 3-126       |
| 0x820  | err4misc0  | RW   | 0×00000000 | 32    | 3.3.242 err4misc0 on page 3-126       |
| 0x824  | err4misc1  | RW   | 0×00000000 | 32    | 3.3.243 err4misc1 on page 3-127       |
| 0x828  | err4misc2  | RW   | 0×00000000 | 32    | 3.3.244 err4misc2 on page 3-127       |
| 0x840  | err5fr     | RO   | 0x000009AA | 32    | <i>3.3.245 err5fr</i> on page 3-127   |
| 0x848  | err5ctlr   | RO   | 0×00000000 | 32    | <i>3.3.246 err5ctlr</i> on page 3-128 |
| 0x850  | err5status | RW   | 0×000000   | 32    | 3.3.247 err5status on page 3-128      |

Table 3-1 Register summary (continued)

| Offset | Name                                           | Туре | Reset      | Width | Description                                                       |
|--------|------------------------------------------------|------|------------|-------|-------------------------------------------------------------------|
| 0x858  | err5addr0                                      | RW   | 0×00000000 | 32    | 3.3.248 err5addr0 on page 3-128                                   |
| 0x85C  | err5addr1                                      | RW   | 0×00000000 | 32    | 3.3.249 err5addr1 on page 3-129                                   |
| 0x860  | err5misc0                                      | RW   | 0x00000000 | 32    | 3.3.250 err5misc0 on page 3-129                                   |
| 0x864  | err5misc1                                      | RW   | 0×00000000 | 32    | 3.3.251 err5misc1 on page 3-129                                   |
| 0x868  | err5misc2                                      | RW   | 0x00000000 | 32    | 3.3.252 err5misc2 on page 3-129                                   |
| 0x880  | err6fr                                         | RO   | 0x000009AA | 32    | 3.3.253 err6fr on page 3-130                                      |
| 0x888  | err6ctlr                                       | RO   | 0x00000000 | 32    | 3.3.254 err6ctlr on page 3-130                                    |
| 0x890  | err6status                                     | RW   | 0×000000   | 32    | 3.3.255 err6status on page 3-130                                  |
| 0x898  | err6addr0                                      | RW   | 0×00000000 | 32    | 3.3.256 err6addr0 on page 3-131                                   |
| 0x89C  | err6addr1                                      | RW   | 0x00000000 | 32    | 3.3.257 err6addr1 on page 3-131                                   |
| 0x8A0  | err6misc0                                      | RW   | 0x00000000 | 32    | 3.3.258 err6misc0 on page 3-131                                   |
| 0x8A4  | err6misc1                                      | RW   | 0×00000000 | 32    | 3.3.259 err6misc1 on page 3-132                                   |
| 0x920  | errgsr                                         | RW   | 0×00000000 | 32    | 3.3.260 errgsr on page 3-132                                      |
| 0×A00  | pmu_snapshot_req                               | WO   | 0×00000000 | 32    | 3.3.261 pmu_snapshot_req on page 3-132                            |
| 0xA04  | pmu_snapshot_ack                               | RO   | 0×00000000 | 32    | 3.3.262 pmu_snapshot_ack on page 3-133                            |
| 0xA08  | pmu_overflow_status_clkdiv2                    | RW   | 0×00000000 | 32    | 3.3.263 pmu_overflow_status_clkdiv2 on page 3-133                 |
| 0xA0C  | pmu_overflow_status_clk                        | RW   | 0×00000000 | 32    | 3.3.264 pmu_overflow_status_clk on page 3-133                     |
| 0xA10  | pmu_clkdiv2_counter_0_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.265 pmu_clkdiv2_counter_0_mask_31_00<br>on page 3-133         |
| 0xA14  | pmu_clkdiv2_counter_0_mask_63_3<br>2           | RW   | 0x00000000 | 32    | 3.3.266 pmu_clkdiv2_counter_0_mask_63_32 on page 3-134            |
| 0xA18  | pmu_clkdiv2_counter_0_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.267 pmu_clkdiv2_counter_0_match_31_00 on page 3-134           |
| 0xA1C  | pmu_clkdiv2_counter_0_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.268 pmu_clkdiv2_counter_0_match_63_32<br>on page 3-134        |
| 0xA20  | pmu_clkdiv2_counter_0_control                  | RW   | 0x00000000 | 32    | 3.3.269 pmu_clkdiv2_counter_0_control on page 3-135               |
| 0xA28  | pmu_clkdiv2_counter_0_snapshot_v<br>alue_31_00 | RO   | 0x00000000 | 32    | 3.3.270 pmu_clkdiv2_counter_0_snapshot_value_31_0 0 on page 3-135 |
| 0xA30  | pmu_clkdiv2_counter_0_value_31_0               | RW   | 0x00000000 | 32    | 3.3.271 pmu_clkdiv2_counter_0_value_31_00 on page 3-135           |
| 0xA38  | pmu_clkdiv2_counter_1_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.272 pmu_clkdiv2_counter_1_mask_31_00<br>on page 3-136         |
| 0xA3C  | pmu_clkdiv2_counter_1_mask_63_3<br>2           | RW   | 0x00000000 | 32    | 3.3.273 pmu_clkdiv2_counter_1_mask_63_32<br>on page 3-136         |
| 0xA40  | pmu_clkdiv2_counter_1_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.274 pmu_clkdiv2_counter_1_match_31_00 on page 3-136           |
| 0xA44  | pmu_clkdiv2_counter_1_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.275 pmu_clkdiv2_counter_1_match_63_32<br>on page 3-136        |

| Offset | Name                                           | Туре | Reset      | Width | Description                                                       |
|--------|------------------------------------------------|------|------------|-------|-------------------------------------------------------------------|
| 0xA48  | pmu_clkdiv2_counter_1_control                  | RW   | 0×00000000 | 32    | 3.3.276 pmu_clkdiv2_counter_1_control on page 3-137               |
| 0xA50  | pmu_clkdiv2_counter_1_snapshot_v<br>alue_31_00 | RO   | 0×00000000 | 32    | 3.3.277 pmu_clkdiv2_counter_1_snapshot_value_31_0 0 on page 3-137 |
| 0xA58  | pmu_clkdiv2_counter_1_value_31_0 0             | RW   | 0x00000000 | 32    | 3.3.278 pmu_clkdiv2_counter_1_value_31_00 on page 3-137           |
| 0xA60  | pmu_clkdiv2_counter_2_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.279 pmu_clkdiv2_counter_2_mask_31_00 on page 3-138            |
| 0xA64  | pmu_clkdiv2_counter_2_mask_63_3 2              | RW   | 0x00000000 | 32    | 3.3.280 pmu_clkdiv2_counter_2_mask_63_32<br>on page 3-138         |
| 0xA68  | pmu_clkdiv2_counter_2_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.281 pmu_clkdiv2_counter_2_match_31_00 on page 3-138           |
| 0xA6C  | pmu_clkdiv2_counter_2_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.282 pmu_clkdiv2_counter_2_match_63_32<br>on page 3-139        |
| 0xA70  | pmu_clkdiv2_counter_2_control                  | RW   | 0×00000000 | 32    | 3.3.283 pmu_clkdiv2_counter_2_control on page 3-139               |
| 0xA78  | pmu_clkdiv2_counter_2_snapshot_v alue_31_00    | RO   | 0x00000000 | 32    | 3.3.284 pmu_clkdiv2_counter_2_snapshot_value_31_0 0 on page 3-139 |
| 0xA80  | pmu_clkdiv2_counter_2_value_31_0<br>0          | RW   | 0x00000000 | 32    | 3.3.285 pmu_clkdiv2_counter_2_value_31_00 on page 3-139           |
| 0xA88  | pmu_clkdiv2_counter_3_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.286 pmu_clkdiv2_counter_3_mask_31_00 on page 3-140            |
| 0xA8C  | pmu_clkdiv2_counter_3_mask_63_3 2              | RW   | 0x00000000 | 32    | 3.3.287 pmu_clkdiv2_counter_3_mask_63_32 on page 3-140            |
| 0xA90  | pmu_clkdiv2_counter_3_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.288 pmu_clkdiv2_counter_3_match_31_00 on page 3-140           |
| 0xA94  | pmu_clkdiv2_counter_3_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.289 pmu_clkdiv2_counter_3_match_63_32<br>on page 3-141        |
| 0xA98  | pmu_clkdiv2_counter_3_control                  | RW   | 0×00000000 | 32    | 3.3.290 pmu_clkdiv2_counter_3_control on page 3-141               |
| 0xAA0  | pmu_clkdiv2_counter_3_snapshot_v alue_31_00    | RO   | 0x00000000 | 32    | 3.3.291 pmu_clkdiv2_counter_3_snapshot_value_31_0 0 on page 3-141 |
| 0xAA8  | pmu_clkdiv2_counter_3_value_31_0 0             | RW   | 0x00000000 | 32    | 3.3.292 pmu_clkdiv2_counter_3_value_31_00 on page 3-142           |
| 0xAB0  | pmu_clkdiv2_counter_4_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.293 pmu_clkdiv2_counter_4_mask_31_00<br>on page 3-142         |
| 0xAB4  | pmu_clkdiv2_counter_4_mask_63_3 2              | RW   | 0x00000000 | 32    | 3.3.294 pmu_clkdiv2_counter_4_mask_63_32<br>on page 3-142         |
| 0xAB8  | pmu_clkdiv2_counter_4_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.295 pmu_clkdiv2_counter_4_match_31_00 on page 3-142           |
| 0xABC  | pmu_clkdiv2_counter_4_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.296 pmu_clkdiv2_counter_4_match_63_32<br>on page 3-143        |
| 0xAC0  | pmu_clkdiv2_counter_4_control                  | RW   | 0×00000000 | 32    | 3.3.297 pmu_clkdiv2_counter_4_control on page 3-143               |

| Offset | Name                                           | Туре | Reset      | Width | Description                                                          |
|--------|------------------------------------------------|------|------------|-------|----------------------------------------------------------------------|
| 0xAC8  | pmu_clkdiv2_counter_4_snapshot_v<br>alue_31_00 | RO   | 0×00000000 | 32    | 3.3.298 pmu_clkdiv2_counter_4_snapshot_value_31_0 0 on page 3-143    |
| 0xAD0  | pmu_clkdiv2_counter_4_value_31_0               | RW   | 0x00000000 | 32    | 3.3.299 pmu_clkdiv2_counter_4_value_31_00 on page 3-144              |
| 0xAD8  | pmu_clkdiv2_counter_5_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.300 pmu_clkdiv2_counter_5_mask_31_00 on page 3-144               |
| 0xADC  | pmu_clkdiv2_counter_5_mask_63_3<br>2           | RW   | 0x00000000 | 32    | 3.3.301 pmu_clkdiv2_counter_5_mask_63_32<br>on page 3-144            |
| 0xAE0  | pmu_clkdiv2_counter_5_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.302 pmu_clkdiv2_counter_5_match_31_00 on page 3-145              |
| 0xAE4  | pmu_clkdiv2_counter_5_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.303 pmu_clkdiv2_counter_5_match_63_32<br>on page 3-145           |
| 0xAE8  | pmu_clkdiv2_counter_5_control                  | RW   | 0x00000000 | 32    | 3.3.304 pmu_clkdiv2_counter_5_control on page 3-145                  |
| 0xAF0  | pmu_clkdiv2_counter_5_snapshot_v<br>alue_31_00 | RO   | 0x00000000 | 32    | 3.3.305 pmu_clkdiv2_counter_5_snapshot_value_31_0 0 on page 3-145    |
| 0xAF8  | pmu_clkdiv2_counter_5_value_31_0               | RW   | 0x00000000 | 32    | 3.3.306 pmu_clkdiv2_counter_5_value_31_00 on page 3-146              |
| 0xB00  | pmu_clkdiv2_counter_6_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.307 pmu_clkdiv2_counter_6_mask_31_00<br>on page 3-146            |
| 0xB04  | pmu_clkdiv2_counter_6_mask_63_3<br>2           | RW   | 0x00000000 | 32    | 3.3.308 pmu_clkdiv2_counter_6_mask_63_32<br>on page 3-146            |
| 0×B08  | pmu_clkdiv2_counter_6_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.309 pmu_clkdiv2_counter_6_match_31_00 on page 3-147              |
| 0xB0C  | pmu_clkdiv2_counter_6_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.310 pmu_clkdiv2_counter_6_match_63_32 on page 3-147              |
| 0xB10  | pmu_clkdiv2_counter_6_control                  | RW   | 0x00000000 | 32    | 3.3.311 pmu_clkdiv2_counter_6_control on page 3-147                  |
| 0xB18  | pmu_clkdiv2_counter_6_snapshot_v<br>alue_31_00 | RO   | 0x00000000 | 32    | 3.3.312 pmu_clkdiv2_counter_6_snapshot_value_31_0 0 on page 3-148    |
| 0xB20  | pmu_clkdiv2_counter_6_value_31_0               | RW   | 0x00000000 | 32    | 3.3.313 pmu_clkdiv2_counter_6_value_31_00 on page 3-148              |
| 0xB28  | pmu_clkdiv2_counter_7_mask_31_0<br>0           | RW   | 0x00000000 | 32    | 3.3.314 pmu_clkdiv2_counter_7_mask_31_00<br>on page 3-148            |
| 0xB2C  | pmu_clkdiv2_counter_7_mask_63_3<br>2           | RW   | 0x00000000 | 32    | 3.3.315 pmu_clkdiv2_counter_7_mask_63_32<br>on page 3-148            |
| 0xB30  | pmu_clkdiv2_counter_7_match_31_<br>00          | RW   | 0x00000000 | 32    | 3.3.316 pmu_clkdiv2_counter_7_match_31_00 on page 3-149              |
| 0xB34  | pmu_clkdiv2_counter_7_match_63_<br>32          | RW   | 0x00000000 | 32    | 3.3.317 pmu_clkdiv2_counter_7_match_63_32<br>on page 3-149           |
| 0xB38  | pmu_clkdiv2_counter_7_control                  | RW   | 0x00000000 | 32    | 3.3.318 pmu_clkdiv2_counter_7_control on page 3-149                  |
| 0xB40  | pmu_clkdiv2_counter_7_snapshot_v<br>alue_31_00 | RO   | 0×00000000 | 32    | 3.3.319 pmu_clkdiv2_counter_7_snapshot_value_31_0<br>0 on page 3-150 |

Table 3-1 Register summary (continued)

| Offset     | Name                                       | Туре | Reset      | Width | Description                                                  |
|------------|--------------------------------------------|------|------------|-------|--------------------------------------------------------------|
| 0xB48      | pmu_clkdiv2_counter_7_value_31_0<br>0      | RW   | 0x00000000 | 32    | 3.3.320 pmu_clkdiv2_counter_7_value_31_00<br>on page 3-150   |
| 0xB50      | pmu_clk_counter_0_mask_31_00               | RW   | 0x00000000 | 32    | 3.3.321 pmu_clk_counter_0_mask_31_00<br>on page 3-150        |
| 0xB54      | pmu_clk_counter_0_mask_63_32               | RW   | 0x00000000 | 32    | 3.3.322 pmu_clk_counter_0_mask_63_32<br>on page 3-151        |
| 0xB58      | pmu_clk_counter_0_match_31_00              | RW   | 0x00000000 | 32    | 3.3.323 pmu_clk_counter_0_match_31_00 on page 3-151          |
| 0xB5C      | pmu_clk_counter_0_match_63_32              | RW   | 0x00000000 | 32    | 3.3.324 pmu_clk_counter_0_match_63_32<br>on page 3-151       |
| 0xB60      | pmu_clk_counter_0_control                  | RW   | 0x00000000 | 32    | 3.3.325 pmu_clk_counter_0_control on page 3-151              |
| 0xB68      | pmu_clk_counter_0_snapshot_value_<br>31_00 | RO   | 0x00000000 | 32    | 3.3.326 pmu_clk_counter_0_snapshot_value_31_00 on page 3-152 |
| 0xB70      | pmu_clk_counter_0_value_31_00              | RW   | 0x00000000 | 32    | 3.3.327 pmu_clk_counter_0_value_31_00 on page 3-152          |
| 0xB78      | pmu_clk_counter_1_mask_31_00               | RW   | 0x00000000 | 32    | 3.3.328 pmu_clk_counter_1_mask_31_00 on page 3-152           |
| 0xB7C      | pmu_clk_counter_1_mask_63_32               | RW   | 0x00000000 | 32    | 3.3.329 pmu_clk_counter_1_mask_63_32<br>on page 3-153        |
| 0xB80      | pmu_clk_counter_1_match_31_00              | RW   | 0x00000000 | 32    | 3.3.330 pmu_clk_counter_1_match_31_00 on page 3-153          |
| 0xB84      | pmu_clk_counter_1_match_63_32              | RW   | 0x00000000 | 32    | 3.3.331 pmu_clk_counter_1_match_63_32 on page 3-153          |
| 0xB88      | pmu_clk_counter_1_control                  | RW   | 0×00000000 | 32    | 3.3.332 pmu_clk_counter_1_control on page 3-154              |
| 0xB90      | pmu_clk_counter_1_snapshot_value_<br>31_00 | RO   | 0x00000000 | 32    | 3.3.333 pmu_clk_counter_1_snapshot_value_31_00 on page 3-154 |
| 0xB98      | pmu_clk_counter_1_value_31_00              | RW   | 0x00000000 | 32    | 3.3.334 pmu_clk_counter_1_value_31_00 on page 3-154          |
| 0×E00      | integ_cfg                                  | RW   | 0x00000000 | 32    | 3.3.335 integ_cfg on page 3-154                              |
| 0xE08      | integ_outputs                              | WO   | 0×00000000 | 32    | 3.3.336 integ_outputs on page 3-155                          |
| 0x101<br>0 | address_control_now                        | RO   | 0x00030202 | 32    | 3.3.337 address_control_now on page 3-155                    |
| 0x101<br>4 | decode_control_now                         | RO   | 0x001A3000 | 32    | 3.3.338 decode_control_now on page 3-155                     |
| 0x101<br>C | address_map_now                            | RO   | 0x00000000 | 32    | 3.3.339 address_map_now on page 3-156                        |
| 0x102<br>0 | low_power_control_now                      | RO   | 0x00000020 | 32    | 3.3.340 low_power_control_now on page 3-156                  |
| 0x102<br>8 | turnaround_control_now                     | RO   | 0x0F0F0F0F | 32    | 3.3.341 turnaround_control_now on page 3-156                 |

| Offset     | Name                             | Туре | Reset      | Width | Description                                             |
|------------|----------------------------------|------|------------|-------|---------------------------------------------------------|
| 0x102<br>C | hit_turnaround_control_now       | RO   | 0x08909FBF | 32    | 3.3.342 hit_turnaround_control_now on page 3-157        |
| 0x103<br>0 | qos_class_control_now            | RO   | 0x00000FC8 | 32    | 3.3.343 qos_class_control_now on page 3-157             |
| 0x103<br>4 | escalation_control_now           | RO   | 0x00080F03 | 32    | 3.3.344 escalation_control_now on page 3-157            |
| 0x103<br>8 | qv_control_31_00_now             | RO   | 0x76543210 | 32    | 3.3.345 qv_control_31_00_now on page 3-158              |
| 0x103<br>C | qv_control_63_32_now             | RO   | 0xFEDCBA98 | 32    | 3.3.346 qv_control_63_32_now on page 3-158              |
| 0x104<br>0 | rt_control_31_00_now             | RO   | 0x00000000 | 32    | 3.3.347 rt_control_31_00_now on page 3-158              |
| 0x104<br>4 | rt_control_63_32_now             | RO   | 0×00000000 | 32    | 3.3.348 rt_control_63_32_now on page 3-159              |
| 0x104<br>8 | timeout_control_now              | RO   | 0x00000001 | 32    | 3.3.349 timeout_control_now on page 3-159               |
| 0x104<br>C | credit_control_now               | RO   | 0x00000F03 | 32    | 3.3.350 credit_control_now on page 3-159                |
| 0x105<br>0 | write_priority_control_31_00_now | RO   | 0x00000000 | 32    | 3.3.351 write_priority_control_31_00_now on page 3-160  |
| 0x105<br>4 | write_priority_control_63_32_now | RO   | 0×00000000 | 32    | 3.3.352 write_priority_control_63_32_now on page 3-160  |
| 0x105<br>8 | queue_threshold_control_31_00_no | RO   | 0x00000008 | 32    | 3.3.353 queue_threshold_control_31_00_now on page 3-160 |
| 0x105<br>C | queue_threshold_control_63_32_no | RO   | 0×00000000 | 32    | 3.3.354 queue_threshold_control_63_32_now on page 3-161 |
| 0x106<br>0 | address_shutter_31_00_now        | RO   | 0x00000000 | 32    | 3.3.355 address_shutter_31_00_now on page 3-161         |
| 0x106<br>4 | address_shutter_63_32_now        | RO   | 0x00000000 | 32    | 3.3.356 address_shutter_63_32_now on page 3-161         |
| 0x106<br>8 | address_shutter_95_64_now        | RO   | 0x00000000 | 32    | 3.3.357 address_shutter_95_64_now on page 3-162         |
| 0x106<br>C | address_shutter_127_96_now       | RO   | 0×00000000 | 32    | 3.3.358 address_shutter_127_96_now on page 3-162        |
| 0x107<br>0 | address_shutter_159_128_now      | RO   | 0x00000000 | 32    | 3.3.359 address_shutter_159_128_now on page 3-162       |
| 0x107<br>4 | address_shutter_191_160_now      | RO   | 0x00000000 | 32    | 3.3.360 address_shutter_191_160_now on page 3-163       |
| 0x107<br>8 | memory_address_max_31_00_now     | RO   | 0x00000010 | 32    | 3.3.361 memory_address_max_31_00_now on page 3-163      |
| 0x107<br>C | memory_address_max_47_32_now     | RO   | 0×00000000 | 32    | 3.3.362 memory_address_max_47_32_now on page 3-163      |

Table 3-1 Register summary (continued)

| Offset     | Name                          | Туре | Reset      | Width | Description                                            |
|------------|-------------------------------|------|------------|-------|--------------------------------------------------------|
| 0x108<br>0 | access_address_min0_31_00_now | RO   | 0×00000000 | 32    | 3.3.363 access_address_min0_31_00_now on page 3-164    |
| 0x108<br>4 | access_address_min0_47_32_now | RO   | 0x00000000 | 32    | 3.3.364 access_address_min0_47_32_now<br>on page 3-164 |
| 0x108<br>8 | access_address_max0_31_00_now | RO   | 0x00000000 | 32    | 3.3.365 access_address_max0_31_00_now on page 3-164    |
| 0x108<br>C | access_address_max0_47_32_now | RO   | 0x00000000 | 32    | 3.3.366 access_address_max0_47_32_now<br>on page 3-165 |
| 0x109<br>0 | access_address_min1_31_00_now | RO   | 0x00000000 | 32    | 3.3.367 access_address_min1_31_00_now on page 3-165    |
| 0x109<br>4 | access_address_min1_47_32_now | RO   | 0x00000000 | 32    | 3.3.368 access_address_min1_47_32_now<br>on page 3-165 |
| 0x109<br>8 | access_address_max1_31_00_now | RO   | 0x00000000 | 32    | 3.3.369 access_address_max1_31_00_now on page 3-166    |
| 0x109<br>C | access_address_max1_47_32_now | RO   | 0x00000000 | 32    | 3.3.370 access_address_max1_47_32_now<br>on page 3-166 |
| 0x10A<br>0 | access_address_min2_31_00_now | RO   | 0×00000000 | 32    | 3.3.371 access_address_min2_31_00_now on page 3-166    |
| 0x10A<br>4 | access_address_min2_47_32_now | RO   | 0×00000000 | 32    | 3.3.372 access_address_min2_47_32_now<br>on page 3-167 |
| 0x10A<br>8 | access_address_max2_31_00_now | RO   | 0×00000000 | 32    | 3.3.373 access_address_max2_31_00_now on page 3-167    |
| 0x10A<br>C | access_address_max2_47_32_now | RO   | 0x00000000 | 32    | 3.3.374 access_address_max2_47_32_now<br>on page 3-167 |
| 0x10B<br>0 | access_address_min3_31_00_now | RO   | 0x00000000 | 32    | 3.3.375 access_address_min3_31_00_now on page 3-168    |
| 0x10B<br>4 | access_address_min3_47_32_now | RO   | 0x00000000 | 32    | 3.3.376 access_address_min3_47_32_now on page 3-168    |
| 0x10B<br>8 | access_address_max3_31_00_now | RO   | 0x00000000 | 32    | 3.3.377 access_address_max3_31_00_now on page 3-168    |
| 0x10B<br>C | access_address_max3_47_32_now | RO   | 0×00000000 | 32    | 3.3.378 access_address_max3_47_32_now<br>on page 3-169 |
| 0x10C<br>0 | access_address_min4_31_00_now | RO   | 0×00000000 | 32    | 3.3.379 access_address_min4_31_00_now<br>on page 3-169 |
| 0x10C<br>4 | access_address_min4_47_32_now | RO   | 0×00000000 | 32    | 3.3.380 access_address_min4_47_32_now<br>on page 3-169 |
| 0x10C<br>8 | access_address_max4_31_00_now | RO   | 0×00000000 | 32    | 3.3.381 access_address_max4_31_00_now on page 3-170    |
| 0x10C<br>C | access_address_max4_47_32_now | RO   | 0x00000000 | 32    | 3.3.382 access_address_max4_47_32_now<br>on page 3-170 |
| 0x10D<br>0 | access_address_min5_31_00_now | RO   | 0x00000000 | 32    | 3.3.383 access_address_min5_31_00_now on page 3-170    |

Table 3-1 Register summary (continued)

| Offset     | Name                          | Туре | Reset      | Width | Description                                            |
|------------|-------------------------------|------|------------|-------|--------------------------------------------------------|
| 0×10D<br>4 | access_address_min5_47_32_now | RO   | 0x00000000 | 32    | 3.3.384 access_address_min5_47_32_now on page 3-171    |
| 0×10D<br>8 | access_address_max5_31_00_now | RO   | 0x00000000 | 32    | 3.3.385 access_address_max5_31_00_now on page 3-171    |
| 0×10D<br>C | access_address_max5_47_32_now | RO   | 0×00000000 | 32    | 3.3.386 access_address_max5_47_32_now on page 3-171    |
| 0×10E<br>0 | access_address_min6_31_00_now | RO   | 0×00000000 | 32    | 3.3.387 access_address_min6_31_00_now on page 3-172    |
| 0×10E<br>4 | access_address_min6_47_32_now | RO   | 0×00000000 | 32    | 3.3.388 access_address_min6_47_32_now on page 3-172    |
| 0×10E<br>8 | access_address_max6_31_00_now | RO   | 0×00000000 | 32    | 3.3.389 access_address_max6_31_00_now on page 3-172    |
| 0×10E<br>C | access_address_max6_47_32_now | RO   | 0x00000000 | 32    | 3.3.390 access_address_max6_47_32_now on page 3-173    |
| 0×10F<br>0 | access_address_min7_31_00_now | RO   | 0×00000000 | 32    | 3.3.391 access_address_min7_31_00_now on page 3-173    |
| 0x10F<br>4 | access_address_min7_47_32_now | RO   | 0x00000000 | 32    | 3.3.392 access_address_min7_47_32_now on page 3-173    |
| 0x10F<br>8 | access_address_max7_31_00_now | RO   | 0×00000000 | 32    | 3.3.393 access_address_max7_31_00_now on page 3-174    |
| 0x10F<br>C | access_address_max7_47_32_now | RO   | 0x00000000 | 32    | 3.3.394 access_address_max7_47_32_now<br>on page 3-174 |
| 0×111<br>0 | dci_replay_type_now           | RO   | 0x00000002 | 32    | 3.3.395 dci_replay_type_now on page 3-174              |
| 0×111<br>4 | direct_control_now            | RO   | 0x0003FFFF | 32    | 3.3.396 direct_control_now on page 3-175               |
| 0×112<br>0 | refresh_control_now           | RO   | 0×00000000 | 32    | 3.3.397 refresh_control_now on page 3-175              |
| 0x112<br>8 | memory_type_now               | RO   | 0×00000101 | 32    | 3.3.398 memory_type_now on page 3-175                  |
| 0x117<br>0 | scrub_control0_now            | RO   | 0x0FFFFF00 | 32    | 3.3.399 scrub_control0_now on page 3-175               |
| 0x117<br>4 | scrub_address_min0_now        | RO   | 0x00000000 | 32    | 3.3.400 scrub_address_min0_now on page 3-176           |
| 0×117      | scrub_address_max0_now        | RO   | 0x00000000 | 32    | 3.3.401 scrub_address_max0_now on page 3-176           |
| 0×118<br>0 | scrub_control1_now            | RO   | 0x0FFFFF00 | 32    | 3.3.402 scrub_control1_now on page 3-176               |
| 0×118<br>4 | scrub_address_min1_now        | RO   | 0x00000000 | 32    | 3.3.403 scrub_address_min1_now on page 3-177           |
| 0x118<br>8 | scrub_address_max1_now        | RO   | 0x00000000 | 32    | 3.3.404 scrub_address_max1_now on page 3-177           |

| Offset     | Name                           | Туре | Reset      | Width | Description                                          |
|------------|--------------------------------|------|------------|-------|------------------------------------------------------|
| 0x11A<br>0 | cs_remap_control_31_00_now     | RO   | 0x00020001 | 32    | 3.3.405 cs_remap_control_31_00_now on page 3-177     |
| 0x11A<br>4 | cs_remap_control_63_32_now     | RO   | 0x00080004 | 32    | 3.3.406 cs_remap_control_63_32_now on page 3-178     |
| 0x11A<br>8 | cs_remap_control_95_64_now     | RO   | 0x00200010 | 32    | 3.3.407 cs_remap_control_95_64_now on page 3-178     |
| 0x11A<br>C | cs_remap_control_127_96_now    | RO   | 0x00800040 | 32    | 3.3.408 cs_remap_control_127_96_now on page 3-178    |
| 0x11B<br>0 | cid_remap_control_31_00_now    | RO   | 0x20001000 | 32    | 3.3.409 cid_remap_control_31_00_now on page 3-179    |
| 0x11B<br>4 | cid_remap_control_63_32_now    | RO   | 0x00004000 | 32    | 3.3.410 cid_remap_control_63_32_now on page 3-179    |
| 0x11C<br>0 | cke_remap_control_now          | RO   | 0x76543210 | 32    | 3.3.411 cke_remap_control_now on page 3-179          |
| 0x11C<br>4 | rst_remap_control_now          | RO   | 0x76543210 | 32    | 3.3.412 rst_remap_control_now on page 3-179          |
| 0x11C<br>8 | ck_remap_control_now           | RO   | 0x76543210 | 32    | 3.3.413 ck_remap_control_now on page 3-180           |
| 0x11D<br>0 | power_group_control_31_00_now  | RO   | 0x00020001 | 32    | 3.3.414 power_group_control_31_00_now on page 3-180  |
| 0x11D      | power_group_control_63_32_now  | RO   | 0x00080004 | 32    | 3.3.415 power_group_control_63_32_now on page 3-180  |
| 0x11D<br>8 | power_group_control_95_64_now  | RO   | 0x00200010 | 32    | 3.3.416 power_group_control_95_64_now on page 3-181  |
| 0x11D<br>C | power_group_control_127_96_now | RO   | 0x00800040 | 32    | 3.3.417 power_group_control_127_96_now on page 3-181 |
| 0x11F<br>0 | feature_control_now            | RO   | 0x0AA00000 | 32    | 3.3.418 feature_control_now on page 3-181            |
| 0x11F<br>4 | mux_control_now                | RO   | 0x00000000 | 32    | 3.3.419 mux_control_now on page 3-182                |
| 0x11F<br>8 | rank_remap_control_now         | RO   | 0x76543210 | 32    | 3.3.420 rank_remap_control_now on page 3-182         |
| 0x120      | t_refi_now                     | RO   | 0x00090100 | 32    | 3.3.421 t_refi_now on page 3-182                     |
| 0x120<br>4 | t_rfc_now                      | RO   | 0x00008C23 | 32    | 3.3.422 t_rfc_now on page 3-183                      |
| 0x120<br>8 | t_mrr_now                      | RO   | 0x00000002 | 32    | 3.3.423 t_mrr_now on page 3-183                      |
| 0x120<br>C | t_mrw_now                      | RO   | 0×0000000C | 32    | 3.3.424 t_mrw_now on page 3-183                      |
| 0x121      | refresh_enable_now             | RO   | 0×00000001 | 32    | 3.3.425 refresh_enable_now on page 3-184             |

Table 3-1 Register summary (continued)

| Offset     | Name                | Туре | Reset      | Width | Description                               |
|------------|---------------------|------|------------|-------|-------------------------------------------|
| 0x121<br>8 | t_rcd_now           | RO   | 0x00000005 | 32    | 3.3.426 t_rcd_now on page 3-184           |
| 0x121<br>C | t_ras_now           | RO   | 0x0000000E | 32    | 3.3.427 t_ras_now on page 3-184           |
| 0x122      | t_rp_now            | RO   | 0x00000005 | 32    | 3.3.428 t_rp_now on page 3-185            |
| 0x122<br>4 | t_rpall_now         | RO   | 0x00000005 | 32    | 3.3.429 t_rpall_now on page 3-185         |
| 0x122<br>8 | t_rrd_now           | RO   | 0x04000404 | 32    | 3.3.430 t_rrd_now on page 3-185           |
| 0x122<br>C | t_act_window_now    | RO   | 0x03561414 | 32    | 3.3.431 t_act_window_now on page 3-186    |
| 0x123<br>4 | t_rtr_now           | RO   | 0x10060404 | 32    | 3.3.432 t_rtr_now on page 3-186           |
| 0x123      | t_rtw_now           | RO   | 0x00060606 | 32    | 3.3.433 t_rtw_now on page 3-186           |
| 0x123      | t_rtp_now           | RO   | 0x00000004 | 32    | 3.3.434 t_rtp_now on page 3-187           |
| 0x124<br>4 | t_wr_now            | RO   | 0x00000005 | 32    | 3.3.435 t_wr_now on page 3-187            |
| 0x124<br>8 | t_wtr_now           | RO   | 0x00040505 | 32    | 3.3.436 t_wtr_now on page 3-187           |
| 0x124<br>C | t_wtw_now           | RO   | 0x10060404 | 32    | 3.3.437 t_wtw_now on page 3-188           |
| 0x125      | t_clock_control_now | RO   | 0x00000505 | 32    | 3.3.438 t_clock_control_now on page 3-188 |
| 0x125      | t_xmpd_now          | RO   | 0x000003FF | 32    | 3.3.439 t_xmpd_now on page 3-188          |
| 0x125      | t_ep_now            | RO   | 0x00000002 | 32    | 3.3.440 t_ep_now on page 3-189            |
| 0x125<br>C | t_xp_now            | RO   | 0x00060002 | 32    | 3.3.441 t_xp_now on page 3-189            |
| 0x126      | t_esr_now           | RO   | 0x0000000E | 32    | 3.3.442 t_esr_now on page 3-189           |
| 0x126<br>4 | t_xsr_now           | RO   | 0x05120100 | 32    | 3.3.443 t_xsr_now on page 3-190           |
| 0x126<br>8 | t_esrck_now         | RO   | 0x00000005 | 32    | 3.3.444 t_esrck_now on page 3-190         |
| 0x126<br>C | t_ckxsr_now         | RO   | 0x00000001 | 32    | 3.3.445 t_ckxsr_now on page 3-190         |
| 0x127<br>0 | t_cmd_now           | RO   | 0x00000000 | 32    | 3.3.446 t_cmd_now on page 3-191           |

Table 3-1 Register summary (continued)

| Offset     | Name                     | Туре | Reset      | Width | Description                                    |
|------------|--------------------------|------|------------|-------|------------------------------------------------|
| 0x127      | t_parity_now             | RO   | 0x00000900 | 32    | 3.3.447 t_parity_now on page 3-191             |
| 0x127      | t_zqcs_now               | RO   | 0x00000040 | 32    | 3.3.448 t_zqcs_now on page 3-191               |
| 0x127<br>C | t_rw_odt_clr_now         | RO   | 0x00000000 | 32    | 3.3.449 t_rw_odt_clr_now on page 3-192         |
| 0x130<br>0 | t_rddata_en_now          | RO   | 0x00000001 | 32    | 3.3.450 t_rddata_en_now on page 3-192          |
| 0x130<br>4 | t_phyrdlat_now           | RO   | 0x00000000 | 32    | 3.3.451 t_phyrdlat_now on page 3-192           |
| 0x130<br>8 | t_phywrlat_now           | RO   | 0x00000001 | 32    | 3.3.452 t_phywrlat_now on page 3-193           |
| 0x131      | rdlvl_control_now        | RO   | 0x00001080 | 32    | 3.3.453 rdlvl_control_now on page 3-193        |
| 0x131<br>4 | rdlvl_mrs_now            | RO   | 0×00000004 | 32    | 3.3.454 rdlvl_mrs_now on page 3-193            |
| 0x131<br>8 | t_rdlvl_en_now           | RO   | 0x00000000 | 32    | 3.3.455 t_rdlvl_en_now on page 3-194           |
| 0x131<br>C | t_rdlvl_rr_now           | RO   | 0x00000000 | 32    | 3.3.456 t_rdlvl_rr_now on page 3-194           |
| 0x132      | wrlvl_control_now        | RO   | 0x00101000 | 32    | 3.3.457 wrlvl_control_now on page 3-194        |
| 0x132<br>4 | wrlvl_mrs_now            | RO   | 0x00000086 | 32    | 3.3.458 wrlvl_mrs_now on page 3-195            |
| 0x132<br>8 | t_wrlvl_en_now           | RO   | 0×00000000 | 32    | 3.3.459 t_wrlvl_en_now on page 3-195           |
| 0x132<br>C | t_wrlvl_ww_now           | RO   | 0x00000000 | 32    | 3.3.460 t_wrlvl_ww_now on page 3-195           |
| 0x134<br>8 | phy_power_control_now    | RO   | 0×00000000 | 32    | 3.3.461 phy_power_control_now on page 3-196    |
| 0x134<br>C | t_lpresp_now             | RO   | 0×00000000 | 32    | 3.3.462 t_lpresp_now on page 3-196             |
| 0x135      | phy_update_control_now   | RO   | 0x2FE00000 | 32    | 3.3.463 phy_update_control_now on page 3-196   |
| 0x135      | t_odth_now               | RO   | 0×00000006 | 32    | 3.3.464 t_odth_now on page 3-197               |
| 0x135      | odt_timing_now           | RO   | 0x06000600 | 32    | 3.3.465 odt_timing_now on page 3-197           |
| 0x136<br>0 | odt_wr_control_31_00_now | RO   | 0x08040201 | 32    | 3.3.466 odt_wr_control_31_00_now on page 3-197 |
| 0x136<br>4 | odt_wr_control_63_32_now | RO   | 0x80402010 | 32    | 3.3.467 odt_wr_control_63_32_now on page 3-198 |

Table 3-1 Register summary (continued)

| Offset     | Name                        | Туре | Reset      | Width | Description                                       |
|------------|-----------------------------|------|------------|-------|---------------------------------------------------|
| 0x136<br>8 | odt_rd_control_31_00_now    | RO   | 0x00000000 | 32    | 3.3.468 odt_rd_control_31_00_now on page 3-198    |
| 0x136<br>C | odt_rd_control_63_32_now    | RO   | 0×00000000 | 32    | 3.3.469 odt_rd_control_63_32_now on page 3-198    |
| 0x138<br>0 | dq_map_control_15_00_now    | RO   | 0x00000000 | 32    | 3.3.470 dq_map_control_15_00_now on page 3-199    |
| 0x138<br>4 | dq_map_control_31_16_now    | RO   | 0x00000000 | 32    | 3.3.471 dq_map_control_31_16_now on page 3-199    |
| 0x138<br>8 | dq_map_control_47_32_now    | RO   | 0x00000000 | 32    | 3.3.472 dq_map_control_47_32_now on page 3-199    |
| 0x138<br>C | dq_map_control_63_48_now    | RO   | 0x00000000 | 32    | 3.3.473 dq_map_control_63_48_now on page 3-200    |
| 0x139<br>0 | dq_map_control_71_64_now    | RO   | 0x00000000 | 32    | 3.3.474 dq_map_control_71_64_now on page 3-200    |
| 0×13B<br>0 | odt_cp_control_31_00_now    | RO   | 0x08040201 | 32    | 3.3.475 odt_cp_control_31_00_now on page 3-200    |
| 0x13B<br>4 | odt_cp_control_63_32_now    | RO   | 0x80402010 | 32    | 3.3.476 odt_cp_control_63_32_now on page 3-201    |
| 0x140<br>8 | user_config0_now            | RO   | 0x00000000 | 32    | 3.3.477 user_config0_now on page 3-201            |
| 0x140<br>C | user_config1_now            | RO   | 0x00000000 | 32    | 3.3.478 user_config1_now on page 3-201            |
| 0x161<br>0 | t_db_train_resp_now         | RO   | 0×00000000 | 32    | 3.3.479 t_db_train_resp_now on page 3-202         |
| 0x161<br>4 | t_lvl_disconnect_now        | RO   | 0x0000000F | 32    | 3.3.480 t_lvl_disconnect_now on page 3-202        |
| 0x162<br>0 | wdqlvl_control_now          | RO   | 0x00000094 | 32    | 3.3.481 wdqlvl_control_now on page 3-202          |
| 0x162<br>4 | wdqlvl_vrefdq_train_mrs_now | RO   | 0×00000000 | 32    | 3.3.482 wdqlvl_vrefdq_train_mrs_now on page 3-203 |
| 0x162<br>8 | wdqlvl_address_31_00_now    | RO   | 0×00000000 | 32    | 3.3.483 wdqlvl_address_31_00_now on page 3-203    |
| 0x162<br>C | wdqlvl_address_63_32_now    | RO   | 0×00000000 | 32    | 3.3.484 wdqlvl_address_63_32_now on page 3-203    |
| 0x163<br>0 | t_wdqlvl_en_now             | RO   | 0x00000000 | 32    | 3.3.485 t_wdqlvl_en_now on page 3-204             |
| 0x163      | t_wdqlvl_ww_now             | RO   | 0×00000000 | 32    | 3.3.486 t_wdqlvl_ww_now on page 3-204             |
| 0x163<br>8 | t_wdqlvl_rw_now             | RO   | 0x00000000 | 32    | 3.3.487 t_wdqlvl_rw_now on page 3-204             |
| 0x165      | phymstr_control_now         | RO   | 0×00000000 | 32    | 3.3.488 phymstr_control_now on page 3-205         |

Table 3-1 Register summary (continued)

| Offset     | Name           | Туре | Reset      | Width | Description                          |
|------------|----------------|------|------------|-------|--------------------------------------|
| 0x1FD<br>0 | periph_id_4    | RO   | 0x00000014 | 32    | 3.3.489 periph_id_4 on page 3-205    |
| 0x1FE<br>0 | periph_id_0    | RO   | 0x00000054 | 32    | 3.3.490 periph_id_0 on page 3-205    |
| 0x1FE<br>4 | periph_id_1    | RO   | 0x000000B4 | 32    | 3.3.491 periph_id_1 on page 3-206    |
| 0x1FE<br>8 | periph_id_2    | RO   | 0x0000000B | 32    | 3.3.492 periph_id_2 on page 3-206    |
| 0x1FE<br>C | periph_id_3    | RO   | 0x00000000 | 32    | 3.3.493 periph_id_3 on page 3-206    |
| 0x1FF<br>0 | component_id_0 | RO   | 0x0000000D | 32    | 3.3.494 component_id_0 on page 3-206 |
| 0x1FF<br>4 | component_id_1 | RO   | 0x000000F0 | 32    | 3.3.495 component_id_1 on page 3-207 |
| 0x1FF<br>8 | component_id_2 | RO   | 0x00000005 | 32    | 3.3.496 component_id_2 on page 3-207 |
| 0x1FF<br>C | component_id_3 | RO   | 0x000000B1 | 32    | 3.3.497 component_id_3 on page 3-207 |

# 3.3.1 memc\_status

Holds the architectural status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The memc\_status register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x000

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.2 memc config

Holds the configuration data for the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The memc\_config register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x004

Type Read-only Reset 0x000000000

Width 32

# 3.3.3 memc\_cmd

Used to change the architectural state of the DMC, or execute queued manager operations. Access restrictions: WO Cannot be read from. Can be written to when in ALL states.

The memc cmd register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x008

 Type
 Write-only

 Reset
 0x00000000

 Width
 32

# 3.3.4 address\_control\_next

Configures the DRAM address parameters. Use the DRAM device data sheet or Serial Presence Detect (SPD)-derived values to assist in programming these values. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address\_control\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x010

 Type
 Read-write

 Reset
 0x00030202

 Width
 32

# 3.3.5 decode\_control\_next

Configures how the DRAM address is decoded from the system address. The DRAM address consists of the rank, cid, bank, row, and the column address. Note: Order fields must be unique, ie. row\_order != bank\_order != rank\_order. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The decode\_control\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x014

 Type
 Read-write

 Reset
 0x001A3000

# 3.3.6 format\_control

Configures the memory burst access parameters. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The format control register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

Offset 0x018

Type Read-write

0x12000113

Width 32

Reset

# 3.3.7 address\_map\_next

Configures the system address mapping options. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address map next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x01C

Type Read-write Reset 0x00000000

Width 32

# 3.3.8 low\_power\_control\_next

Configures the low-power features of the DMC. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The low\_power\_control\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

Offset 0x020

Type Read-write Reset 0x00000020

Width 32

### 3.3.9 turnaround\_control\_next

Configures the settings for arbitration between read and write and rank to rank traffic on the DRAM bus. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The turnaround\_control\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x028

 Type
 Read-write

 Reset
 0x0F0F0F0F

 Width
 32

# 3.3.10 hit\_turnaround\_control\_next

Configures the settings for preventing starvation of non-hits in the presence of in-row hit streams. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The hit turnaround control next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x02C

 Type
 Read-write

 Reset
 0x08909FBF

 Width
 32

# 3.3.11 gos class control next

Configures the priority class for each QoS encoding. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The qos class control next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x030

 Type
 Read-write

 Reset
 0x000000FC8

 Width
 32

# 3.3.12 escalation control next

Configures the settings for escalating the priority of entries in the queue. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The escalation control next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x034

Type Read-write Reset 0x00080F03

Width 32

# 3.3.13 qv\_control\_31\_00\_next

Configures the priority settings for each QoS encoding. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The qv control 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

Offset 0x038

Type Read-write Reset 0x76543210

Width 32

# 3.3.14 qv\_control\_63\_32\_next

Configures the priority settings for each QoS encoding. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The qv\_control\_63\_32\_next register characteristics are:

# Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x03C

Type Read-write Reset 0xFEDCBA98

Width 32

# 3.3.15 rt\_control\_31\_00\_next

Configures the timeout settings for each QoS encoding. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The rt\_control\_31\_00\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x040

 Type
 Read-write

 Reset
 0x00000000

# 3.3.16 rt\_control\_63\_32\_next

Configures the timeout settings for each QoS encoding. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The rt\_control\_63\_32\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x044

 Type
 Read-write

 Reset
 0x00000000

32

# 3.3.17 timeout\_control\_next

Configures the prescaler applied to timeout values. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The timeout control next register characteristics are:

# **Usage constraints**

Width

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x048

 Type
 Read-write

 Reset
 0x00000001

 Width
 32

# 3.3.18 credit\_control\_next

Configures the settings for preventing starvation of CHI protocol retries. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The credit\_control\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x04C

 Type
 Read-write

 Reset
 0x00000F03

 Width
 32

### 3.3.19 write\_priority\_control\_31\_00\_next

Configures the priority settings for write requests within the DMC Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The write priority control 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x050

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.20 write\_priority\_control\_63\_32\_next

Configures the priority settings for write requests within the DMC. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The write priority control 63 32 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x054

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.21 queue threshold control 31 00 next

Configures the threshold settings for requests in the DMC Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The queue threshold control 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x058

 Type
 Read-write

 Reset
 0x00000008

 Width
 32

# 3.3.22 queue threshold control 63 32 next

Configures the threshold settings for requests in the DMC Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The queue threshold control 63 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x05C

Type Read-write Reset 0x00000000

Width 32

# 3.3.23 address\_shutter\_31\_00\_next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address shutter 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x060

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.24 address\_shutter\_63\_32\_next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address\_shutter\_63\_32\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x064

Type Read-write Reset 0x00000000

Width 32

# 3.3.25 address shutter 95 64 next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address\_shutter\_95\_64\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x068

 Type
 Read-write

 Reset
 0x00000000

# 3.3.26 address\_shutter\_127\_96\_next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address shutter 127 96 next register characteristics are:

#### Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x06C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.27 address\_shutter\_159\_128\_next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address shutter 159 128 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x070

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.28 address\_shutter\_191\_160\_next

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The address\_shutter\_191\_160\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x074

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.29 memory\_address\_max\_31\_00\_next

Configures the address space control for the DMC default region. Applies post address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The memory address max 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x078

 Type
 Read-write

 Reset
 0x00000010

 Width
 32

# 3.3.30 memory\_address\_max\_47\_32\_next

Configures the address space control for the DMC default region. Applies post address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The memory address max 47 32 next register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x07C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.31 access\_address\_min0\_31\_00\_next

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min0 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x080

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.32 access address min0 47 32 next

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min0 47 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x084

Type Read-write Reset 0x00000000

Width 32

# 3.3.33 access\_address\_max0\_31\_00\_next

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max0 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

Offset 0x088

Type Read-write Reset 0x00000000

Width 32

# 3.3.34 access\_address\_max0\_47\_32\_next

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_max0\_47\_32\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x08C

Type Read-write Reset 0x00000000

Width 32

### 3.3.35 access address min1 31 00 next

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_min1\_31\_00\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x090

Type Read-write

Reset 0x00000000

# 3.3.36 access\_address\_min1\_47\_32\_next

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min1 47 32 next register characteristics are:

#### Usage constraints

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x094

Type Read-write

**Reset** 0x00000000

Width 32

# 3.3.37 access\_address\_max1\_31\_00\_next

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max1 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x098

Type Read-write Reset 0x00000000

Width 32

# 3.3.38 access\_address\_max1\_47\_32\_next

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_max1\_47\_32\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

Offset 0x09C

Type Read-write Reset 0x00000000

Width 32

### 3.3.39 access\_address\_min2\_31\_00\_next

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min2 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x0A0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.40 access\_address\_min2\_47\_32\_next

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min2 47 32 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0A4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.41 access address max2 31 00 next

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max2 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0A8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.42 access address max2 47 32 next

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max2 47 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x0AC

Type Read-write Reset 0x00000000

Width 32

# 3.3.43 access\_address\_min3\_31\_00\_next

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min3 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x0B0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.44 access\_address\_min3\_47\_32\_next

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_min3\_47\_32\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x0B4

Type Read-write Reset 0x00000000

Width 32

### 3.3.45 access address max3 31 00 next

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_max3\_31\_00\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x0B8

Type Read-write Reset 0x00000000

# 3.3.46 access\_address\_max3\_47\_32\_next

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max3 47 32 next register characteristics are:

#### Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x0BC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.47 access\_address\_min4\_31\_00\_next

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min4 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0c0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.48 access\_address\_min4\_47\_32\_next

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_min4\_47\_32\_next register characteristics are:

# Usage constraints

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x0C4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.49 access\_address\_max4\_31\_00\_next

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max4 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x0c8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.50 access\_address\_max4\_47\_32\_next

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max4 47 32 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0CC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.51 access\_address\_min5\_31\_00\_next

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min5 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0D0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.52 access address min5 47 32 next

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min5 47 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x0D4

Type Read-write Reset 0x00000000

Width 32

# 3.3.53 access address max5 31 00 next

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max5 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

Offset 0x0D8

Type Read-write Reset 0x00000000

Width 32

# 3.3.54 access\_address\_max5\_47\_32\_next

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_max5\_47\_32\_next register characteristics are:

# Usage constraints

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x0DC

Type Read-write Reset 0x00000000

Width 32

### 3.3.55 access address min6 31 00 next

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_min6\_31\_00\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0E0

 Type
 Read-write

 Reset
 0x00000000

# 3.3.56 access\_address\_min6\_47\_32\_next

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min6 47 32 next register characteristics are:

#### Usage constraints

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x0E4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.57 access\_address\_max6\_31\_00\_next

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max6 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0E8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.58 access\_address\_max6\_47\_32\_next

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access\_address\_max6\_47\_32\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x0EC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.59 access\_address\_min7\_31\_00\_next

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min7 31 00 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x0F0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.60 access\_address\_min7\_47\_32\_next

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address min7 47 32 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0F4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.61 access address max7 31 00 next

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max7 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x0F8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.62 access address max7 47 32 next

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The access address max7 47 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

Offset 0x0FC

Type Read-write Reset 0x00000000

Width 32

# 3.3.63 channel\_status

Holds the current status of the memory channel. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The channel status register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x100

 Type
 Read-only

 Reset
 0x000000003

 Width
 32

# 3.3.64 channel status 63 32

Holds the current status of the memory channel. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The channel\_status\_63\_32 register characteristics are:

# Usage constraints

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x104

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.65 direct addr

Sets the direct command address field for direct commands. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG, PAUSED or READY states.

The direct\_addr register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0×108

 Type
 Read-write

 Reset
 0×00000000

# 3.3.66 direct\_cmd

Generates direct commands from the manager. Access restrictions: WO Cannot be read from. Can be written to when in CONFIG, PAUSED or READY states.

The direct cmd register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x10C

 Type
 Write-only

 Reset
 0x00000000

 Width
 32

# 3.3.67 dci\_replay\_type\_next

Configures the behavior of the DMC if a DRAM or PHY error is received when executing a direct command. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dci\_replay\_type\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x110

 Type
 Read-write

 Reset
 0x00000002

 Width
 32

# 3.3.68 direct\_control\_next

Represents the training configuration of the DMC executed by a direct command. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The direct control next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x114

 Type
 Read-write

 Reset
 0x0003FFFF

 Width
 32

# 3.3.69 dci\_strb

Configures the write data strobe values used during direct\_cmd WRITE operations. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG, PAUSED or READY states.

The dci\_strb register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x118

 Type
 Read-write

 Reset
 0x0000000F

 Width
 32

# 3.3.70 dci\_data

Reading from this register location returns read data received a result of a READ command. Writing to this register location sets the data to be used for direct\_cmd WRITE commands. You must read or write once for each 32-bit data word of a DRAM burst. Access restrictions: RW Can be read from when in CONFIG, PAUSED or READY states. Can be written to when in CONFIG, PAUSED or READY states.

The dci data register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x11C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.71 refresh control next

Configures the type of refresh commands issued by the DMC. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The refresh control next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x120

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.72 memory\_type\_next

Configures the DMC for the attached memory type. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The memory type next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x128

 Type
 Read-write

 Reset
 0x00000101

32

### 3.3.73 feature config

Control register for DMC features. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The feature config register characteristics are:

### **Usage constraints**

Width

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x130

 Type
 Read-write

 Reset
 0x0000018E0

 Width
 32

### 3.3.74 nibble failed 031 000

Used to inform the DMC that a particular nibble has failed. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The nibble\_failed\_031\_000 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x138

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.75 nibble\_failed\_063\_032

Used to inform the DMC that a particular nibble has failed. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The nibble\_failed\_063\_032 register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x13C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.76 nibble\_failed\_095\_064

Used to inform the DMC that a particular nibble has failed. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The nibble failed 095 064 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x140

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.77 nibble failed 127 096

Used to inform the DMC that a particular nibble has failed. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The nibble failed 127 096 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x144

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.78 queue allocate control 031 000

Used to inform the DMC that a particular queue (RAM) entry has failed, where 0 means failed and not included for allocation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The queue allocate control 031 000 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x148

Type Read-write Reset 0xffffffff

Width 32

## 3.3.79 queue\_allocate\_control\_063\_032

Configures the DMC to not allocate particular queue entries (one bit per entry), for example to avoid using faulty internal RAM locations. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The queue allocate control 063 032 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x14C

Type Read-write Reset 0xfffffff

Width 32

## 3.3.80 queue\_allocate\_control\_095\_064

Configures the DMC to not allocate particular queue entries (one bit per entry), for example to avoid using faulty internal RAM locations. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The queue allocate control 095 064 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x150

Type Read-write Reset 0xffffffff

Width 32

### 3.3.81 queue\_allocate\_control\_127\_096

Configures the DMC to not allocate particular queue entries (one bit per entry), for example to avoid using faulty internal RAM locations. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The queue\_allocate\_control\_127\_096 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x154

Type Read-write

Reset 0xfffffff

Width 32

# 3.3.82 link\_err\_count

Counter register for link errors. The counter increments on detection of a new link error (dfi\_alert\_n or dfi\_err). Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The link err count register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x16C

Type Read-write Reset 0x00000000

Width 32

# 3.3.83 scrub\_control0\_next

Scrub engine channel control register. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub control0 next register characteristics are:

# **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x170

Type Read-write Reset 0x0FFFFF00

Width 32

## 3.3.84 scrub\_address\_min0\_next

Configures the address space control for the scrub engine channel. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub address min0 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x174

Type Read-write Reset 0x00000000

Width 32

# 3.3.85 scrub\_address\_max0\_next

Configures the address space control for the scrub engine channel. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub address max0 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x178

 Type
 Read-write

 Reset
 0x00000000

Width 32

## 3.3.86 scrub address current0

Current scrub address for scrub 0. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The scrub address current0 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x17C

 Type
 Read-only

 Reset
 0x000000000

 Width
 32

### 3.3.87 scrub control1 next

Scrub engine channel control register. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub\_control1\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x180

 Type
 Read-write

 Reset
 0x0fffff00

 Width
 32

# 3.3.88 scrub\_address\_min1\_next

Configures the address space control for the scrub engine channel. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub\_address\_min1\_next register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x184

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.89 scrub\_address\_max1\_next

Configures the address space control for the scrub engine channel. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The scrub\_address\_max1\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x188

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.90 scrub address current1

Current scrub address for scrub 1. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The scrub address current1 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### Attributes

 Offset
 0x18C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.91 cs\_remap\_control\_31\_00\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cs remap control 31 00 next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x1A0

 Type
 Read-write

 Reset
 0x00020001

Width 32

## 3.3.92 cs\_remap\_control\_63\_32\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cs remap control 63 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

Offset 0x1A4

Type Read-write Reset 0x00080004

Width 32

# 3.3.93 cs\_remap\_control\_95\_64\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cs remap control 95 64 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x1A8

Type Read-write Reset 0x00200010

Width 32

# 3.3.94 cs\_remap\_control\_127\_96\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cs remap control 127 96 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x1AC

Type Read-write Reset 0x00800040

Width 32

### 3.3.95 cid remap control 31 00 next

Control register for dfi\_CID remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cid remap control 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1B0

 Type
 Read-write

 Reset
 0x2000010000

 Width
 32

# 3.3.96 cid\_remap\_control\_63\_32\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cid\_remap\_control\_63\_32\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1B4

 Type
 Read-write

 Reset
 0x0000040000

 Width
 32

### 3.3.97 cke remap control next

Control register for CKE remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The cke\_remap\_control\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1c0

 Type
 Read-write

 Reset
 0x76543210

 Width
 32

# 3.3.98 rst\_remap\_control\_next

Control register for CKE remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The rst\_remap\_control\_next register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1c4

 Type
 Read-write

 Reset
 0x76543210

 Width
 32

# 3.3.99 ck\_remap\_control\_next

Control register for CKE remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The ck\_remap\_control\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1c8

 Type
 Read-write

 Reset
 0x76543210

 Width
 32

# 3.3.100 power group control 31 00 next

Power Group Control register for power managing ranks together. The ranks that are CKE-tied together as represented in cke\_remap\_control register should belong to the same power-group Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The power group control 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1D0

 Type
 Read-write

 Reset
 0x00020001

 Width
 32

# 3.3.101 power\_group\_control\_63\_32\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The power group control 63 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x1D4

Type Read-write Reset 0x00080004

Width 32

## 3.3.102 power\_group\_control\_95\_64\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The power\_group\_control\_95\_64\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x1D8

Type Read-write Reset 0x00200010

Width 32

### 3.3.103 power\_group\_control\_127\_96\_next

Control register for CS remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The power\_group\_control\_127\_96\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x1DC

Type Read-write Reset 0x00800040

Width 32

# 3.3.104 phy\_rdwrdata\_cs\_mask\_31\_00

Maps a logical rank to the physical rank phy\_rd/wrdata\_cs output pins. Using this register it is possible to map a logical rank to multiple phy\_rdwrdata\_cs output pins. The default settings are a 1:1 logical to physical rank mapping. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phy rdwrdata cs mask 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x1E0

Type Read-write

Reset 0xF7FBFDFE

### Width 32

## 3.3.105 phy\_rdwrdata\_cs\_mask\_63\_32

Maps a logical rank to the physical rank phy\_rd/wrdata\_cs output pins. Using this register it is possible to map a logical rank to multiple phy\_rdwrdata\_cs output pins. The default settings are a 1:1 logical to physical rank mapping. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phy rdwrdata cs mask 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x1E4

Type Read-write

Reset 0x7FBFDFEF

Width 32

# 3.3.106 phy\_request\_cs\_remap

Maps PHY training request from a physical chip select to DMC internal logical chip select. Requests which are mapped using this register are dfi\_rdlvl\_cs, dfi\_rdlvl\_gate\_cs, dfi\_wrlvl\_cs, dfi\_phylvl\_req\_cs\_n and dfi\_phymstr\_cs\_state. The default settings are a 1:1 logical to physical rank mapping. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phy request cs remap register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1E8

 Type
 Read-write

 Reset
 0x76543210

 Width
 32

# 3.3.107 feature\_control\_next

Control register for DMC features. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The feature control next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1F0

 Type
 Read-write

 Reset
 0x0AA00000

 Width
 32

# 3.3.108 mux\_control\_next

Control muxing options for the DMC. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The mux control next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1F4

 Type
 Read-write

 Reset
 0x00000000

32

# 3.3.109 rank\_remap\_control\_next

Control register for rank remap. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The rank remap control next register characteristics are:

### **Usage constraints**

Width

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1F8

 Type
 Read-write

 Reset
 0x76543210

 Width
 32

# 3.3.110 t\_refi\_next

Configures the refresh interval timing parameter. It must be programmed to the device average all-bank AUTOREFRESH interval, divided by 8. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t refi next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x200

 Type
 Read-write

 Reset
 0x00090100

 Width
 32

# 3.3.111 t\_rfc\_next

Configures the tRFC timing parameter. This determines the delay applied after an AUTOREFRESH command before any other command is issued to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_rfc\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x204

 Type
 Read-write

 Reset
 0x00008C23

 Width
 32

# 3.3.112 t\_mrr\_next

Configures the tMRR timing parameter. This determines the Mode Register Read (including Multi-Purpose Register Reads) command delay before any other command is issued to the same rank. Note: this value is used to determine the data cycles returned as a result of an MRR command. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t mrr next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x208

 Type
 Read-write

 Reset
 0x00000002

 Width
 32

### 3.3.113 t mrw next

Configures the tMRW timing parameter. This determines the delay applied after a Mode Register Write (including Multi-Purpose Register Writes) command before any other command is issued to the same rank. Note: this value is used for all delays associated with mode register write and set commands, so the largest of these delays must be programmed. Access restrictions: RW Can be read from when in ALL states.

The t\_mrw\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x20C

 Type
 Read-write

 Reset
 0x0000000C

 Width
 32

# 3.3.114 refresh\_enable\_next

Configures refresh counters . Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The refresh\_enable\_next register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x210

 Type
 Read-write

 Reset
 0x00000001

 Width
 32

# 3.3.115 t\_rcd\_next

Configures the tRCD timing parameter. This determines the delay applied after an ACTIVATE command before a READ or WRITE command is issued to the same bank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rcd next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x218

 Type
 Read-write

 Reset
 0x00000005

 Width
 32

# 3.3.116 t\_ras\_next

Configures the tRAS timing parameter. This determines the delay applied after an ACTIVATE command before a PRECHARGE command is issued to the same bank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t ras next register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x21C

 Type
 Read-write

 Reset
 0x0000000E

 Width
 32

### 3.3.117 t\_rp\_next

Configures the tRP timing parameter. This determines the delay applied after a PRECHARGE command before any other command is issued to the same bank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rp next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x220

 Type
 Read-write

 Reset
 0x000000005

 Width
 32

### 3.3.118 t rpall next

Configures the tRPALL timing parameter. This determines the delay applied after a PRECHARGEALL command before any other command is issued to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rpall next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x224

 Type
 Read-write

 Reset
 0x00000005

 Width
 32

# 3.3.119 t\_rrd\_next

Configures the tRRD timing parameter. This determines the delay applied after an ACTIVATE command before another ACTIVATE command is issued to the same rank. The \_l and \_s fields apply to the same bank group, a different bank group, and different logical rank, respectively, as described in the DDR4 specification. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rrd next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x228

 Type
 Read-write

 Reset
 0x04000404

 Width
 32

# 3.3.120 t\_act\_window\_next

Configures the tFAW and tMAWi timing parameters. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t act window next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

Offset 0x22C

**Type** Read-write **Reset** 0x03561414

Width 32

# 3.3.121 t\_rtr\_next

Configures the read-to-read timing parameter. This determines the READ to READ command delay applied between reads to the same chip, other bank group (t\_rtr\_s), same chip, same bank group (t\_rtr\_l), different chip-selects (t\_rtr\_cs), and same chip, different logical rank(t\_rtr\_dlr). Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rtr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

Offset 0x234

Type Read-write Reset 0x10060404

Width 32

## 3.3.122 t rtw next

Configures the read-to-write timing parameter. This determines the READ to WRITE command delay applied between issued commands to the same chip, other bank group (t\_rtw\_s), same chip, same bank group (t\_trw\_l), and other chip-selects (t\_rtw\_cs). Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rtw next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### Attributes

Offset 0x238

Type Read-write Reset 0x00060606

Width 32

# 3.3.123 t\_rtp\_next

Configures the read-to-precharge timing parameter. This determines the READ to PRECHARGE command delay applied between issued commands to the same bank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rtp next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x23C

Type Read-write Reset 0x00000004

Width 32

# 3.3.124 t\_wr\_next

Configures the tWR timing parameter. This determines the write recovery time and is used as the delay applied between the issue of a WRITE command and subsequent commands, other than WRITEs, to the same bank. Note: This timing parameter is derived differently than indicated in the DRAM timing specification: It is derived from the start of the WRITE command as opposed to the end of the data burst. To program this parameter correctly the following formula should be used: t\_wr(dmc) = CWL +4+tWR(from dram data sheet). CWL should account for write CRC if enabled. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t wr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x244

 Type
 Read-write

 Reset
 0x00000005

Width 32

### 3.3.125 t\_wtr\_next

Configures the write-to-read timing parameter, for both same chip, other bank group (tWTR\_s), same chip, same bank group (t\_WTR\_l), and alternate chip (tWTR\_cs).Note: This timing parameter is derived differently than indicated in the DRAM timing specification: It is derived from the start of the WRITE command as opposed to the end of the data burst. To program this parameter correctly the following formula should be used: t\_wtr(dmc) = CWL+WBL/2+tWR(DRAM) Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t wtr next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x248

 Type
 Read-write

 Reset
 0x00040505

 Width
 32

# 3.3.126 t\_wtw\_next

Configures the write-to-write timing parameter for same chip, other bank group (t\_wtw\_s), same chip, same bank group (t\_wtw\_l), alternate chip (t\_wtw\_cs) writes, same chip, different logical rank(t\_wtw\_dlr). Note: these must take into account CRC timing requirements. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_wtw\_next register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x24C

 Type
 Read-write

 Reset
 0x10060404

 Width
 32

### 3.3.127 t\_clock\_control\_next

Configures the enter DRAM clock disable timing parameter. This parameter is applied between stopping the clock when idle, or when in a power-down state, and any subsequent commands to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t clock control next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x250

 Type
 Read-write

 Reset
 0x00000505

 Width
 32

# 3.3.128 t\_xmpd\_next

Configures the command delay between exiting Maximum Power Down and a subsequent command to that rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t xmpd next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x254

 Type
 Read-write

 Reset
 0x000003FF

 Width
 32

# 3.3.129 t\_ep\_next

Configures the enter power-down timing parameter. This parameter is applied between the issue of an active or precharge power down request and subsequent commands to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t ep next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x258

 Type
 Read-write

 Reset
 0x000000002

 Width
 32

# 3.3.130 t\_xp\_next

Configures the exit power-down timing parameter for operations that do not require a DLL (tXP), and those that do (tXPDLL). Note: t\_xpdll must be greater than or equal to tRCD and tCKE, and t\_xp must be greater than or equal to tMPX\_S. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t xp next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x25C

 Type
 Read-write

 Reset
 0x00060002

 Width
 32

# 3.3.131 t\_esr\_next

Configures the enter self-refresh timing parameter. This parameter is applied between issue of an enter self-refresh request and subsequent commands to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t esr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x260

 Type
 Read-write

 Reset
 0x0000000E

 Width
 32

# 3.3.132 t\_xsr\_next

Configures the exit self-refresh timing parameter. This parameter is applied between the issue of an exit self-refresh request and subsequent commands to the same rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t xsr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

Offset 0x264

Type Read-write Reset 0x05120100

Width 32

# 3.3.133 t\_esrck\_next

Configures the delay between entering self-refresh and disabling the DRAM clock. This parameter is applied when stopping the clock when in self-refresh and when in a maximum power-down state. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t esrck next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x268

 Type
 Read-write

 Reset
 0x00000005

 Width
 32

# 3.3.134 t\_ckxsr\_next

Configures the delay between DRAM clock enable and exiting self-refresh. This parameter is applied when re-instating the clock when in self-refresh and when in a maximum power-down state. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_ckxsr\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x26C

 Type
 Read-write

 Reset
 0x00000001

 Width
 32

### 3.3.135 t\_cmd\_next

Configures command signaling timing. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t cmd next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x270

Type Read-write

Reset 0x00000000

Width 32

### 3.3.136 t\_parity\_next

Parity latencies t\_parinlat and t\_completion. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t parity next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x274

 Type
 Read-write

 Reset
 0x00000900

Width 32

#### 

Configures the delay to apply following a ZQC-Short calibration command. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_zqcs\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x278

 Type
 Read-write

 Reset
 0x00000040

 Width
 32

### 3.3.138 t\_rw\_odt\_clr\_next

This timing parameter applies extra guard-band between the last issued rd/wr command and potential ZQC, SREF, and MRS commands which are issued automatically by hardware such as tpoll. This may be necessary to prevent overlap of these automated commands with ranks actively participating in non-target rank ODT (while other ranks are streaming data). ZQC, MRS, and SREF commands are typically not allowed on non-target ranks in this case as these commands could change ODT settings. In general, if non-target rank termination is used this parameter should be programmed to t\_odt\_off\_rd/wr(max setting) + DODTLoff(from DDR4 spec) Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rw odt clr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

Offset 0x27C

Type Read-write

Reset 0x00000000

Width 32

### 3.3.139 t rddata en next

Determines the time between a READ command commencing on the DFI interface, and the assertion of the dfi\_read\_en signal. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rddata en next register characteristics are:

# Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x300

 Type
 Read-write

 Reset
 0x00000001

 Width
 32

# 3.3.140 t\_phyrdlat\_next

Determines the maximum possible time between the assertion of the dfi\_read\_en signal, and the assertion of the dfi\_rddata\_valid signal by the PHY. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_phyrdlat\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x304

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.141 t\_phywrlat\_next

Determines the time between a WRITE command commencing on the DFI interface, and the assertion of the dfi\_wrdata\_en, dfi\_wrdata\_cs and dfi\_wrdata signals. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t phywrlat next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x308

 Type
 Read-write

 Reset
 0x00000001

 Width
 32

# 3.3.142 rdlvl\_control\_next

Determines the DMC behavior during read training operations. See the PHY training interface section of the Integration Manual for more details on PHY training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The rdlvl\_control\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x310

 Type
 Read-write

 Reset
 0x00001080

 Width
 32

### 3.3.143 rdlvl\_mrs\_next

Determines the Mode Register command to use to place the DRAM into a training mode for read training, when enabled by the rdlvl\_control register. See the PHY interface section of the Integration Manual for more information on PHY training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The rdlvl mrs next register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x314

 Type
 Read-write

 Reset
 0x00000004

 Width
 32

### 3.3.144 t rdlvl en next

Configures the t\_rdlvl\_en timing parameter. This specifies the cycle delay between asserting dfi\_rdlvl\_en and the first training command, and also the cycle delay between deasserting dfi\_rdlvl\_en and performing any subsequent command. It also specifies the minimum delay between training commands and refreshes during training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rdlvl en next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x318

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.145 t\_rdlvl\_rr\_next

Configures the t\_rdlvl\_rr timing parameter. This specifies the cycle delay between training commands. It also specifies the minimum delay between the last training command and deasserting dfi\_rdlvl\_en after observing dfi\_rdlvl\_resp. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t rdlvl rr next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x31C

 Type
 Read-write

 Reset
 0x000000000

Width 32

### 3.3.146 wrlvl control next

Determines the DMC behavior during write training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wrlvl control next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x320

 Type
 Read-write

 Reset
 0x00101000

 Width
 32

### 3.3.147 wrlvl mrs next

Determines the Mode Register command that the DMC must use to put the DRAM into a training mode for write leveling. You enable this function with the wrlvl\_control Register. See the PHY training interface section of the Integration Manual for more information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wrlvl mrs next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x324

 Type
 Read-write

 Reset
 0x00000086

 Width
 32

# 3.3.148 t\_wrlvl\_en\_next

Configures the t\_wrlvl\_en timing parameter. Specifies the cycle delay between asserting ODT for training and asserting dfi\_wrlvl\_en, the delay between asserting dfi\_wrlvl\_en and the first training command, the delay between deasserting dfi\_wrlvl\_en and de-asserting ODT, and deasserting ODT to any subsequent command. It is also used between ODT transitions and refreshes generated during training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t wrlvl en next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x328

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.149 t\_wrlvl\_ww\_next

Configures the t\_wrlvl\_ww timing parameter. Specifies the cycle delay between training commands. Also specifies the minimum delay between the last training command and de-asserting dfi\_wrlvl\_en on observing dfi\_wrlvl\_resp. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_wrlvl\_ww\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x32C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.150 training wrlvl slice status

Shows slice information relating to the wrlvl training request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training\_wrlvl\_slice\_status register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x334

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.151 training\_rdlvl\_slice\_status

Shows slice information relating to the rdlvl training request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training\_rdlvl\_slice\_status register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x338

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.152 training rdlvl gate slice status

Shows slice information relating to the rdlvl gate training request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training rdlvl gate slice status register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x33C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.153 training wdqlvl slice status

Shows slice information relating to the WrDQ training request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training\_wdqlvl\_slice\_status register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x340

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.154 training\_wdqlvl\_slice\_result

Shows per slice result from the PHY in response to the WrDQ training request to the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training\_wdqlvl\_slice\_result register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x344

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.155 phy\_power\_control\_next

Configures the low-power requests made to the PHY for the different channel states. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phy\_power\_control\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x348

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.156 t\_lpresp\_next

Configures the minimum cycle delay to apply for PHY low-power handshakes. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t lpresp next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x34c

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.157 phy\_update\_control\_next

Configures the update mechanism to use in response to PHY training requests. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phy\_update\_control\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x350

Type Read-write Reset 0x2FE00000

Width 32

# 3.3.158 t\_odth\_next

Configures the ODTH8 timing parameter as timed from Write command registered with ODT high Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The toodth next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

Offset 0x354

Type Read-write

Reset 0x00000006

Width 32

### 3.3.159 odt\_timing\_next

Configures the ODT on and off timing. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt\_timing\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x358

Type Read-write Reset 0x06000600

Width 32

# 3.3.160 odt\_wr\_control\_31\_00\_next

Configures the ODT on and off settings for active and inactive ranks during writes. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt wr control 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x360

Type Read-write Reset 0x08040201

Width 32

# 3.3.161 odt\_wr\_control\_63\_32\_next

Configures the ODT on and off settings for active and inactive ranks during writes. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt\_wr\_control\_63\_32\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x364

 Type
 Read-write

 Reset
 0x80402010

 Width
 32

# 3.3.162 odt\_rd\_control\_31\_00\_next

Configures the ODT on and off settings for active and inactive ranks during reads. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt rd control 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x368

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.163 odt rd control 63 32 next

Configures the ODT on and off settings for active and inactive ranks during reads. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt\_rd\_control\_63\_32\_next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x36C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.164 temperature readout

Holds the status of the temperature information. Reading the register returns the current temperature from the most recent automated temperature poll. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The temperature\_readout register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x370

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.165 training\_status

Shows information relating to the training request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training status register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x378

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.166 training status 63 32

Shows information relating to the update request status of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training status 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### Attributes

 Offset
 0x37C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.167 dq map control 15 00 next

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dq map control 15 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x380

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.168 dq\_map\_control\_31\_16\_next

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dq map control 31 16 next register characteristics are:

#### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x384

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.169 dq\_map\_control\_47\_32\_next

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dq map control 47 32 next register characteristics are:

# Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x388

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.170 dg map control 63 48 next

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dq\_map\_control\_63\_48\_next register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x38C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.171 dq\_map\_control\_71\_64\_next

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for DIMM Check Bits bus into this register in the DMC for correct CRC operation. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The dq\_map\_control\_71\_64\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x390

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.172 rank\_status

Shows the current status of geardown, MPD and CAL. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The rank\_status register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x398

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.173 mode\_change\_status

Shows the current status of the sequence that is currently being processed. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The mode\_change\_status register characteristics are:

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x39C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.174 odt\_cp\_control\_31\_00\_next

Determines which of the 8 dfi\_odt[7:0] output signals are connected to a logically addressed rank. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt\_cp\_control\_31\_00\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x3B0

 Type
 Read-write

 Reset
 0x08040201

 Width
 32

# 3.3.175 odt cp control 63 32 next

Determines which of the 8 dfi\_odt[7:0] output signals are driven during a write to DRAM. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The odt cp control 63 32 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x3B4

 Type
 Read-write

 Reset
 0x80402010

 Width
 32

### 3.3.176 user status

Shows the value of the input user\_status signals. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The user status register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x400

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.177 user\_config0\_next

Drives the output user\_config0 signal. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The user config0 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x408

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.178 user\_config1\_next

Drives the output user\_config1 signal. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The user\_config1\_next register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x40C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.179 user\_config2

Drives the output user\_config2 signal. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The user config2 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x410

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.180 user\_config3

Drives the output user\_config3 signal. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The user config3 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x414

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.181 interrupt control

Configures interrupt behavior. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The interrupt\_control register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x500

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.182 interrupt\_clr

Clear register for interrupts. Access restrictions: WO Cannot be read from. Can be written to when in ALL states.

The interrupt\_clr register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x508

 Type
 Write-only

 Reset
 0x00000000

 Width
 32

# 3.3.183 interrupt\_status

Status register for interrupts (pre-mask). Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The interrupt\_status register characteristics are:

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x510

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.184 failed\_access\_int\_info\_31\_00

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The failed\_access\_int\_info\_31\_00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x538

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.185 failed access int info 63 32

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The failed access int info 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### Attributes

 Offset
 0x53C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.186 failed prog int info 31 00

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The failed prog int info 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x540

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.187 failed\_prog\_int\_info\_63\_32

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The failed prog int info 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x544

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.188 link\_err\_int\_info\_31\_00

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The link\_err\_int\_info\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x548

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.189 link\_err\_int\_info\_63\_32

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The link err int info 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0x54C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.190 arch fsm int info 31 00

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The arch\_fsm\_int\_info\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x550

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.191 arch fsm int info 63 32

Shows information relating to the interrupt Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The arch fsm int info 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x554

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.192 t db train resp next

Configures the t\_db\_train\_resp timing parameter for DB-DRAM Training. With DFI4.0 PHY this register is specified to define the cycle delay between DFI read command and when the response is valid on the dfi\_db\_train\_resp. However this register can also be configured in DFI3.1 mode (optional: in absence of dfi\_rddata\_valid) to define the delay between DFI read command and when the response is valid on the dfi\_rddata. This must include the whole round trip time including the board delays, take a look at DFI4.0 spec for details. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t db train resp next register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x610

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.193 t\_lvl\_disconnect\_next

Configures the t\_lvl\_disconnect timing parameter for all DFI training interfaces. This value should be programmed to be max of all t\*lvl\_disconnect and t\*lvl\_disconnect\_error timing parameters from the PHY Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_lvl\_disconnect\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x614

 Type
 Read-write

 Reset
 0x00000000F

 Width
 32

## 3.3.194 wdqlvl control next

Determines the DMC behavior during write-DQ training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wdqlvl control next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x620

 Type
 Read-write

 Reset
 0x00000094

 Width
 32

# 3.3.195 wdqlvl\_vrefdq\_train\_mrs\_next

Determines the Mode Register command to use to place the DRAM into a VrefDQ training mode as part of WrDQ training, when enabled by the wdqlvl\_control register. You enable this function with the wdqlvl\_control Register. See the PHY training interface section of the Integration Manual for more information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wdqlvl vrefdq train mrs next register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x624

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.196 wdqlvl\_address\_31\_00\_next

Programs the row and column address that is used in WrDQ training. This address is used for all ranks undergoing training Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wdqlvl address 31 00 next register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x628

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.197 wdqlvl\_address\_63\_32\_next

Programs the address that is used in WrDQ training. This address is used for all ranks undergoing training Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The wdqlvl\_address\_63\_32\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x62C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.198 t wdqlvl en next

Configures the t\_wdqlvl\_en timing parameter. Specifies the cycle delay between asserting ODT for training and asserting dfi\_wdqlvl\_en, the delay between asserting dfi\_wdqlvl\_en and the first training command, the delay between de-asserting dfi\_wdqlvl\_en and de-asserting ODT, and de-asserting ODT to any subsequent command. It is also used between ODT transitions and refreshes generated during training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t wdqlvl en next register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x630

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.199 t\_wdqlvl\_ww\_next

Configures the t\_wdqlvl\_ww timing parameter. Specifies the cycle delay between training commands. Also specifies the minimum delay between the last training command and de-asserting dfi\_wrlvl\_en on observing dfi\_wdqlvl\_resp. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_wdqlvl\_ww\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x634

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.200 t\_wdqlvl\_rw\_next

Configures the t\_wdqlvl\_rw timing parameter. Specifies the minimum numbers of clock cycles from the last read in a calibration sequence to the first write in the next set of calibration commands. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The t\_wdqlvl\_rw\_next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x638

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.201 training\_wdqlvl\_slice\_resp

Shows per slice response from the PHY in response to the WrDQ training request to the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training wdqlvl slice resp register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x63C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.202 training\_rdlvl\_slice\_resp

Shows per slice response from the PHY in response to the rdlvl training request to the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The training\_rdlvl\_slice\_resp register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x640

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.203 phymstr control next

Determines the DMC behavior during write training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The phymstr control next register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x654

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.204 err0fr

This record defines features which are common to all RAS error records in this section. Each field defines which of the architecturally-defined common features are implemented and, of the implemented features, which are software programmable. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err0fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x700

 Type
 Read-only

 Reset
 0x000009AA

Width 32

## 3.3.205 err0ctlr0

This register is the global control register for the DMC RAS functions. This register control features such as ECC type and enable, error reporting and interrupt enable, error deferment, etc. The setting of a Global control record bit affects all records. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The err0ctlr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x708

 Type
 Read-write

 Reset
 0x00000010

 Width
 32

## 3.3.206 err0ctlr1

This register is the global control register for the DMC RAS functions. The registers in this record affect all DMC RAS records. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The err0ctlr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x70C

 Type
 Read-write

 Reset
 0x000000000

 Width
 32

## 3.3.207 err0status

This status register reports error type, status, and contains valid bits for extra syndrome registers. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err0status register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x710

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.208 err1fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err1fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x740

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

#### 3.3.209 err1ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err1ctlr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x748

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.210 err1status

This status register reports error type, status, and contains valid bits for extra syndrome registers. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1status register characteristics are:

## **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0x750

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.211 err1addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. If an error has an associated physical address, this must be written to the

address register when the error is recorded. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1addr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x758

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.212 err1addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank}. If an error has an associated physical address, this must be written to the address register when the error is recorded. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The err1addr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x75C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.213 err1misc0

This register gives the Physical Rank, Row, and Column of the last error detected before an interrupt is asserted. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x760

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.214 err1misc1

This register gives the bank, logical rank, and failed nibble location of the last error detected before an interrupt is asserted. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x764

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.215 err1misc2

DRAM Correctable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc2 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x768

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.216 err1misc3

DRAM Correctable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc3 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x76C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.217 err1misc4

DRAM Correctable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc4 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0x770

Type Read-write Reset 0x00000000

Width 32

## 3.3.218 err1misc5

DRAM Correctable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err1misc5 register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0x774

Type Read-write Reset 0x00000000

Width 32

## 3.3.219 err2fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err2fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x780

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

## 3.3.220 err2ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err2ctlr register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

Offset 0x788

Type Read-only

Reset 0x00000000

Width 32

### 3.3.221 err2status

This status register reports error type, status, and contains valid bits for extra syndrome registers. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2status register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x790

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.222 err2addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2addr0 register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x798

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.223 err2addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank} Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2addr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x79C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.224 err2misc0

This register gives the Physical Rank, Row, and Column of the first error detected since last cleared. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2misc0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x7A0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.225 err2misc1

This register gives the bank and logical rank of the first error detected since the last clear. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2misc1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7A4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.226 err2misc2

DRAM Uncorrectable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2misc2 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x7A8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.227 err2misc3

DRAM Uncorrectable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The err2misc3 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7AC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.228 err2misc4

DRAM Uncorrectable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2misc4 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7B0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.229 err2misc5

DRAM Uncorrectable Error Counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err2misc5 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x7B4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.230 err3fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err3fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x7C0

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

### 3.3.231 err3ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err3ctlr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x7C8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.232 err3status

This status register reports error type, status, and contains valid bits for extra syndrome registers Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err3status register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x7D0

 Type
 Read-write

 Reset
 0x000000

 Width
 32

## 3.3.233 err3addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err3addr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x7D8

 Type
 Read-write

 Reset
 0x00000000

## Width 32

### 3.3.234 err3addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank} Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err3addr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7DC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.235 err3misc0

This register gives the Physical Rank, Row, and Column of the first error detected since last created. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err3misc0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7E0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.236 err3misc1

This register gives the bank and logical rank of the first error detected since last created. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err3misc1 register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x7E4

 Type
 Read-only

 Reset
 0x000000000

 Width
 32

## 3.3.237 err4fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err4fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x800

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

### 3.3.238 err4ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err4ctlr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x808

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.239 err4status

This status register reports error type, status, and contains valid bits for extra syndrome registers. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4status register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x810

 Type
 Read-write

 Reset
 0x000000

 Width
 32

## 3.3.240 err4addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4addr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x818

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

#### 3.3.241 err4addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank} Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4addr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x81C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.242 err4misc0

This register gives the Physical Rank, Row, and Column of the last error detected before an interrupt is asserted. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4misc0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x820

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.243 err4misc1

This register gives the bank and logical rank, and DBID of the last error detected before an interrupt is asserted. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4misc1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x824

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

#### 3.3.244 err4misc2

Ram Correctable Error Counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err4misc2 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x828

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.245 err5fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err5fr register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x840

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

## 3.3.246 err5ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err5ctlr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x848

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

#### 3.3.247 err5status

This status register reports error type, status, and contains valid bits for extra syndrome registers Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5status register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x850

 Type
 Read-write

 Reset
 0x000000

 Width
 32

## 3.3.248 err5addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5addr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x858

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.249 err5addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank} Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5addr1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0x85C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

#### 3.3.250 err5misc0

This register gives the Physical Rank, Row, and Column of the first error detected since last cleared. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5misc0 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x860

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.251 err5misc1

This register gives the bank and logical rank, and DBID of the first error detected since the last clear. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5misc1 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x864

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.252 err5misc2

RAM Uncorrectable error counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err5misc2 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x868

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.253 err6fr

Reading this register returns the same value programmed in the ERR0FR Global Control Record Feature Register. See the ERR0FR description for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err6fr register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x880

 Type
 Read-only

 Reset
 0x000009AA

 Width
 32

### 3.3.254 err6ctlr

This register is reserved. Control of this register is achieved through the Global Control Record Register - ERROCTLR. Reading this register returns all zeros. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The err6ctlr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x888

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.255 err6status

This status register reports error type, status, and contains valid bits for extra syndrome registers. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err6status register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

Offset 0x890

 Type
 Read-write

 Reset
 0x000000

 Width
 32

## 3.3.256 err6addr0

Contains the physical Bank, Row, and Column broken out in the following way {[31:28] = Bank, [27:10] = Row, [9:0] = Column}. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err6addr0 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x898

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

#### 3.3.257 err6addr1

Contains the physical CID and Rank broken out in the following way {[31:6] = Reserved, [5:3] = CID, [2:0] = Rank} Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err6addr1 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x89C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.258 err6misc0

This register gives the Physical Rank, Row, and Column of the first error detected since last cleared. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err6misc0 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

Offset 0x8A0

Type Read-write

Reset 0x00000000

Width 32

## 3.3.259 err6misc1

This register gives the bank and logical rank, and DBID of the first error detected since the last clear. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The err6misc1 register characteristics are:

# **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0x8A4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.260 errgsr

This register shows the status of all the DMC error records. When a CFH, FH, or ER interrupt occurs software may check this register to tell which error record(s) caused the interrupt. Each field in this register is a copy of each individual records ERRnSTATUS.V bit. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The errgsr register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0x920

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.261 pmu\_snapshot\_req

Generates PMU snapshot request Access restrictions: WO Cannot be read from. Can be written to when in ALL states.

The pmu\_snapshot\_req register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0xA00

 Type
 Write-only

 Reset
 0x00000000

 Width
 32

## 3.3.262 pmu\_snapshot\_ack

Indicates PMU snapshot acknowledge Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu\_snapshot\_ack register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA04

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.263 pmu\_overflow\_status\_clkdiv2

Indicates which clkdiv2 counters have overflowed Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu overflow status clkdiv2 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA08

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.264 pmu\_overflow\_status\_clk

Indicates which clk domain counters have overflowed Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_overflow\_status\_clk register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA0C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.265 pmu\_clkdiv2\_counter\_0\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The pmu\_clkdiv2\_counter\_0\_mask\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA10

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.266 pmu\_clkdiv2\_counter\_0\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_0\_mask\_63\_32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA14

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.267 pmu\_clkdiv2\_counter\_0\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 0 match 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0xA18

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.268 pmu clkdiv2 counter 0 match 63 32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 0 match 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0xA1C

Type Read-write Reset 0x00000000

Width 32

## 3.3.269 pmu\_clkdiv2\_counter\_0\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 0 control register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA20

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.270 pmu\_clkdiv2\_counter\_0\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu\_clkdiv2\_counter\_0\_snapshot\_value\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0xA28

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.271 pmu\_clkdiv2\_counter\_0\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 0 value 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA30

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.272 pmu\_clkdiv2\_counter\_1\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_1\_mask\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA38

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.273 pmu\_clkdiv2\_counter\_1\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 1 mask 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA3C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.274 pmu clkdiv2 counter 1 match 31 00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_1\_match\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA40

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.275 pmu\_clkdiv2\_counter\_1\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The pmu\_clkdiv2\_counter\_1\_match\_63\_32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA44

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.276 pmu\_clkdiv2\_counter\_1\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_1\_control register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA48

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.277 pmu clkdiv2 counter 1 snapshot value 31 00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clkdiv2 counter 1 snapshot value 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### Attributes

 Offset
 0xA50

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.278 pmu clkdiv2 counter 1 value 31 00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 1 value 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0xA58

Type Read-write Reset 0x00000000

Width 32

# 3.3.279 pmu\_clkdiv2\_counter\_2\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 2 mask 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA60

 Type
 Read-write

 Reset
 0x00000000

32

# 3.3.280 pmu\_clkdiv2\_counter\_2\_mask\_63\_32

Width

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_2\_mask\_63\_32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0xA64

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.281 pmu\_clkdiv2\_counter\_2\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 2 match 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA68

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.282 pmu clkdiv2 counter 2 match 63 32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_2\_match\_63\_32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA6C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.283 pmu\_clkdiv2\_counter\_2\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_2\_control register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA70

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.284 pmu clkdiv2 counter 2 snapshot value 31 00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu\_clkdiv2\_counter\_2\_snapshot\_value\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xA78

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.285 pmu\_clkdiv2\_counter\_2\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The pmu\_clkdiv2\_counter\_2\_value\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA80

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.286 pmu\_clkdiv2\_counter\_3\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_3\_mask\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xA88

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.287 pmu\_clkdiv2\_counter\_3\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 3 mask 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0xA8C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.288 pmu clkdiv2 counter 3 match 31 00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 3 match 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

# Attributes

Offset 0xA90

Type Read-write Reset 0x00000000

Width 32

## 3.3.289 pmu\_clkdiv2\_counter\_3\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 3 match 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0xA94

Type Read-write

Reset 0x00000000

Width 32

## 3.3.290 pmu\_clkdiv2\_counter\_3\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 3 control register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

Offset 0xA98

Type Read-write Reset 0x00000000

Width 32

# 3.3.291 pmu\_clkdiv2\_counter\_3\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clkdiv2 counter 3 snapshot value 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

Offset 0xAA0

Type Read-only Reset 0x00000000

Width 32

# 3.3.292 pmu\_clkdiv2\_counter\_3\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_3\_value\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xAA8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.293 pmu\_clkdiv2\_counter\_4\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 4 mask 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xAB0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.294 pmu clkdiv2 counter 4 mask 63 32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_4\_mask\_63\_32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0xAB4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.295 pmu\_clkdiv2\_counter\_4\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_4\_match\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xAB8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.296 pmu\_clkdiv2\_counter\_4\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 4 match 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xABC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.297 pmu clkdiv2 counter 4 control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 4 control register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0xAC0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.298 pmu\_clkdiv2\_counter\_4\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clkdiv2 counter 4 snapshot value 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0xAC8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.299 pmu\_clkdiv2\_counter\_4\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_4\_value\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

## **Attributes**

 Offset
 0xAD0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.300 pmu\_clkdiv2\_counter\_5\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_5\_mask\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## Attributes

 Offset
 0xAD8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.301 pmu\_clkdiv2\_counter\_5\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 5 mask 63 32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0xADC

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.302 pmu clkdiv2 counter 5 match 31 00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_5\_match\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0xAE0

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.303 pmu\_clkdiv2\_counter\_5\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 5 match 63 32 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xAE4

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.304 pmu clkdiv2 counter 5 control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_5\_control register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xAE8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.305 pmu\_clkdiv2\_counter\_5\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu\_clkdiv2\_counter\_5\_snapshot\_value\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xAF0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.306 pmu\_clkdiv2\_counter\_5\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_5\_value\_31\_00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xAF8

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.307 pmu clkdiv2 counter 6 mask 31 00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 6 mask 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x800

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.308 pmu\_clkdiv2\_counter\_6\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 6 mask 63 32 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0xB04

Type Read-write Reset 0x00000000

Width 32

# 3.3.309 pmu\_clkdiv2\_counter\_6\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_6\_match\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### **Attributes**

Offset 0xB08

Type Read-write Reset 0x00000000

Width 32

## 3.3.310 pmu\_clkdiv2\_counter\_6\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_6\_match\_63\_32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0xB0C

Type Read-write Reset 0x00000000

Width 32

# 3.3.311 pmu\_clkdiv2\_counter\_6\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 6 control register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0xB10

Type Read-write Reset 0x00000000

Width 32

# 3.3.312 pmu\_clkdiv2\_counter\_6\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu\_clkdiv2\_counter\_6\_snapshot\_value\_31\_00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB18

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.313 pmu\_clkdiv2\_counter\_6\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 6 value 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x820

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.314 pmu clkdiv2 counter 7 mask 31 00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_7\_mask\_31\_00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x828

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.315 pmu\_clkdiv2\_counter\_7\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states

The pmu\_clkdiv2\_counter\_7\_mask\_63\_32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xB2C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.316 pmu\_clkdiv2\_counter\_7\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_7\_match\_31\_00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xB30

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.317 pmu clkdiv2 counter 7 match 63 32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 7 match 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0xB34

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.318 pmu clkdiv2 counter 7 control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clkdiv2 counter 7 control register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

Offset 0xB38

Type Read-write Reset 0x00000000

Width 32

# 3.3.319 pmu\_clkdiv2\_counter\_7\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clkdiv2 counter 7 snapshot value 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB40

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.320 pmu\_clkdiv2\_counter\_7\_value\_31\_00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clkdiv2\_counter\_7\_value\_31\_00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

## **Attributes**

 Offset
 0x848

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.321 pmu\_clk\_counter\_0\_mask\_31\_00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 0 mask 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0xB50

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.322 pmu\_clk\_counter\_0\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clk\_counter\_0\_mask\_63\_32 register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB54

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.323 pmu\_clk\_counter\_0\_match\_31\_00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 0 match 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB58

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.324 pmu clk counter 0 match 63 32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clk\_counter\_0\_match\_63\_32 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB5C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.325 pmu\_clk\_counter\_0\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clk\_counter\_0\_control register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x860

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.326 pmu\_clk\_counter\_0\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clk counter 0 snapshot value 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xB68

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.327 pmu clk counter 0 value 31 00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 0 value 31 00 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x870

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.328 pmu clk counter 1 mask 31 00

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 1 mask 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

#### **Attributes**

Offset 0xB78

Type Read-write Reset 0x00000000

Width 32

# 3.3.329 pmu\_clk\_counter\_1\_mask\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 1 mask 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0xB7C

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

### 3.3.330 pmu clk counter 1 match 31 00

Compares against the masked PMU payload to determine whether or not to increment the counter. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 1 match 31 00 register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x880

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.331 pmu\_clk\_counter\_1\_match\_63\_32

Masks PMU payload information. Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu clk counter 1 match 63 32 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0xB84

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.332 pmu\_clk\_counter\_1\_control

Controls muxes, enables and other control bits for the PMU counters Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clk\_counter\_1\_control register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x888

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

# 3.3.333 pmu\_clk\_counter\_1\_snapshot\_value\_31\_00

value of the pmu snapshot registers Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The pmu clk counter 1 snapshot value 31 00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x890

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.334 pmu clk counter 1 value 31 00

value of the PMU counter Access restrictions: RW Can be read from when in ALL states. Can be written to when in ALL states.

The pmu\_clk\_counter\_1\_value\_31\_00 register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x898

 Type
 Read-write

 Reset
 0x00000000

 Width
 32

## 3.3.335 integ\_cfg

Integration test register to enable integration test mode. Access restrictions: RW Can be read from when in ALL states. Can be written to when in CONFIG or LOW-POWER states.

The integ\_cfg register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0×E00

 Type
 Read-write

 Reset
 0×00000000

 Width
 32

## 3.3.336 integ outputs

Drives the value of outputs when in integration test mode. Access restrictions: WO Cannot be read from. Can be written to when in CONFIG or LOW-POWER states.

The integ outputs register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0xE08

 Type
 Write-only

 Reset
 0x00000000

 Width
 32

# 3.3.337 address control now

Configures the DRAM address parameters. Use the DRAM device data sheet or Serial Presence Detect (SPD)-derived values to assist in programming these values. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The address control now register characteristics are:

## **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1010

 Type
 Read-only

 Reset
 0x00030202

 Width
 32

## 3.3.338 decode control now

Configures how the DRAM address is decoded from the system address. The DRAM address consists of the rank, cid, bank, row, and the column address. Note: Order fields must be unique, ie. row\_order != bank\_order != rank\_order. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The decode control now register characteristics are:

## **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1014

 Type
 Read-only

 Reset
 0x001A3000

 Width
 32

# 3.3.339 address\_map\_now

Configures the system address mapping options. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The address map now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x101C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.340 low\_power\_control\_now

Configures the low-power features of the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The low power control now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1020

 Type
 Read-only

 Reset
 0x000000020

 Width
 32

### 3.3.341 turnaround\_control\_now

Configures the settings for arbitration between read and write and rank to rank traffic on the DRAM bus. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The turnaround control now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x1028

Type Read-only Reset 0x0F0F0F0F

Width 32

# 3.3.342 hit\_turnaround\_control\_now

Configures the settings for preventing starvation of non-hits in the presence of in-row hit streams. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The hit turnaround control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x102C

 Type
 Read-only

 Reset
 0x08909FBF

 Width
 32

## 3.3.343 qos\_class\_control\_now

Configures the priority class for each QoS encoding. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The qos\_class\_control\_now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1030

 Type
 Read-only

 Reset
 0x000000FC8

 Width
 32

# 3.3.344 escalation\_control\_now

Configures the settings for escalating the priority of entries in the queue. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The escalation control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1034

 Type
 Read-only

 Reset
 0x00080F03

 Width
 32

# 3.3.345 qv\_control\_31\_00\_now

Configures the priority settings for each QoS encoding. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The qv\_control\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1038

 Type
 Read-only

 Reset
 0x76543210

 Width
 32

# 3.3.346 qv\_control\_63\_32\_now

Configures the priority settings for each QoS encoding. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The qv\_control\_63\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x103C

 Type
 Read-only

 Reset
 0xFEDCBA98

 Width
 32

## 3.3.347 rt\_control\_31\_00\_now

Configures the timeout settings for each QoS encoding. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rt\_control\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1040

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.348 rt\_control\_63\_32\_now

Configures the timeout settings for each QoS encoding. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rt\_control\_63\_32\_now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1044

 Type
 Read-only

 Reset
 0x000000000

Width 32

# 3.3.349 timeout\_control\_now

Configures the prescaler applied to timeout values. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The timeout control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1048

 Type
 Read-only

 Reset
 0x00000001

 Width
 32

# 3.3.350 credit\_control\_now

Configures the settings for preventing starvation of CHI protocol retries. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The credit control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x104C

 Type
 Read-only

 Reset
 0x000000F03

 Width
 32

# 3.3.351 write\_priority\_control\_31\_00\_now

Configures the priority settings for write requests within the DMC Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The write\_priority\_control\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1050

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.352 write\_priority\_control\_63\_32\_now

Configures the priority settings for write requests within the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The write priority control 63 32 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1054

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.353 queue\_threshold\_control\_31\_00\_now

Configures the threshold settings for requests in the DMC Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The queue threshold control 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1058

 Type
 Read-only

 Reset
 0x000000008

 Width
 32

# 3.3.354 queue\_threshold\_control\_63\_32\_now

Configures the threshold settings for requests in the DMC Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The queue threshold control 63 32 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x105C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.355 address\_shutter\_31\_00\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 31 00 now register characteristics are:

# Usage constraints

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1060

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.356 address\_shutter\_63\_32\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 63 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1064

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

......

# 3.3.357 address\_shutter\_95\_64\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 95 64 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1068

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.358 address\_shutter\_127\_96\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 127 96 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x106C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.359 address\_shutter\_159\_128\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 159 128 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1070

 Type
 Read-only

 Reset
 0x000000000

Width 32

# 3.3.360 address\_shutter\_191\_160\_now

Configures the address shuttering due to channel striping in the interconnect. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The address shutter 191 160 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1074

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.361 memory\_address\_max\_31\_00\_now

Configures the address space control for the DMC default region. Applies post address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The memory address max 31 00 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1078

 Type
 Read-only

 Reset
 0x00000010

 Width
 32

# 3.3.362 memory\_address\_max\_47\_32\_now

Configures the address space control for the DMC default region. Applies post address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The memory address max 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x107C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.363 access\_address\_min0\_31\_00\_now

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min0 31 00 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1080

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.364 access\_address\_min0\_47\_32\_now

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min0\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1084

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.365 access\_address\_max0\_31\_00\_now

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max0 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1088

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.366 access\_address\_max0\_47\_32\_now

Configures the address space control for address region 0. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max0 47 32 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x108C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.367 access\_address\_min1\_31\_00\_now

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min1\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1090

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.368 access\_address\_min1\_47\_32\_now

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min1 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1094

 Type
 Read-only

 Reset
 0x00000000

Width 32

# 3.3.369 access\_address\_max1\_31\_00\_now

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max1 31 00 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1098

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.370 access\_address\_max1\_47\_32\_now

Configures the address space control for address region 1. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max1\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x109C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.371 access address min2 31 00 now

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min2 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10A0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.372 access\_address\_min2\_47\_32\_now

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min2 47 32 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x10A4

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.373 access\_address\_max2\_31\_00\_now

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max2\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10A8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.374 access address max2 47 32 now

Configures the address space control for address region 2. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max2 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10AC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.375 access\_address\_min3\_31\_00\_now

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min3 31 00 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10B0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.376 access\_address\_min3\_47\_32\_now

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min3\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10B4

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.377 access\_address\_max3\_31\_00\_now

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max3 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10B8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.378 access\_address\_max3\_47\_32\_now

Configures the address space control for address region 3. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max3\_47\_32\_now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10BC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.379 access\_address\_min4\_31\_00\_now

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min4\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1000

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.380 access\_address\_min4\_47\_32\_now

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min4 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x10C4

 Type
 Read-only

 Reset
 0x00000000

Width 32

# 3.3.381 access\_address\_max4\_31\_00\_now

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max4 31 00 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10C8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.382 access\_address\_max4\_47\_32\_now

Configures the address space control for address region 4. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max4\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10CC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.383 access\_address\_min5\_31\_00\_now

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min5 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1000

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.384 access\_address\_min5\_47\_32\_now

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min5 47 32 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x10D4

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.385 access\_address\_max5\_31\_00\_now

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max5\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10D8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.386 access\_address\_max5\_47\_32\_now

Configures the address space control for address region 5. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max5 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10DC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.387 access\_address\_min6\_31\_00\_now

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min6 31 00 now register characteristics are:

## **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10E0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.388 access\_address\_min6\_47\_32\_now

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min6\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10E4

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.389 access\_address\_max6\_31\_00\_now

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max6 31 00 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10E8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.390 access\_address\_max6\_47\_32\_now

Configures the address space control for address region 6. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max6 47 32 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x10EC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.391 access\_address\_min7\_31\_00\_now

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_min7\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10F0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.392 access\_address\_min7\_47\_32\_now

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address min7 47 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0×10F4

 Type
 Read-only

 Reset
 0×00000000

Width 32

# 3.3.393 access\_address\_max7\_31\_00\_now

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access address max7 31 00 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

## Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x10F8

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.394 access\_address\_max7\_47\_32\_now

Configures the address space control for address region 7. Applies prior to address translation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The access\_address\_max7\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x10FC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.395 dci\_replay\_type\_now

Configures the behavior of the DMC if a DRAM or PHY error is received when executing a direct command. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The dci replay type now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1110

 Type
 Read-only

 Reset
 0x000000002

 Width
 32

# 3.3.396 direct\_control\_now

Represents the training configuration of the DMC executed by a direct command. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, PAUSED or READY states.

The direct control now register characteristics are:

## **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1114

 Type
 Read-only

 Reset
 0x0003FFFF

 Width
 32

## 3.3.397 refresh\_control\_now

Configures the type of refresh commands issued by the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or PAUSED states.

The refresh control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1120

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.398 memory\_type\_now

Configures the DMC for the attached memory type. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The memory type now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1128

 Type
 Read-only

 Reset
 0x00000101

 Width
 32

# 3.3.399 scrub\_control0\_now

Scrub engine channel control register. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in ALL states.

The scrub\_control0\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1170

 Type
 Read-only

 Reset
 0x0fffff00

 Width
 32

# 3.3.400 scrub\_address\_min0\_now

Configures the address space control for the scrub engine channel. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The scrub address min0 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1174

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.401 scrub\_address\_max0\_now

Configures the address space control for the scrub engine channel. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The scrub address max0 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x1178

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

## 3.3.402 scrub\_control1\_now

Scrub engine channel control register. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in ALL states.

The scrub control1 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### Attributes

 Offset
 0×1180

 Type
 Read-only

 Reset
 0×0FFFFF00

Width 32

# 3.3.403 scrub\_address\_min1\_now

Configures the address space control for the scrub engine channel. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The scrub address min1 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1184

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.404 scrub\_address\_max1\_now

Configures the address space control for the scrub engine channel. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG or LOW-POWER states.

The scrub address max1 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1188

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

### 3.3.405 cs\_remap\_control\_31\_00\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cs\_remap\_control\_31\_00\_now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

Offset 0x11A0

Type Read-only

**Reset** 0x00020001 **Width** 32

# 3.3.406 cs\_remap\_control\_63\_32\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cs remap control 63 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11A4

 Type
 Read-only

 Reset
 0x00080004

 Width
 32

# 3.3.407 cs\_remap\_control\_95\_64\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cs remap control 95 64 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11A8

 Type
 Read-only

 Reset
 0x00200010

 Width
 32

## 3.3.408 cs\_remap\_control\_127\_96\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cs\_remap\_control\_127\_96\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x11AC

 Type
 Read-only

 Reset
 0x00800040

 Width
 32

# 3.3.409 cid\_remap\_control\_31\_00\_now

Control register for dfi\_CID remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cid\_remap\_control\_31\_00\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x11B0

 Type
 Read-only

 Reset
 0x20001000

 Width
 32

# 3.3.410 cid\_remap\_control\_63\_32\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cid remap control 63 32 now register characteristics are:

#### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x11B4

 Type
 Read-only

 Reset
 0x00004000

 Width
 32

### 3.3.411 cke remap control now

Control register for CKE remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The cke remap control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### Configurations

There is only one DMC configuration.

#### **Attributes**

 Offset
 0x1100

 Type
 Read-only

 Reset
 0x76543210

 Width
 32

# 3.3.412 rst\_remap\_control\_now

Control register for CKE remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rst\_remap\_control\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

#### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11C4

 Type
 Read-only

 Reset
 0x76543210

 Width
 32

# 3.3.413 ck\_remap\_control\_now

Control register for CKE remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The ck remap control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11C8

 Type
 Read-only

 Reset
 0x76543210

 Width
 32

# 3.3.414 power group control 31 00 now

Power Group Control register for power managing ranks together. The ranks that are CKE-tied together as represented in cke\_remap\_control register should belong to the same power-group Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The power group control 31 00 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

## **Configurations**

There is only one DMC configuration.

#### Attributes

 Offset
 0x11D0

 Type
 Read-only

 Reset
 0x00020001

 Width
 32

### 3.3.415 power group control 63 32 now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The power group control 63 32 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

 Offset
 0x11D4

 Type
 Read-only

 Reset
 0x00080004

 Width
 32

# 3.3.416 power group control 95 64 now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The power group control 95 64 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x11D8

 Type
 Read-only

 Reset
 0x00200010

 Width
 32

# 3.3.417 power\_group\_control\_127\_96\_now

Control register for CS remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The power\_group\_control\_127\_96\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x11DC

 Type
 Read-only

 Reset
 0x00800040

 Width
 32

# 3.3.418 feature control now

Control register for DMC features. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The feature\_control\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11F0

 Type
 Read-only

 Reset
 0x0AA00000

# Width 32

# 3.3.419 mux\_control\_now

Control muxing options for the DMC. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The mux control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11F4

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.420 rank\_remap\_control\_now

Control register for rank remap. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rank remap control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x11F8

 Type
 Read-only

 Reset
 0x76543210

 Width
 32

# 3.3.421 t\_refi\_now

Configures the refresh interval timing parameter. It must be programmed to the device average all-bank AUTOREFRESH interval, divided by 8. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_refi\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1200

 Type
 Read-only

 Reset
 0x00090100

 Width
 32

# 3.3.422 t\_rfc\_now

Configures the tRFC timing parameter. This determines the delay applied after an AUTOREFRESH command before any other command is issued to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_rfc\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1204

 Type
 Read-only

 Reset
 0x00008C23

 Width
 32

# 3.3.423 t\_mrr\_now

Configures the tMRR timing parameter. This determines the Mode Register Read (including Multi-Purpose Register Reads) command delay before any other command is issued to the same rank. Note: this value is used to determine the data cycles returned as a result of an MRR command. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t mrr now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1208

 Type
 Read-only

 Reset
 0x000000002

 Width
 32

# 3.3.424 t\_mrw\_now

Configures the tMRW timing parameter. This determines the delay applied after a Mode Register Write (including Multi-Purpose Register Writes) command before any other command is issued to the same rank. Note: this value is used for all delays associated with mode register write and set commands, so the largest of these delays must be programmed. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_mrw\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x120C

 Type
 Read-only

 Reset
 0x0000000C

# Width 32

# 3.3.425 refresh\_enable\_now

Configures refresh counters . Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The refresh enable now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1210

 Type
 Read-only

 Reset
 0x000000001

 Width
 32

# 3.3.426 t\_rcd\_now

Configures the tRCD timing parameter. This determines the delay applied after an ACTIVATE command before a READ or WRITE command is issued to the same bank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rcd now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1218

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.427 t\_ras\_now

Configures the tRAS timing parameter. This determines the delay applied after an ACTIVATE command before a PRECHARGE command is issued to the same bank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t ras now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x121C

 Type
 Read-only

 Reset
 0x0000000E

 Width
 32

# 3.3.428 t\_rp\_now

Configures the tRP timing parameter. This determines the delay applied after a PRECHARGE command before any other command is issued to the same bank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rp now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1220

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.429 t\_rpall\_now

Configures the tRPALL timing parameter. This determines the delay applied after a PRECHARGEALL command before any other command is issued to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_rpall\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1224

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.430 t rrd now

Configures the tRRD timing parameter. This determines the delay applied after an ACTIVATE command before another ACTIVATE command is issued to the same rank. The <code>\_l</code> and <code>\_s</code> fields apply to the same bank group, a different bank group, and different logical rank, respectively, as described in the DDR4 specification. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rrd now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1228

 Type
 Read-only

 Reset
 0x04000404

 Width
 32

# 3.3.431 t\_act\_window\_now

Configures the tFAW and tMAWi timing parameters. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER, or PAUSED states.

The t\_act\_window\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x122C

 Type
 Read-only

 Reset
 0x03561414

 Width
 32

# 3.3.432 t\_rtr\_now

Configures the read-to-read timing parameter. This determines the READ to READ command delay applied between reads to the same chip, other bank group (t\_rtr\_s), same chip, same bank group (t\_rtr\_l), different chip-selects (t\_rtr\_cs), and same chip, different logical rank(t\_rtr\_dlr). Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rtr now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1234

 Type
 Read-only

 Reset
 0x10060404

 Width
 32

# 3.3.433 t\_rtw\_now

Configures the read-to-write timing parameter. This determines the READ to WRITE command delay applied between issued commands to the same chip, other bank group (t\_rtw\_s), same chip, same bank group (t\_trw\_l), and other chip-selects (t\_rtw\_cs). Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rtw now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1238

 Type
 Read-only

 Reset
 0x00060606

 Width
 32

# 3.3.434 t\_rtp\_now

Configures the read-to-precharge timing parameter. This determines the READ to PRECHARGE command delay applied between issued commands to the same bank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rtp now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x123C

 Type
 Read-only

 Reset
 0x000000004

 Width
 32

# 3.3.435 t\_wr\_now

Configures the tWR timing parameter. This determines the write recovery time and is used as the delay applied between the issue of a WRITE command and subsequent commands, other than WRITEs, to the same bank. Note: This timing parameter is derived differently than indicated in the DRAM timing specification: It is derived from the start of the WRITE command as opposed to the end of the data burst. To program this parameter correctly the following formula should be used: t\_wr(dmc) = CWL +4+tWR(from dram data sheet). CWL should account for write CRC if enabled. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_wr\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1244

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.436 t wtr now

Configures the write-to-read timing parameter, for both same chip, other bank group (tWTR\_s), same chip, same bank group (t\_WTR\_l), and alternate chip (tWTR\_cs). Note: This timing parameter is derived differently than indicated in the DRAM timing specification: It is derived from the start of the WRITE command as opposed to the end of the data burst. To program this parameter correctly the following formula should be used: t\_wtr(dmc) = CWL+WBL/2+tWR(DRAM) Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t wtr now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

 Offset
 0x1248

 Type
 Read-only

 Reset
 0x00040505

 Width
 32

# 3.3.437 t\_wtw\_now

Configures the write-to-write timing parameter for same chip, other bank group (t\_wtw\_s), same chip, same bank group (t\_wtw\_l), alternate chip (t\_wtw\_cs) writes, same chip, different logical rank(t\_wtw\_dlr). Note: these must take into account CRC timing requirements. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t wtw now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x124C

 Type
 Read-only

 Reset
 0x10060404

 Width
 32

# 3.3.438 t\_clock\_control\_now

Configures the enter DRAM clock disable timing parameter. This parameter is applied between stopping the clock when idle, or when in a power-down state, and any subsequent commands to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t clock control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1250

 Type
 Read-only

 Reset
 0x00000505

 Width
 32

### 

Configures the command delay between exiting Maximum Power Down and a subsequent command to that rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t xmpd now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

 Offset
 0x1254

 Type
 Read-only

 Reset
 0x000003FF

 Width
 32

# 3.3.440 t\_ep\_now

Configures the enter power-down timing parameter. This parameter is applied between the issue of an active or precharge power down request and subsequent commands to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t ep now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1258

 Type
 Read-only

 Reset
 0x000000002

 Width
 32

# 3.3.441 t\_xp\_now

Configures the exit power-down timing parameter for operations that do not require a DLL (tXP), and those that do (tXPDLL). Note: t\_xpdll must be greater than or equal to tRCD and tCKE, and t\_xp must be greater than or equal to tMPX\_S. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t xp now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x125C

 Type
 Read-only

 Reset
 0x00060002

 Width
 32

# 3.3.442 t esr now

Configures the enter self-refresh timing parameter. This parameter is applied between issue of an enter self-refresh request and subsequent commands to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t esr now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

 Offset
 0x1260

 Type
 Read-only

 Reset
 0x00000000E

 Width
 32

# 3.3.443 t\_xsr\_now

Configures the exit self-refresh timing parameter. This parameter is applied between the issue of an exit self-refresh request and subsequent commands to the same rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t xsr now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1264

 Type
 Read-only

 Reset
 0x05120100

 Width
 32

# 3.3.444 t\_esrck\_now

Configures the delay between entering self-refresh and disabling the DRAM clock. This parameter is applied when stopping the clock when in self-refresh and when in a maximum power-down state. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG. LOW-POWER or PAUSED states.

The t esrck now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1268

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.445 t ckxsr now

Configures the delay between DRAM clock enable and exiting self-refresh. This parameter is applied when re-instating the clock when in self-refresh and when in a maximum power-down state. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t ckxsr now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

 Offset
 0x126C

 Type
 Read-only

 Reset
 0x00000001

 Width
 32

# 3.3.446 t\_cmd\_now

Configures command signaling timing. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t cmd now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1270

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.447 t\_parity\_now

Parity latencies t\_parinlat and t\_completion. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_parity\_now register characteristics are:

# Usage constraints

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1274

 Type
 Read-only

 Reset
 0x00000900

 Width
 32

### 

Configures the delay to apply following a ZQC-Short calibration command. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_zqcs\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1278

 Type
 Read-only

 Reset
 0x00000040

# Width 32

# 3.3.449 t\_rw\_odt\_clr\_now

This timing parameter applies extra guard-band between the last issued rd/wr command and potential ZQC, SREF, and MRS commands which are issued automatically by hardware such as tpoll. This may be necessary to prevent overlap of these automated commands with ranks actively participating in non-target rank ODT (while other ranks are streaming data). ZQC, MRS, and SREF commands are typically not allowed on non-target ranks in this case as these commands could change ODT settings. In general, if non-target rank termination is used this parameter should be programmed to t\_odt\_off\_rd/wr(max setting) + DODTLoff(from DDR4 spec) Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rw odt clr now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x127C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.450 t\_rddata\_en\_now

Determines the time between a READ command commencing on the DFI interface, and the assertion of the dfi\_read\_en signal. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rddata en now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1300

 Type
 Read-only

 Reset
 0x00000001

 Width
 32

# 3.3.451 t\_phyrdlat\_now

Determines the maximum possible time between the assertion of the dfi\_read\_en signal, and the assertion of the dfi\_rddata\_valid signal by the PHY. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_phyrdlat\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x1304

Type Read-only Reset 0x00000000

Width 32

# 3.3.452 t\_phywrlat\_now

Determines the time between a WRITE command commencing on the DFI interface, and the assertion of the dfi\_wrdata\_en, dfi\_wrdata\_cs and dfi\_wrdata signals. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t phywrlat now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1308

 Type
 Read-only

 Reset
 0x00000001

 Width
 32

# 3.3.453 rdlvl\_control\_now

Determines the DMC behavior during read training operations. See the PHY training interface section of the Integration Manual for more details on PHY training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rdlvl control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1310

 Type
 Read-only

 Reset
 0x00001080

 Width
 32

# 3.3.454 rdlvl\_mrs\_now

Determines the Mode Register command to use to place the DRAM into a training mode for read training, when enabled by the rdlvl\_control register. See the PHY interface section of the Integration Manual for more information on PHY training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The rdlvl\_mrs\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

Offset 0x1314

Type Read-only Reset 0x00000004

Width 32

# 3.3.455 t\_rdlvl\_en\_now

Configures the t\_rdlvl\_en timing parameter. This specifies the cycle delay between asserting dfi\_rdlvl\_en and the first training command, and also the cycle delay between deasserting dfi\_rdlvl\_en and performing any subsequent command. It also specifies the minimum delay between training commands and refreshes during training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rdlvl en now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1318

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.456 t\_rdlvl\_rr\_now

Configures the t\_rdlvl\_rr timing parameter. This specifies the cycle delay between training commands. It also specifies the minimum delay between the last training command and deasserting dfi\_rdlvl\_en after observing dfi\_rdlvl\_resp. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t rdlvl rr now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x131C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.457 wrlvl\_control\_now

Determines the DMC behavior during write training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wrlvl control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1320

 Type
 Read-only

 Reset
 0x00101000

 Width
 32

# 3.3.458 wrlvl\_mrs\_now

Determines the Mode Register command that the DMC must use to put the DRAM into a training mode for write leveling. You enable this function with the wrlvl\_control Register. See the PHY training interface section of the Integration Manual for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wrlvl\_mrs\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1324

 Type
 Read-only

 Reset
 0x00000086

 Width
 32

# 3.3.459 t\_wrlvl\_en\_now

Configures the t\_wrlvl\_en timing parameter. Specifies the cycle delay between asserting ODT for training and asserting dfi\_wrlvl\_en, the delay between asserting dfi\_wrlvl\_en and the first training command, the delay between deasserting dfi\_wrlvl\_en and de-asserting ODT, and deasserting ODT to any subsequent command. It is also used between ODT transitions and refreshes generated during training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_wrlvl\_en\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1328

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.460 t\_wrlvl\_ww\_now

Configures the t\_wrlvl\_ww timing parameter. Specifies the cycle delay between training commands. Also specifies the minimum delay between the last training command and de-asserting dfi\_wrlvl\_en on observing dfi\_wrlvl\_resp. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t wrlvl ww now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x132C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.461 phy power control now

Configures the low-power requests made to the PHY for the different channel states. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The phy\_power\_control\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1348

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.462 t\_lpresp\_now

Configures the minimum cycle delay to apply for PHY low-power handshakes. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t lpresp now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x134C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.463 phy update control now

Configures the update mechanism to use in response to PHY training requests. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The phy update control now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1350

 Type
 Read-only

 Reset
 0x2FE00000

 Width
 32

# 3.3.464 t\_odth\_now

Configures the ODTH8 timing parameter as timed from Write command registered with ODT high Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t odth now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1354

 Type
 Read-only

 Reset
 0x000000006

 Width
 32

# 3.3.465 odt\_timing\_now

Configures the ODT on and off timing. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt\_timing\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

### Configurations

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1358

 Type
 Read-only

 Reset
 0x06000600

 Width
 32

# 3.3.466 odt\_wr\_control\_31\_00\_now

Configures the ODT on and off settings for active and inactive ranks during writes. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt wr control 31 00 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1360

 Type
 Read-only

 Reset
 0x08040201

# Width 32

# 3.3.467 odt\_wr\_control\_63\_32\_now

Configures the ODT on and off settings for active and inactive ranks during writes. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt wr control 63 32 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1364

 Type
 Read-only

 Reset
 0x80402010

 Width
 32

# 3.3.468 odt\_rd\_control\_31\_00\_now

Configures the ODT on and off settings for active and inactive ranks during reads. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt rd control 31 00 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1368

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.469 odt\_rd\_control\_63\_32\_now

Configures the ODT on and off settings for active and inactive ranks during reads. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt\_rd\_control\_63\_32\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x136C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.470 dq\_map\_control\_15\_00\_now

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The dq map control 15 00 now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1380

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.471 dq map control 31 16 now

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The dq\_map\_control\_31\_16\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1384

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.472 dq map control 47 32 now

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The dq\_map\_control\_47\_32\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

Offset 0x1388

Type Read-only

Reset 0x00000000

Width 32

# 3.3.473 dq\_map\_control\_63\_48\_now

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for each nibble into the corresponding register in the DMC for correct CRC operation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The dq\_map\_control\_63\_48\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x138C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.474 dq\_map\_control\_71\_64\_now

Controls the DQ mapping compensation applied for CRC calculation. For each nibble of the DQ bus, the DIMM SPD defines a DQ Map Index to define the bit connectivity to each rank. Program the DQ Map Index retrieved from the SPD for DIMM Check Bits bus into this register in the DMC for correct CRC operation. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The dq map control 71 64 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1390

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.475 odt\_cp\_control\_31\_00\_now

Determines which of the 8 dfi\_odt[7:0] output signals are connected to a logically addressed rank. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt\_cp\_control\_31\_00\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

## **Attributes**

Offset 0x13B0

Type Read-only Reset 0x08040201

Width 32

# 3.3.476 odt\_cp\_control\_63\_32\_now

Determines which of the 8 dfi\_odt[7:0] output signals are driven during a write to DRAM. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The odt cp control 63 32 now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x13B4

 Type
 Read-only

 Reset
 0x80402010

 Width
 32

# 3.3.477 user\_config0\_now

Drives the output user\_config0 signal. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in ALL states.

The user\_config0\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x1408

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.478 user\_config1\_now

Drives the output user\_config1 signal. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in ALL states.

The user\_config1\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# Attributes

 Offset
 0x140C

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.479 t\_db\_train\_resp\_now

Configures the t\_db\_train\_resp timing parameter for DB-DRAM Training. With DFI4.0 PHY this register is specified to define the cycle delay between DFI read command and when the response is valid on the dfi\_db\_train\_resp. However this register can also be configured in DFI3.1 mode (optional: in absence of dfi\_rddata\_valid) to define the delay between DFI read command and when the response is valid on the dfi\_rddata. This must include the whole round trip time including the board delays, take a look at DFI4.0 spec for details. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t db train resp now register characteristics are:

# Usage constraints

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### Attributes

 Offset
 0x1610

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.480 t\_lvl\_disconnect\_now

Configures the t\_lvl\_disconnect timing parameter for all DFI training interfaces. This value should be programmed to be max of all t\*lvl\_disconnect and t\*lvl\_disconnect\_error timing parameters from the PHY Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t lvl disconnect now register characteristics are:

# Usage constraints

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1614

 Type
 Read-only

 Reset
 0x0000000F

 Width
 32

# 3.3.481 wdqlvl\_control\_now

Determines the DMC behavior during write-DQ training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wdqlvl\_control\_now register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

Offset 0x1620

Type Read-only

Reset 0x00000094

Width 32

# 3.3.482 wdqlvl\_vrefdq\_train\_mrs\_now

Determines the Mode Register command to use to place the DRAM into a VrefDQ training mode as part of WrDQ training, when enabled by the wdqlvl\_control register. You enable this function with the wdqlvl\_control Register. See the PHY training interface section of the Integration Manual for more information. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wdqlvl\_vrefdq\_train\_mrs\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1624

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.483 wdqlvl\_address\_31\_00\_now

Programs the row and column address that is used in WrDQ training. This address is used for all ranks undergoing training Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wdqlvl address\_31\_00\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x1628

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.484 wdqlvl\_address\_63\_32\_now

Programs the address that is used in WrDQ training. This address is used for all ranks undergoing training Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The wdqlvl address 63 32 now register characteristics are:

# Usage constraints

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x162C

 Type
 Read-only

 Reset
 0x00000000

# Width 32

# 3.3.485 t\_wdqlvl\_en\_now

Configures the t\_wdqlvl\_en timing parameter. Specifies the cycle delay between asserting ODT for training and asserting dfi\_wdqlvl\_en, the delay between asserting dfi\_wdqlvl\_en and the first training command, the delay between de-asserting dfi\_wdqlvl\_en and de-asserting ODT, and de-asserting ODT to any subsequent command. It is also used between ODT transitions and refreshes generated during training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t wdqlvl en now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1630

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.486 t\_wdqlvl\_ww\_now

Configures the t\_wdqlvl\_ww timing parameter. Specifies the cycle delay between training commands. Also specifies the minimum delay between the last training command and de-asserting dfi\_wrlvl\_en on observing dfi\_wdqlvl\_resp. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t wdqlvl ww now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1634

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.487 t\_wdqlvl\_rw\_now

Configures the t\_wdqlvl\_rw timing parameter. Specifies the minimum numbers of clock cycles from the last read in a calibration sequence to the first write in the next set of calibration commands. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The t\_wdqlvl\_rw\_now register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

Offset 0x1638

Type Read-only Reset 0x000000000

Width 32

# 3.3.488 phymstr\_control\_now

Determines the DMC behavior during write training operations. See the PHY training interface section of the Integration Manual for more information on PHY training. Access restrictions: RO Can be read from when in ALL states. Cannot be written to and only updated when in CONFIG, LOW-POWER or PAUSED states.

The phymstr control now register characteristics are:

# **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1654

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.489 periph\_id\_4

Peripheral ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The periph id 4 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1FD0

 Type
 Read-only

 Reset
 0x00000014

 Width
 32

# 3.3.490 periph\_id\_0

Peripheral ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The periph id 0 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1FE0

 Type
 Read-only

 Reset
 0x00000054

 Width
 32

# 3.3.491 periph\_id\_1

Peripheral ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The periph\_id\_1 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1FE4

 Type
 Read-only

 Reset
 0x0000000B4

 Width
 32

# 3.3.492 periph\_id\_2

Peripheral ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The periph id 2 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1FE8

 Type
 Read-only

 Reset
 0x0000000B

 Width
 32

# 3.3.493 periph\_id\_3

Peripheral ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The periph\_id\_3 register characteristics are:

### **Usage constraints**

There are no usage constraints.

### **Configurations**

There is only one DMC configuration.

### **Attributes**

 Offset
 0x1FEC

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.494 component\_id\_0

Component ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The component\_id\_0 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1FF0

 Type
 Read-only

 Reset
 0x00000000

 Width
 32

# 3.3.495 component id 1

Component ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The component id 1 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

# **Attributes**

 Offset
 0x1FF4

 Type
 Read-only

 Reset
 0x0000000F0

 Width
 32

# 3.3.496 component\_id\_2

Component ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The component id 2 register characteristics are:

# **Usage constraints**

There are no usage constraints.

# **Configurations**

There is only one DMC configuration.

### Attributes

 Offset
 0x1FF8

 Type
 Read-only

 Reset
 0x000000005

 Width
 32

# 3.3.497 component id 3

Component ID register. Access restrictions: RO Can be read from when in ALL states. Cannot be changed.

The component id 3 register characteristics are:

### **Usage constraints**

There are no usage constraints.

# Configurations

There is only one DMC configuration.

# Attributes

 Offset
 0x1FFC

 Type
 Read-only

 Reset
 0x000000B1

 Width
 32

# Appendix A **Signal descriptions**

This appendix describes the DMC-620 signals.

It contains the following section:

• A.1 Signals list on page Appx-A-210.

# A.1 Signals list

DMC signals list that excludes bus interface signals. The bus interface signals are defined by their own bus protocol standard.

The following table shows the Primary clock and reset signals bus list of the DMC.

Table A-1 DMC Primary clock and reset signals list

| Name   | Width | Description       |
|--------|-------|-------------------|
| clk    |       | Primary DMC clock |
| resetn |       | Primary DMC reset |

The following table shows the Divided Primary DMC clock. Edge Synchronous, half the frequency of clk bus list of the DMC.

Table A-2 DMC Divided Primary DMC clock. Edge Synchronous, half the frequency of clk list

| Name    | Width | Description                                                    |
|---------|-------|----------------------------------------------------------------|
| clkdiv2 |       | Primary DMC clock. Edge Synchronous, half the frequency of clk |
| resetn  |       | Primary DMC reset                                              |

The following table shows the APB clock and reset signals bus list of the DMC.

Table A-3 DMC APB clock and reset signals list

| Name    | Width | Description |
|---------|-------|-------------|
| pclk    |       | APB clock   |
| presetn |       | APB reset   |

The following table shows the APB Interface bus list of the DMC.

Table A-4 DMC APB Interface list

| Name    | Width | Description      |
|---------|-------|------------------|
| paddr   | 32    | APB address      |
| psel    |       | APB select       |
| penable |       | APB enable       |
| pwrite  |       | APB write        |
| pwdata  | 32    | APB write data   |
| pready  |       | APB ready        |
| prdata  | 32    | APB read data    |
| pslverr |       | APB error signal |

The following table shows the DFI Interface bus list of the DMC.

# Table A-5 DMC DFI Interface list

| Name               | Width               | Description                        |
|--------------------|---------------------|------------------------------------|
| dfi_address_p0     | 18                  | Address to DDR3 PHY                |
| dfi_address_p1     | 18                  | Address to DDR3 PHY                |
| dfi_bank_p0        | 3                   | Bank Address to PHY                |
| dfi_bank_p1        | 3                   | Bank Address to PHY                |
| dfi_ras_n_p0       | 1                   | Row address strobe to PHY          |
| dfi_ras_n_p1       | 1                   | Row address strobe to PHY          |
| dfi_cas_n_p0       | 1                   | Column address strobe to PHY       |
| dfi_cas_n_p1       | 1                   | Column address strobe to PHY       |
| dfi_we_n_p0        | 1                   | Write enable to PHY                |
| dfi_we_n_p1        | 1                   | Write enable to PHY                |
| dfi_cs_p0          | MEMORY_CHIP_SELECTS | Chip-select to PHY                 |
| dfi_cs_p1          | MEMORY_CHIP_SELECTS | Chip-select to PHY                 |
| dfi_act_n_p0       | 1                   | Activate to PHY                    |
| dfi_act_n_p1       | 1                   | Activate to PHY                    |
| dfi_bg_p0          | 2                   | Bank group address to PHY          |
| dfi_bg_p1          | 2                   | Bank group address to PHY          |
| dfi_cid_p0         | 3                   | Chip ID to PHY                     |
| dfi_cid_p1         | 3                   | Chip ID to PHY                     |
| dfi_cke_p0         | MEMORY_CHIP_SELECTS | Clock enable to PHY                |
| dfi_cke_p1         | MEMORY_CHIP_SELECTS | Clock enable to PHY                |
| dfi_odt_p0         | MEMORY_CHIP_SELECTS | On Die Termination to PHY          |
| dfi_odt_p1         | MEMORY_CHIP_SELECTS | On Die Termination to PHY          |
| dfi_reset_n_p0     | MEMORY_CHIP_SELECTS | Reset to PHY                       |
| dfi_reset_n_p1     | MEMORY_CHIP_SELECTS | Reset to PHY                       |
| dfi_parity_in_p0   | 1                   | Command parity to PHY              |
| dfi_parity_in_p1   | 1                   | Command parity to PHY              |
| dfi_wrdata_en_p0   | (DFI_DATA_SLICES)   | Write data enable PHY              |
| dfi_wrdata_en_p1   | (DFI_DATA_SLICES)   | Write data enable PHY              |
| dfi_wrdata_p0      | (DFI_DATA_BITS/2)   | Write data to PHY                  |
| dfi_wrdata_p1      | (DFI_DATA_BITS/2)   | Write data to PHY                  |
| dfi_wrdata_cs_p0   | MEMORY_CHIP_SELECTS | Write Data Path Chip-select to PHY |
| dfi_wrdata_cs_p1   | MEMORY_CHIP_SELECTS | Write Data Path Chip-select to PHY |
| dfi_wrdata_mask_p0 | (DFI_DATA_BYTES/2)  | Write data mask PHY                |
| dfi_wrdata_mask_p1 | (DFI_DATA_BYTES/2)  | Write data mask PHY                |
| dfi_rddata_en_p0   | (DFI_DATA_SLICES)   | Enable for read data               |

# Table A-5 DMC DFI Interface list (continued)

| Name                  | Width               | Description                                                                                                                                        |
|-----------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| dfi_rddata_en_p1      | (DFI_DATA_SLICES)   | Enable for read data                                                                                                                               |
| dfi_rddata_p0         | (DFI_DATA_BITS/2)   | Read data input from PHY                                                                                                                           |
| dfi_rddata_p1         | (DFI_DATA_BITS/2)   | Read data input from PHY                                                                                                                           |
| dfi_rddata_dbi_p0     | (DFI_DATA_SLICES*2) | Read Data DBI. This signal is sent with dfi_rddata bus indicating DBI functionality. If not used this signal must be tied to 'b1.                  |
| dfi_rddata_dbi_p1     | (DFI_DATA_SLICES*2) | Read Data DBI. This signal is sent with dfi_rddata bus indicating DBI functionality. If not used this signal must be tied to 'b1.                  |
| dfi_rddata_valid_p0   | (DFI_DATA_SLICES)   | Indicates read data valid                                                                                                                          |
| dfi_rddata_valid_p1   | (DFI_DATA_SLICES)   | Indicates read data valid                                                                                                                          |
| dfi_rddata_cs_p0      | MEMORY_CHIP_SELECTS | Read Data Path Chip-select to PHY                                                                                                                  |
| dfi_rddata_cs_p1      | MEMORY_CHIP_SELECTS | Read Data Path Chip-select to PHY                                                                                                                  |
| dfi_ctrlupd_req       | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_ctrlupd_ack       | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_phyupd_req        | 1                   | DFI PHY-initiated update request                                                                                                                   |
| dfi_phyupd_ack        | 1                   | DFI PHY-initiated update acknowledge                                                                                                               |
| dfi_phyupd_type       | 2                   | DFI PHY-initiated update type                                                                                                                      |
| dfi_data_byte_disable | (DFI_DATA_BYTES/2)  | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_dram_clk_disable  | MEMORY_CHIP_SELECTS | DRAM clock disable to PHY                                                                                                                          |
| dfi_init_start        | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_init_complete     | 1                   | Indicates PHY initialization complete                                                                                                              |
| dfi_alert_n_p0        | 1                   | This signal is part of DFI 4.0, see JEDEC specification for details.                                                                               |
| dfi_alert_n_p1        | 1                   | This signal is part of DFI 4.0, see JEDEC specification for details.                                                                               |
| dfi_frequency         | 5                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_geardown_en       | 1                   | This signal is part of DFI 4.0 Geardown Interface.                                                                                                 |
| dfi_err               | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_err_info          | 4                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_disconnect_error  | 1                   | Provides Disconnect type if a disconnect occurs on training, update, or PHY-master interface. This signal is part of DFI 4.0 Disconnect Interface. |
| dfi_phymstr_req       | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_phymstr_cs_state  | MEMORY_CHIP_SELECTS | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_phymstr_state_sel | 1                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |
| dfi_phymstr_type      | 2                   | This signal is part of DFI 4.0, see DFI specification for details.                                                                                 |

# Table A-5 DMC DFI Interface list (continued)

| Name                 | Width                               | Description                                                                   |
|----------------------|-------------------------------------|-------------------------------------------------------------------------------|
| dfi_phymstr_ack      | 1                                   | This signal is part of DFI 4.0, see DFI specification for details.            |
| dfi_phylvl_req_cs_n  | MEMORY_CHIP_SELECTS                 | This signal is part of DFI 3.1, see DFI specification for details.            |
| dfi_phylvl_ack_cs_n  | MEMORY_CHIP_SELECTS                 | This signal is part of DFI 3.1, see DFI specification for details.            |
| dfi_rdlvl_req        | DFI_DATA_SLICES                     | DFI read data eye training request                                            |
| dfi_rdlvl_cs         | MEMORY_CHIP_SELECTS                 | DFI read data eye training request target chip-select                         |
| dfi_rdlvl_en         | DFI_DATA_SLICES                     | DFI read data eye training enable                                             |
| dfi_rdlvl_resp       | (DFI_DATA_SLICES*2)                 | DFI read data eye training response                                           |
| dfi_rdlvl_done       | DFI_DATA_SLICES                     | DFI Read data eye training done                                               |
| dfi_rdlvl_gate_req   | DFI_DATA_SLICES                     | DFI read gate training request                                                |
| dfi_rdlvl_gate_cs    | MEMORY_CHIP_SELECTS                 | DFI read gate training request target chip-select                             |
| dfi_rdlvl_gate_en    | DFI_DATA_SLICES                     | DFI read gate training enable                                                 |
| dfi_wrlvl_req        | DFI_DATA_SLICES                     | DFI write leveling training request                                           |
| dfi_wrlvl_cs         | MEMORY_CHIP_SELECTS                 | DFI write leveling training request target chip-select                        |
| dfi_wrlvl_en         | DFI_DATA_SLICES                     | DFI write leveling training enable                                            |
| dfi_wrlvl_strobe_p0  | DFI_DATA_SLICES                     | DFI write leveling training strobe                                            |
| dfi_wrlvl_strobe_p1  | DFI_DATA_SLICES                     | DFI write leveling training strobe                                            |
| dfi_wrlvl_resp       | DFI_DATA_SLICES                     | DFI write leveling training response                                          |
| dfi_wdqlvl_req       | DFI_DATA_SLICES                     | DFI Write-DQ leveling training request                                        |
| dfi_wdqlvl_cs        | MEMORY_CHIP_SELECTS                 | DFI Write-DQ leveling training request target chip-select                     |
| dfi_wdqlvl_en        | DFI_DATA_SLICES                     | DFI Write-DQ leveling training enable                                         |
| dfi_wdqlvl_result    | DFI_DATA_SLICES                     | DFI Write-DQ leveling training result                                         |
| dfi_wdqlvl_done      | DFI_DATA_SLICES                     | DFI Write-DQ leveling training done                                           |
| dfi_wdqlvl_resp      | (DFI_DATA_SLICES*2)                 | DFI Write-DQ leveling training response                                       |
| dfi_lvl_pattern      | 4                                   | This signal is part of DFI 4.0, see DFI specification for details.            |
| dfi_lvl_periodic     | 1                                   | This signal is part of DFI 4.0, see DFI specification for details.            |
| dfi_db_train_en      | DFI_DATA_SLICES                     | Enable for DB-DRAM Training. This signal is part of DFI 4.0 DB-DRAM Training. |
| dfi_db_train_resp_w0 | (DFI_DATA_SLICES*DFI_SLICE_WIDTH/4) | Response data for DB-DRAM Training. This signal is part of DFI 4.0.           |
| dfi_db_train_resp_w1 | (DFI_DATA_SLICES*DFI_SLICE_WIDTH/4) | Response data for DB-DRAM Training. This signal is part of DFI 4.0.           |
| dfi_lp_ctrl_req      | 1                                   | DFI command low-power request                                                 |
| dfi_lp_data_req      | 1                                   | DFI data low-power request                                                    |
| dfi_lp_wakeup        | 4                                   | DFI command low-power PHY wakeup allowance                                    |
| dfi_lp_ack           | 1                                   | DFI command low-power acknowledge                                             |

The following table shows the Q-Channel Interface for DMC bus list of the DMC.

Table A-6 DMC Q-Channel Interface for DMC list

| Name     | Width | Description                                                                                                                                                                             |
|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| qreqn    | 1     | Request from the external clock controller to prepare to stop the clock                                                                                                                 |
| qacceptn | 1     | Positive acknowledgement after receiving QREQn assertion indicating that the DMC has completed preparation to stop the clocks and that the external clock controller can stop the clock |
| qdeny    | 1     | Negative acknowledgement after receiving QREQn assertion indicating that the DMC has refused the request from the external clock controller to prepare to stop the clock                |
| qactive  | 1     | Indication that the DMC is active                                                                                                                                                       |

The following table shows the Q-Channel Interface for APB interface bus list of the DMC.

Table A-7 DMC Q-Channel Interface for APB interface list

| Name         | Width | Description                                                                                                                                                                                       |
|--------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| qreqn_apb    | 1     | Request from the external clock controller to prepare to stop the clock                                                                                                                           |
| qacceptn_apb | 1     | Positive acknowledgement after receiving QREQn assertion indicating that the APB interface has completed preparation to stop the clocks and that the external clock controller can stop the clock |
| qdeny_apb    | 1     | Negative acknowledgement after receiving QREQn assertion indicating that the APB interface has refused the request from the external clock controller to prepare to stop the clock                |
| qactive_apb  | 1     | Indication that the APB interface is active                                                                                                                                                       |

The following table shows the Clock Frequency Change Interface bus list of the DMC.

Table A-8 DMC Clock Frequency Change Interface list

| Name               | Width | Description                                                                                 |
|--------------------|-------|---------------------------------------------------------------------------------------------|
| cc_frequency       | 5     | Used to indicate new frequency as part of frequency change protocol                         |
| cc_freq_change_req | 1     | Signals to an external clock control that the clock frequency can be updated                |
| cc_freq_change_ack | 1     | Signals to the DMC from an external clock control that the clock frequency has been updated |

The following table shows the Clock Frequency Change Interface bus list of the DMC.

Table A-9 DMC Clock Frequency Change Interface list

| Name                | Width | Description                                                                                 |
|---------------------|-------|---------------------------------------------------------------------------------------------|
| dfi_frequency       | 5     | Used to indicate new frequency as part of frequency change protocol                         |
| dfi_freq_change_req | 1     | Signals to an external clock control that the clock frequency can be updated                |
| dfi_freq_change_ack | 1     | Signals to the DMC from an external clock control that the clock frequency has been updated |

The following table shows the Abort Interface bus list of the DMC.

# Table A-10 DMC Abort Interface list

| Name           | Width | Description                                                                                           |
|----------------|-------|-------------------------------------------------------------------------------------------------------|
| abort_req      | 1     | An input to abort retries in the face of DFI link errors.                                             |
| abort_err_type | 1     | Abort Error Type as a payload to abort_req.                                                           |
| abort_ack      | 1     | An output to acknowledge that the DMC has completed outstanding transactions as a result of an abort. |

The following table shows the Memory BIST interface bus list of the DMC.

Table A-11 DMC Memory BIST interface list

| Name Width             |   | Description              |  |
|------------------------|---|--------------------------|--|
| mbistresetn            | 1 | MBIST reset. Active low. |  |
| mbistreq               | 1 | MBIST request            |  |
| mbistack               | 1 | MBIST acknowledge        |  |
| mbistwriteen           | 1 | MBIST write enable       |  |
| mbistreaden 1          |   | MBIST read enable        |  |
| mbistaddr MAX_TID_BITS |   | MBIST address            |  |
| mbistarray 4           |   | MBIST array selection    |  |
| mbistcfg 1             |   | MBIST Configuration      |  |
| mbistindata 154        |   | MBIST write data         |  |
| mbistoutdata 154       |   | MBIST read data          |  |

The following table shows the DFT interface bus list of the DMC.

Table A-12 DMC DFT interface list

| Name          | Width | Description                    |
|---------------|-------|--------------------------------|
| DFTCLKCGEN    | 1     | DFT clock gate override        |
| DFTRSTDISABLE | 2     | DFT reset synchronizer disable |
| DFTRAMHOLD    | 1     | DFT on-chip RAM hold           |
| DFTMCPHOLD    | 1     | DFT multicycle path hold       |

The following table shows the user-defined inputs bus list of the DMC.

Table A-13 DMC user-defined inputs list

| Name        | Width | Description         |
|-------------|-------|---------------------|
| user_status | 32    | User-defined inputs |

The following table shows the user-defined outputs bus list of the DMC.

Table A-14 DMC user-defined outputs list

| Name         | Width | Description          |
|--------------|-------|----------------------|
| user_config0 | 32    | User-defined outputs |

The following table shows the user-defined outputs bus list of the DMC.

Table A-15 DMC user-defined outputs list

| Name         | Width | Description          |
|--------------|-------|----------------------|
| user_config1 | 32    | User-defined outputs |

The following table shows the user-defined outputs bus list of the DMC.

Table A-16 DMC user-defined outputs list

| Na  | me         | Width | Description          |
|-----|------------|-------|----------------------|
| use | er_config2 | 32    | User-defined outputs |

The following table shows the user-defined outputs bus list of the DMC.

Table A-17 DMC user-defined outputs list

| Name         | Width | Description          |
|--------------|-------|----------------------|
| user_config3 | 32    | User-defined outputs |

The following table shows the Direct command event trigger inputs bus list of the DMC.

Table A-18 DMC Direct command event trigger inputs list

| Name                | Width | Description                         |
|---------------------|-------|-------------------------------------|
| direct_cmd_event_in | 4     | Direct command event trigger inputs |

The following table shows the Direct command event triggered outputs bus list of the DMC.

Table A-19 DMC Direct command event triggered outputs list

| Name                 | Width | Description                            |
|----------------------|-------|----------------------------------------|
| direct_cmd_event_out | 4     | Direct command event triggered outputs |

The following table shows the memory\_type bus list of the DMC.

Table A-20 DMC memory\_type list

| Name        | Width | Description                                                           |
|-------------|-------|-----------------------------------------------------------------------|
| memory_type | 3     | An external output of the value of the memory_type register bitfield. |

The following table shows the Tie-off value to set the value of CMOD in the periph\_id\_3 bitfield bus list of the DMC.

Table A-21 DMC Tie-off value to set the value of CMOD in the periph\_id\_3 bitfield list

| Name             | Width | Description                                                        |  |
|------------------|-------|--------------------------------------------------------------------|--|
| user_periph_id_3 | 8     | Tie-off value to set the value of CMOD in the periph_id_3 bitfield |  |

The following table shows the Tie-off value for reset of register bitfield t\_rddata\_en\_diff bus list of the DMC.

Table A-22 DMC Tie-off value for reset of register bitfield t\_rddata\_en\_diff list

| Name                     | Width | Description                                                   |
|--------------------------|-------|---------------------------------------------------------------|
| t_rddata_en_diff_tie_off | 6     | Tie-off value for reset of register bitfield t_rddata_en_diff |

The following table shows the Tie-off value for reset of register bitfield t phyrdcslat bus list of the DMC.

Table A-23 DMC Tie-off value for reset of register bitfield t\_phyrdcslat list

| Name                 | Width | Description                                               |
|----------------------|-------|-----------------------------------------------------------|
| t_phyrdcslat_tie_off | 5     | Tie-off value for reset of register bitfield t_phyrdcslat |

The following table shows the Tie-off value for reset of register bitfield t phyrdlat bus list of the DMC.

Table A-24 DMC Tie-off value for reset of register bitfield t\_phyrdlat list

| Name               | Width | Description                                             |
|--------------------|-------|---------------------------------------------------------|
| t_phyrdlat_tie_off | 7     | Tie-off value for reset of register bitfield t_phyrdlat |

The following table shows the Tie-off value for reset of register bitfield t\_phywrlat\_diff bus list of the DMC.

Table A-25 DMC Tie-off value for reset of register bitfield t\_phywrlat\_diff list

| Name                    | Width | Description                                                  |
|-------------------------|-------|--------------------------------------------------------------|
| t_phywrlat_diff_tie_off | 5     | Tie-off value for reset of register bitfield t_phywrlat_diff |

The following table shows the Tie-off value for reset of register bitfield t\_phywrcslat bus list of the DMC.

Table A-26 DMC Tie-off value for reset of register bitfield t\_phywrcslat list

| Name                 | Width | Description                                               |
|----------------------|-------|-----------------------------------------------------------|
| t_phywrcslat_tie_off | 5     | Tie-off value for reset of register bitfield t_phywrcslat |

The following table shows the Tie-off value for reset of register bitfield t\_phywrdata bus list of the DMC.

Table A-27 DMC Tie-off value for reset of register bitfield t\_phywrdata list

| Name                | Width | Description                                              |
|---------------------|-------|----------------------------------------------------------|
| t_phywrdata_tie_off | 1     | Tie-off value for reset of register bitfield t_phywrdata |

The following table shows the Tie-off value for reset of register bitfield refresh\_dur\_rdlvl bus list of the DMC.

Table A-28 DMC Tie-off value for reset of register bitfield refresh\_dur\_rdlvl list

| Name                      | Width | Description                                                    |
|---------------------------|-------|----------------------------------------------------------------|
| refresh_dur_rdlvl_tie_off | 1     | Tie-off value for reset of register bitfield refresh_dur_rdlvl |

The following table shows the Tie-off value for reset of register bitfield t\_rdlvl\_en bus list of the DMC.

Table A-29 DMC Tie-off value for reset of register bitfield t\_rdlvl\_en list

| Name               | Width | Description                                             |
|--------------------|-------|---------------------------------------------------------|
| t_rdlvl_en_tie_off | 6     | Tie-off value for reset of register bitfield t_rdlvl_en |

The following table shows the Tie-off value for reset of register bitfield t rdlvl rr bus list of the DMC.

Table A-30 DMC Tie-off value for reset of register bitfield t\_rdlvl\_rr list

| Name               | Width | Description                                             |
|--------------------|-------|---------------------------------------------------------|
| t_rdlvl_rr_tie_off | 10    | Tie-off value for reset of register bitfield t_rdlvl_rr |

The following table shows the Tie-off value for reset of register bitfield refresh\_dur\_wrlvl bus list of the DMC.

Table A-31 DMC Tie-off value for reset of register bitfield refresh\_dur\_wrlvl list

| Name                      | Width | Description                                                    |
|---------------------------|-------|----------------------------------------------------------------|
| refresh_dur_wrlvl_tie_off | 1     | Tie-off value for reset of register bitfield refresh_dur_wrlvl |

The following table shows the Tie-off value for reset of register bitfield t wrlvl en bus list of the DMC.

Table A-32 DMC Tie-off value for reset of register bitfield t\_wrlvl\_en list

| Name               | Width | Description                                             |
|--------------------|-------|---------------------------------------------------------|
| t_wrlvl_en_tie_off | 6     | Tie-off value for reset of register bitfield t_wrlvl_en |

The following table shows the Tie-off value for reset of register bitfield t wrlvl ww bus list of the DMC.

Table A-33 DMC Tie-off value for reset of register bitfield t\_wrlvl\_ww list

| Name               | Width | Description                                               |
|--------------------|-------|-----------------------------------------------------------|
| t_wrlvl_ww_tie_off | 10    | Tie-off value for reset of register bitfield $t_wrlvl_ww$ |

The following table shows the Tie-off value for reset of register bitfield refresh\_dur\_wrlvl bus list of the DMC.

Table A-34 DMC Tie-off value for reset of register bitfield refresh\_dur\_wrlvl list

| Name                       | Width | Description                                                    |
|----------------------------|-------|----------------------------------------------------------------|
| refresh_dur_wdqlvl_tie_off | 1     | Tie-off value for reset of register bitfield refresh_dur_wrlvl |

The following table shows the Tie-off value for reset of register bitfield t\_wdqlvl\_ww bus list of the DMC.

Table A-35 DMC Tie-off value for reset of register bitfield t\_wdqlvl\_ww list

| Name                | Width | Description                                              |
|---------------------|-------|----------------------------------------------------------|
| t_wdqlvl_ww_tie_off | 10    | Tie-off value for reset of register bitfield t_wdqlvl_ww |

The following table shows the Tie-off value for reset of register bitfield t\_wdqlvl\_rw bus list of the DMC.

Table A-36 DMC Tie-off value for reset of register bitfield t\_wdqlvl\_rw list

| Name  |                | Width | Description                                              |  |
|-------|----------------|-------|----------------------------------------------------------|--|
| t_wdq | lvl_rw_tie_off | 10    | Tie-off value for reset of register bitfield t_wdqlvl_rw |  |

The following table shows the Tie-off value for reset of register bitfield t\_wdqlvl\_en bus list of the DMC.

Table A-37 DMC Tie-off value for reset of register bitfield t\_wdqlvl\_en list

| Name                | Width | Description                                              |  |
|---------------------|-------|----------------------------------------------------------|--|
| t_wdqlvl_en_tie_off | 6     | Tie-off value for reset of register bitfield t_wdqlvl_en |  |

The following table shows the Tie-off value for reset of register bitfield refresh\_dur\_phymstr bus list of the DMC.

Table A-38 DMC Tie-off value for reset of register bitfield refresh dur phymstr list

| Name                        | Width | Description                                                      |
|-----------------------------|-------|------------------------------------------------------------------|
| refresh_dur_phymstr_tie_off | 1     | Tie-off value for reset of register bitfield refresh_dur_phymstr |

The following table shows the Tie-off value for reset of register bitfield t\_db\_train\_resp bus list of the DMC.

Table A-39 DMC Tie-off value for reset of register bitfield t\_db\_train\_resp list

| Name                    | Width | Description                                                  |  |
|-------------------------|-------|--------------------------------------------------------------|--|
| t_db_train_resp_tie_off | 7     | Tie-off value for reset of register bitfield t_db_train_resp |  |

The following table shows the Tie-off value for reset of register bitfield t lpresp bus list of the DMC.

Table A-40 DMC Tie-off value for reset of register bitfield t\_lpresp list

| Name             | Width | Description                                           |  |
|------------------|-------|-------------------------------------------------------|--|
| t_lpresp_tie_off | 6     | Tie-off value for reset of register bitfield t_lpresp |  |

The following table shows the Tie-off value for reset of register bitfield user\_config0 bus list of the DMC.

Table A-41 DMC Tie-off value for reset of register bitfield user\_config0 list

| Name                 | Width | Description                                               |  |
|----------------------|-------|-----------------------------------------------------------|--|
| user_config0_tie_off | 32    | Tie-off value for reset of register bitfield user_config0 |  |

The following table shows the Tie-off value for reset of register bitfield user\_config1 bus list of the DMC.

Table A-42 DMC Tie-off value for reset of register bitfield user\_config1 list

| Name                 | Width | Description                                               |  |
|----------------------|-------|-----------------------------------------------------------|--|
| user_config1_tie_off | 32    | Tie-off value for reset of register bitfield user_config1 |  |

The following table shows the Tie-off value for reset of register bitfield user\_config2 bus list of the DMC.

Table A-43 DMC Tie-off value for reset of register bitfield user\_config2 list

| Name                 | Width | Description                                               |  |
|----------------------|-------|-----------------------------------------------------------|--|
| user_config2_tie_off | 32    | Tie-off value for reset of register bitfield user_config2 |  |

The following table shows the Tie-off value for reset of register bitfield user\_config3 bus list of the DMC.

Table A-44 DMC Tie-off value for reset of register bitfield user\_config3 list

| Name                 | Width | Description                                               |  |
|----------------------|-------|-----------------------------------------------------------|--|
| user_config3_tie_off | 32    | Tie-off value for reset of register bitfield user_config3 |  |

The following table shows the Tie-off value to set the physical node ID of the DMC bus list of the DMC.

Table A-45 DMC Tie-off value to set the physical node ID of the DMC list

| Name      | Width                    | Description                                          |
|-----------|--------------------------|------------------------------------------------------|
| system_id | CHI_RSP_FLIT_SRCID_WIDTH | Tie-off value to set the physical node ID of the DMC |

The following table shows the Tie off value to specify the concatenated physical node IDs of up to SYSTEM\_REQUESTORS Home Nodes that are permitted to access the DMC. SYSTEM\_REQUESTORS is 8 when configured as DMC\_CHIB==0, and is 32 when configured as DMC\_CHIB==1. Bus list of the DMC.

Table A-46 DMC Tie off value to specify the concatenated physical node IDs list

| Name         | Width | Description                                                                                                        |
|--------------|-------|--------------------------------------------------------------------------------------------------------------------|
| home_node_id |       | Tie off value to specify the concatenated physical node IDs of the requestors that are permitted to access the DMC |

The following table shows the Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_rdlvl\_req is occurring bus list of the DMC.

Table A-47 DMC Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_rdlvl\_req is occurring list

| Name               | Width | Description                                                                           |
|--------------------|-------|---------------------------------------------------------------------------------------|
| dfi_rdlvl_periodic | 1     | Tie-off value to set the value for dfi_lvl_periodic when a dfi_rdlvl_req is occurring |

The following table shows the Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_rdlvl\_gate\_req is occurring bus list of the DMC.

Table A-48 DMC Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_rdlvl\_gate\_req is occurring list

| Name                    | Width | Description                                                                                |
|-------------------------|-------|--------------------------------------------------------------------------------------------|
| dfi_rdlvl_gate_periodic | 1     | Tie-off value to set the value for dfi_lvl_periodic when a dfi_rdlvl_gate_req is occurring |

The following table shows the Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_wrlvl\_req is occurring bus list of the DMC.

Table A-49 DMC Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_wrlvl\_req is occurring list

| Name               | Width | Description                                                                           |
|--------------------|-------|---------------------------------------------------------------------------------------|
| dfi_wrlvl_periodic | 1     | Tie-off value to set the value for dfi_lvl_periodic when a dfi_wrlvl_req is occurring |

The following table shows the Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_wdqlvl\_req is occurring bus list of the DMC.

Table A-50 DMC Tie-off value to set the value for dfi\_lvl\_periodic when a dfi\_wdqlvl\_req is occurring list

| Name                | Width | Description                                                                            |
|---------------------|-------|----------------------------------------------------------------------------------------|
| dfi_wdqlvl_periodic | 1     | Tie-off value to set the value for dfi_lvl_periodic when a dfi_wdqlvl_req is occurring |

The following table shows the interrupt signal list of the DMC.

Table A-51 DMC interrupts list

| Name                             | Width | Description                                                                                                                                                                                                                         |
|----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| er_int                           | 1     | The DMC has detected an uncorrectable error or previously poisoned data that cannot be deferred                                                                                                                                     |
| cfh_int                          | 1     | The number of correctable errors detected by the DMC has overflowed an error counter                                                                                                                                                |
| fh_int                           | 1     | The DMC has detected a new (non-poisoned) data failure that cannot be corrected, but might be able to be deferred                                                                                                                   |
| failed_access_int                | 1     | The DMC has detected a system request that has failed a permissions check                                                                                                                                                           |
| failed_prog_int                  | 1     | The DMC has detected a programming request that is not permitted                                                                                                                                                                    |
| link_err_int                     | 1     | The DRAM interface has suffered from a link failure and a recovery attempt has begun                                                                                                                                                |
| temperature_event_int            | 1     | The DMC has detected a temperature event signaled by the DRAM, either directly, or if a temperature delta has been observed through automated polling of the temperature sensor                                                     |
| arch_fsm_int                     | 1     | The DMC has detected a change in the architectural state                                                                                                                                                                            |
| scrub_engine0_complete_int       | 1     | The DMC scrub engine 0 has completed a scrub                                                                                                                                                                                        |
| scrub_engine1_complete_int       | 1     | The DMC scrub engine 1 has completed a scrub                                                                                                                                                                                        |
| scrub_engine_behind_schedule_int | 1     | A DMC scrub engine is behind schedule                                                                                                                                                                                               |
| phy_request_int                  | 1     | The DMC has detected a PHY request                                                                                                                                                                                                  |
| combined_int                     | 1     | A combined interrupt that is the logical OR of the other interrupts                                                                                                                                                                 |
| failed_access_oflow              | 1     | The DMC has detected a system request that has failed a permissions check and a previously detected assertion was not cleared                                                                                                       |
| failed_prog_oflow                | 1     | The DMC has detected a programming request that is not permitted and a previously detected assertion was not cleared                                                                                                                |
| link_err_oflow                   | 1     | The DRAM interface has suffered from a link failure and a recovery attempt has begun and a previously detected assertion was not cleared                                                                                            |
| temperature_event_oflow          | 1     | The DMC has detected a temperature event signaled by the DRAM, either directly, or if a temperature delta has been observed through automated polling of the temperature sensor and a previously detected assertion was not cleared |

# Table A-51 DMC interrupts list (continued)

| Name                               | Width | Description                                                                                                  |
|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------|
| arch_fsm_oflow                     | 1     | The DMC has detected a change in the architectural state and a previously detected assertion was not cleared |
| scrub_engine0_complete_oflow       | 1     | The DMC scrub engine 0 has completed a scrub and a previously detected assertion was not cleared             |
| scrub_engine1_complete_oflow       | 1     | The DMC scrub engine 1 has completed a scrub and a previously detected assertion was not cleared             |
| scrub_engine_behind_schedule_oflow | 1     | A DMC scrub engine is behind schedule and a previously detected assertion was not cleared                    |
| phy_request_oflow                  | 1     | The DMC has detected a PHY request and a previously detected assertion was not cleared                       |
| combined_oflow                     | 1     | A combined interrupt that is the logical OR of the other interrupt overflows.                                |
| pmu_counter_oflow                  | 1     | An interrupt that indicates at least one PMU counter has overflowed                                          |

# Appendix B **Revisions**

This appendix describes the technical changes between released issues of this book.

It contains the following section:

• *B.1 Revisions* on page Appx-B-224.

# **B.1** Revisions

This appendix describes the technical changes between released issues of this book.

Table B-1 Issue 0000-00

| Change        | Location | Affects        |
|---------------|----------|----------------|
| First release | -        | All revisions. |

Table B-2 Differences between issue 0000-00 and issue 0000-01

| Change                | Location | Affects        |
|-----------------------|----------|----------------|
| No technical changes. | -        | All revisions. |

Table B-3 Differences between issue 0000-01 and issue 0000-02

| Change                | Location | Affects        |
|-----------------------|----------|----------------|
| No technical changes. | -        | All revisions. |

Table B-4 Differences between issue 0000-02 and issue 0100-00

| Change                                        | Location                                                                                                                        | Affects |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------|
| Updated Configurable options.                 | 1.5 Configurable options on page 1-16                                                                                           | r1p0.   |
| Product revisions have been updated for r1p0. | 1.8 Product revisions on page 1-20                                                                                              | r1p0.   |
| References to CHI-C support have been added.  | <ul> <li>1.2 DMC-620 compliance on page 1-13</li> <li>1.3 Features on page 1-14</li> <li>1.4 Interfaces on page 1-15</li> </ul> | r1p0.   |