# PrimeCell<sub>®</sub> Generic Interrupt Controller (PL390) Cycle Model

Version 9.1.0

**User Guide** 

Non-Confidential



# PrimeCell Generic Interrupt Controller (PL390) Cycle Model User Guide

Copyright © 2017 ARM Limited. All rights reserved.

#### **Release Information**

The following changes have been made to this document.

**Change History** 

| Date          | Issue | Confidentiality  | Change          |
|---------------|-------|------------------|-----------------|
| February 2017 | A     | Non-Confidential | Restamp release |

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM Limited ("ARM"). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version shall prevail.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to ARM's customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement specifically covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms

Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. You must follow the ARM trademark usage guidelines http://www.arm.com/about/trademarks/guidelines/index.php.

Copyright © ARM Limited or its affiliates. All rights reserved. ARM Limited. Company 02557590 registered in England. 110 Fulbourn Road, Cambridge, England CB1 9NJ.

In this document, where the term ARM is used to refer to the company it means "ARM or any of its subsidiaries as appropriate".

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### Web Address

http://www.arm.com

# Contents

# Chapter 1. Using the Cycle Model in SoC Designer

| PL390 Generic Interrupt Controller Cycle Model Functionality | Ĺ |
|--------------------------------------------------------------|---|
| Fully Functional and Accurate Features                       | 2 |
| Features Additional to the Hardware                          | ) |
| Unsupported Hardware Features                                | 2 |
| Adding and Configuring the SoC Designer Component            | 3 |
| SoC Designer Component Files                                 | 3 |
| Adding the Cycle Model to the Component Library              | ļ |
| Adding the Component to the SoC Designer Canvas              | ļ |
| Available Component ESL Ports                                | 5 |
| Setting Component Parameters                                 | 7 |
| Debug Features                                               | Į |
| Register Information                                         |   |
| Available Profiling Data                                     | ļ |

# **Preface**

A Cycle Model component is a library developed from ARM intellectual property (IP) that is generated through Cycle Model Studio<sup>TM</sup>. The Cycle Model then can be used within a virtual platform tool, for example, SoC Designer.

#### **About This Guide**

This guide provides all the information needed to configure and use the Cycle Model in SoC Designer.

#### **Audience**

This guide is intended for experienced hardware and software developers who create components for use with SoC Designer. You should be familiar with the following products and technology:

- SoC Designer
- Hardware design verification
- Verilog or SystemVerilog programming language

#### **Conventions**

This guide uses the following conventions:

| Convention        | Description                                                                                        | Example                                                                                  |
|-------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| courier           | Commands, functions, variables, routines, and code examples that are set apart from ordinary text. | <pre>sparseMem_t SparseMemCreate- New();</pre>                                           |
| italic            | New or unusual words or phrases appearing for the first time.                                      | Transactors provide the entry and exit points for data                                   |
| bold              | Action that the user performs.                                                                     | Click <b>Close</b> to close the dialog.                                                  |
| <text></text>     | Values that you fill in, or that the system automatically supplies.                                | <pre><place <="" <<="" place="" td=""></place></pre>                                     |
| [ text ]          | Square brackets [ ] indicate optional text.                                                        | <pre>\$CARBON_HOME/bin/modelstudio [ <filename> ]</filename></pre>                       |
| [ text1   text2 ] | The vertical bar   indicates "OR," meaning that you can supply text1 or text 2.                    | <pre>\$CARBON_HOME/bin/modelstudio [<name>.symtab.db   <name>.ccfg ]</name></name></pre> |

Also note the following references:

- References to C code implicitly apply to C++ as well.
- File names ending in .cc, .cpp, or .cxx indicate a C++ source file.

#### **Further reading**

This section lists related publications. The following publications provide information that relate directly to SoC Designer:

- SoC Designer Installation Guide
- SoC Designer User Guide
- SoC Designer Standard Component Library Reference Manual

The following publications provide reference information about ARM® products:

- AMBA 3 AHB-Lite Overview
- AMBA Specification (Rev 2.0)
- AMBA AHB Transaction Level Modeling Specification
- Architecture Reference Manual

See <a href="http://infocenter.arm.com/help/index.jsp">http://infocenter.arm.com/help/index.jsp</a> for access to ARM documentation.

The following publications provide additional information on simulation:

- IEEE 1666<sup>TM</sup> SystemC Language Reference Manual, (IEEE Standards Association)
- SPIRIT User Guide, Revision 1.2, SPIRIT Consortium.

#### Glossary

**AMBA** Advanced Microcontroller Bus Architecture. The ARM open standard on-chip bus specification that describes a strategy for the interconnection and management of functional blocks that make up a System-on-Chip (SoC). **AHB** Advanced High-performance Bus. A bus protocol with a fixed pipeline between address/control and data phases. It only supports a subset of the functionality provided by the AMBA AXI protocol. **APB** Advanced Peripheral Bus. A simpler bus protocol than AXI and AHB. It is designed for use with ancillary or general-purpose peripherals such as timers, interrupt controllers, UARTs, and I/O ports. **AXI** Advanced eXtensible Interface. A bus protocol that is targeted at high performance, high clock frequency system designs and includes a number of features that make it very suitable for high speed sub-micron interconnect. A software object created by the Cycle Model Studio (or Cycle Model Com-Cycle Model piler) from an RTL design. The Cycle Model contains a cycle- and registeraccurate model of the hardware design. Cycle Model Graphical tool for generating, validating, and executing hardware-accurate Studio software models. It creates a Cycle Model, and it also takes a Cycle Model as input and generates a component that can be used in SoC Designer, Platform Architect, or Accellera SystemC for simulation. **CASI** ESL API Simulation Interface, is based on the SystemC communication library and manages the interconnection of components and communication between components. **CADI** ESL API Debug Interface, enables reading and writing memory and register values and also provides the interface to external debuggers. **CAPI** ESL API Profiling Interface, enables collecting historical data from a component and displaying the results in various formats. Component Building blocks used to create simulated systems. Components are connected together with unidirectional transaction-level or signal-level connections. **ESL** Electronic System Level. A type of design and verification methodology that models the behavior of an entire system using a high-level language such as C or C++. **HDL** Hardware Description Language. A language for formal description of electronic circuits, for example, Verilog. RTL Register Transfer Level. A high-level hardware description language (HDL) for defining digital circuits. SoC Designer High-performance, cycle accurate simulation framework which is targeted at System-on-a-Chip hardware and software debug as well as architectural exploration. SystemC SystemC is a single, unified design and verification language that enables verification at the system level, independent of any detailed hardware and software implementation, as well as enabling co-verification with RTL design. Transactor Transaction adaptors. You add transactors to your component to connect your

form.

component directly to transaction level interface ports for your particular plat-

# Chapter 1

1

# Using the Cycle Model in SoC Designer

This chapter describes the functionality of the Cycle Model, and how to use it in SoC Designer. It contains the following sections:

- PL390 Generic Interrupt Controller Cycle Model Functionality
- Adding and Configuring the SoC Designer Component
- Available Component ESL Ports
- Setting Component Parameters
- Debug Features
- Available Profiling Data

# 1.1 PL390 Generic Interrupt Controller Cycle Model Functionality

The GIC is an Advanced Microcontroller Bus Architecture (AMBA) and ARM Architecture compliant System-on-Chip (SoC) peripheral. It is a high-performance, area-optimized interrupt controller with on-chip AMBA bus interfaces that, depending on the configuration, conform to the AMBA Advanced eXtensible Interface (AXI) protocol or the AMBA AHB-Lite protocol.

You can configure the GIC to provide the optimum features, performance, and gate count required for your intended application. The main product configurations are:

- *GIC with AHB-Lite interfaces*. This configuration implements the AHBv2-Lite protocol and contains a single CPU Interface.
- *GIC with AXI interfaces*. This configuration implements the AXIv2 protocol, supports the Security Extensions, and contains up to eight CPU Interfaces.

This section provides a summary of the functionality of the Cycle Model compared to that of the hardware, and the performance and accuracy of the Cycle Model. For details of the functionality of the hardware that the Cycle Model represents, refer to the *ARM PrimeCell Generic Interrupt Controller (PL390) Technical Reference Manual*.

- Fully Functional and Accurate Features
- Features Additional to the Hardware
- Unsupported Hardware Features

## 1.1.1 Fully Functional and Accurate Features

The following features of the PL390 Generic Interrupt Controller hardware are fully implemented in the PL390 Generic Interrupt Controller Cycle Model:

- Support for three interrupt types:
  - Software Generated Interrupt (SGI)
  - Private Peripheral Interrupt (PPI)
  - Shared Peripheral Interrupt (SPI)
- Programmable interrupts that enable you to set the:
  - security state for an interrupt
  - priority level of an interrupt
  - enabling or disabling of an interrupt
  - processors that receive an interrupt
- Enhanced security features, when the GIC is configured to support the Security Extensions

#### 1.1.2 Features Additional to the Hardware

The following features that are implemented in the GIC PL390 Cycle Model do not exist in the PL390 hardware. These features have been added to the Cycle Model for enhanced usability.

- The component supports positive and negative level *irq* and *fiq* signal. This is configurable using the *negLogic* component parameter (see the tables in the section "Setting Component Parameters" on page 1-7). By default, all the *irq/fiq* inputs and outputs are active-HIGH.
- The *match\_x* and *enable\_x* component parameters have been added to set the values of the corresponding ports: where x is either c (CPU interface) or d (Distributor).

# 1.1.3 Unsupported Hardware Features

The following hardware features have not been implemented in the Cycle Model:

- The following registers are not available:
  - Distributor Configuration registers: ppi\_enable\_if (clear), spi\_enable (clear), spi\_pending (clear), sgi\_pending\_if (clear), ppi\_pending\_if (clear), spi\_config, and sgi\_control. For the registers with (clear), use the corresponding versions of those registers (for example, sgi\_pending\_if) to set and to clear the register.

- The following registers are not available to be read / written via debug transactions for example, in the SoC Designer Registers window, or by accessing them directly from RealView Debugger:
  - Control registers: int ack, eoi, run priority, and hi pending.
  - The Integration Test registers.

The functionality of these registers, however, does exist and can be accessed by software running on the virtual platform.

• AXI and AHB-Lite debug read/write to registers is not supported.

# 1.2 Adding and Configuring the SoC Designer Component

The following topics briefly describe how to use the component. See the SoC Designer User Guide for more information.

- SoC Designer Component Files
- Adding the Cycle Model to the Component Library
- Adding the Component to the SoC Designer Canvas

## 1.2.1 SoC Designer Component Files

The component files are the final output from the Cycle Model Studio compile and are the input to SoC Designer. There are two versions of the component; an optimized *release* version for normal operation, and a *debug* version.

On Linux the *debug* version of the component is compiled without optimizations and includes debug symbols for use with gdb. The *release* version is compiled without debug information and is optimized for performance.

On Windows the *debug* version of the component is compiled referencing the debug runtime libraries, so it can be linked with the debug version of SoC Designer. The *release* version is compiled referencing the release runtime library. Both release and debug versions generate debug symbols for use with the Visual C++ debugger on Windows.

The provided component files are listed below:

**Table 1-1 SoC Designer Component Files** 

| Platform | File                                              | Description                         |
|----------|---------------------------------------------------|-------------------------------------|
| Linux    | maxlib.lib <model_name>.conf</model_name>         | SoC Designer configuration file     |
|          | lib <component_name>.mx.so</component_name>       | SoC Designer component runtime file |
|          | lib <component_name>.mx_DBG.so</component_name>   | SoC Designer component debug file   |
| Windows  | maxlib.lib <model_name>.windows.conf</model_name> | SoC Designer configuration file     |
|          | lib <component_name>.mx.dll</component_name>      | SoC Designer component runtime file |
|          | lib <component_name>.mx_DBG.dll</component_name>  | SoC Designer component debug file   |

Additionally, this User Guide PDF file is provided with the component.

## 1.2.2 Adding the Cycle Model to the Component Library

The compiled Cycle Model component is provided as a configuration file (.conf). To make the component available in the Component Window in SoC Designer Canvas, perform the following steps:

- 1. Launch SoC Designer Canvas.
- 2. From the *File* menu, select **Preferences**.
- 3. Click on **Component Library** in the list on the left.
- 4. Under the Additional Component Configuration Files window, click Add.
- 5. Browse to the location where the SoC Designer Cycle Model is located and select the component configuration file:
  - maxlib.lib<model name>.conf (for Linux)
  - maxlib.lib<model name>.windows.conf (for Windows)
- 6. Click OK.
- 7. To save the preferences permanently, click the **OK & Save** button.

The component is now available from the SoC Designer Component Window.

## 1.2.3 Adding the Component to the SoC Designer Canvas

Locate the component in the Component Window and drag it out to the Canvas.

# 1.3 Available Component ESL Ports

Table 1-2 describes the PL390 ESL ports that are exposed in SoC Designer when you have defined an AHB-Lite component. See the *ARM PrimeCell® Generic Interrupt Controller (PL390) Technical Reference Manual* for more information.

Each AHB-Lite or AXI signal uses a suffix to identify the interface; either **d** for Distributor or **c** for CPU interface.

**Table 1-2 AHB-Lite ESL Component Ports** 

| ESL Port      | Description                                                                                                                                                                           | Direction | Туре              |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|
| ahb_c         | AHB-Lite slave for the CPU interface.                                                                                                                                                 | Input     | Transaction slave |
| ahb_d         | AHB-Lite slave for the distributor.                                                                                                                                                   | Input     | Transaction slave |
| greset        | Reset for the GIC. This signal is active HIGH by default.                                                                                                                             | Input     | Signal slave      |
| legacy_irq_c0 | Legacy IRQ interrupt for CPU interface. Available only if legacy has been configured. Active high/low is controlled by the negLogic parameter. This signal is active HIGH by default. | Input     | Signal slave      |
| spi           | Shared peripheral interrupt inputs.                                                                                                                                                   | Input     | Signal slave      |
| clk-in        | Clock slave port.                                                                                                                                                                     | Input     | Clock slave       |
| irq_c0        | IRQ interrupt for the processor that connects to the CPU interface. Active high/low is controlled by the negLogic parameter. This signal is active HIGH by default.                   | Output    | Signal master     |

Table 1-3 describes the PL390 ESL ports that are exposed in SoC Designer when you have defined an AXI component. This configuration supports security extensions and can contain up to 8 CPU interfaces. Some other ports appear only when the GIC has been configured with certain functionality in AMBA Designer.

**Table 1-3 AXI ESL Component Ports** 

| ESL Port           | Description                                                                                                                          | Direction | Туре              |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|
| axi_c              | AXI slave for the CPU interface.                                                                                                     | Input     | Transaction slave |
| axi_d              | AXI slave for the distributor.                                                                                                       | Input     | Transaction slave |
| enable_c <n> 1</n> | Provides a mask select to access registers in a CPU interface. Available only if more than one processor has been configured.        | Input     | Signal slave      |
| enable_d <n> 1</n> | Provides a mask select to access banked registers in the Distributor. Available only if more than one processor has been configured. | Input     | Signal slave      |
| greset             | Reset for the GIC. This signal is active HIGH by default.                                                                            | Input     | Signal slave      |

**Table 1-3 AXI ESL Component Ports (continued)** 

| ESL Port               | Description                                                                                                                                                                                                                         | Direction | Туре          |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------|
| legacy_fiq_c <n> 1</n> | Legacy FIQ interrupt for CPU interface <n>. Available only if legacy and Security Extensions have been configured. Active high/low is controlled by the negLogic parameter. This signal is active HIGH by default.</n>              | Input     | Signal slave  |
| legacy_irq_c <n> 1</n> | Legacy IRQ interrupt for CPU interface <n>. Available only if legacy has been configured. Active high/low is controlled by the neg- Logic parameter. This signal is active HIGH by default.</n>                                     | Input     | Signal slave  |
| match_c <n>1</n>       | The result from the <i>enable_c</i> mask select is compared with this signal. Available only if more than one processor has been configured.                                                                                        | Input     | Signal slave  |
| match_d< <i>n</i> > 1  | The result from the <i>enable_d</i> mask select is compared with this signal. Available only if more than one processor has been configured.                                                                                        | Input     | Signal slave  |
| ppi_c< <i>n</i> > 1    | Private peripheral interrupt (PPI) inputs. Available only if more than one processor and more than one PPI have been configured.                                                                                                    | Input     | Signal slave  |
| spi                    | Shared peripheral interrupt inputs.                                                                                                                                                                                                 | Input     | Signal slave  |
| clk-in                 | Clock slave port.                                                                                                                                                                                                                   | Input     | Clock slave   |
| fiq_c <n> 1</n>        | FIQ interrupt for the processor that connects to CPU interface <n>. Available only if Security Extensions have been configured. Active high/low is controlled by the negLogic parameter. This signal is active HIGH by default.</n> | Output    | Signal master |
| irq_c< <i>n</i> > 1    | IRQ interrupt for the processor that connects to the CPU interface <n>. Active high/low is controlled by the negLogic parameter. This signal is active HIGH by default.</n>                                                         | Output    | Signal master |

<sup>1. &</sup>lt;n> represents the number of CPU interfaces, from 0 to 7.

All pins that are not listed in this table have been either tied or disconnected for performance reasons.

Note: Some ESL component port values can be set using a component parameter. This includes the enable\_c, enable\_d, match\_c, and match\_d ports. In those cases, the parameter value will be used whenever the ESL port is not connected. If the port is connected, the connection value takes precedence over the parameter value.

# 1.4 Setting Component Parameters

You can change the settings of all the component parameters in SoC Designer Canvas, and of some of the parameters in SoC Designer Simulator. To modify the Cycle Model parameters:

- 1. In the Canvas, right-click on the component and select **Edit Parameters...**. You can also double-click the component. The *Edit Parameters* dialog box appears.
- 2. In the *Parameters* window, double-click the **Value** field of the parameter that you want to modify.
- 3. If it is a text field, type a new value in the **Value** field. If a menu choice is offered, select the desired option.

The parameters that are available for an AHB-Lite version of the PL390 are described in Table 1-4. The parameters that are available for an AXI version are described in Table 1-5.

Table 1-4 PL390 AHB-Lite Component Parameters

| Parameter Name                     | Description                                                                                                                                                                                         | Allowed<br>Values | Default Value | Runtime <sup>1</sup> |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|----------------------|
| ahb_c Align Data                   | Whether halfword and byte transactions will align data to the transaction size for the ahb_c port. By default, data is not aligned.                                                                 | true, false       | false         | No                   |
| ahb_c Big Endian                   | Whether AHB data is treated as big endian for the ahb_c port. By default, data is not sent as big endian.                                                                                           | true, false       | false         | No                   |
| ahb_c Enable Debug<br>Messages     | When set to <i>true</i> , writes ahb_c debug messages onto the SoC Designer output window.                                                                                                          | true, false       | false         | Yes                  |
| ahb_c Filter<br>HREADYIN           | Whether the HREADYIN signal is filtered to prevent it from reaching the Cycle Model.                                                                                                                | true, false       | false         | No                   |
| ahb_c region size 0                | Region size of the ahb_c interface.                                                                                                                                                                 | 0 -<br>0xFFFFFFF  | 0x100000000   | No                   |
| ahb_c region size [1-5]            | Unused                                                                                                                                                                                              | 0 -<br>0xFFFFFFF  | 0x0           | No                   |
| ahb_c region start 0               | Base address of the ahb_c interface.                                                                                                                                                                | 0x0 - 0xffffffff  | 0x0           | No                   |
| ahb_c region start [1-5]           | Unused                                                                                                                                                                                              | 0x0 - 0xffffffff  | 0x0           | No                   |
| ahb_c Subtract Base<br>Address     | Whether the Base Address parameter is subtracted from the actual transaction address before being passed to the component. By default, the transaction address is passed directly to the component. | true, false       | false         | No                   |
| ahb_c Subtract Base<br>Address Dbg | Same description as for <i>ahb_c Sub-tract Base Address</i> , except this is for debug transactions.                                                                                                | true, false       | true          | No                   |

Table 1-4 PL390 AHB-Lite Component Parameters (continued)

| Parameter Name                     | Description                                                                                                                                                                                                                      | Allowed<br>Values | Default Value | Runtime <sup>1</sup> |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|----------------------|
| ahb_d Align Data                   | Whether halfword and byte transactions will align data to the transaction size for the ahb_d port. By default, data is not aligned.                                                                                              | true, false       | false         | No                   |
| ahb_d Big Endian                   | Whether AHB data is treated as big endian for the ahb_d port. By default, data is not sent as big endian.                                                                                                                        | true, false       | false         | No                   |
| ahb_d Enable Debug<br>Messages     | When set to <i>true</i> , writes ahb_d debug messages onto the SoC Designer output window.                                                                                                                                       | true, false       | false         | Yes                  |
| ahb_d Filter<br>HREADYIN           | Whether the HREADYIN signal is filtered to prevent it from reaching the Cycle Model.                                                                                                                                             | true, false       | false         | No                   |
| ahb_d region size 0                | Region size of the ahb_d interface.                                                                                                                                                                                              | 0 -<br>0xFFFFFFF  | 0x100000000   | No                   |
| ahb_d region size [1-5]            | Unused                                                                                                                                                                                                                           | 0 -<br>0xFFFFFFF  | 0x0           | No                   |
| ahb_d region start 0               | Base address of the ahb_d interface.                                                                                                                                                                                             | 0x0 - 0xffffffff  | 0x0           | No                   |
| ahb_d region start [1-5]           | Unused                                                                                                                                                                                                                           | 0x0 - 0xffffffff  | 0x0           | No                   |
| ahb_d Subtract Base<br>Address     | Whether the Base Address parameter is subtracted from the actual transaction address before being passed to the component. By default, the transaction address is passed directly to the component.                              | true, false       | false         | No                   |
| ahb_d Subtract Base<br>Address Dbg | Same description as for <i>ahb_d Sub-tract Base Address</i> , except this is for debug transactions.                                                                                                                             | true, false       | true          | No                   |
| Align Waveforms                    | When set to <i>true</i> , waveforms dumped from the component are aligned with the SoC Designer simulation time. The reset sequence, however, is not included in the dumped data.  When set to <i>false</i> , the reset sequence | true, false       | true          | No                   |
|                                    | is dumped to the waveform data, however, the component time is not aligned with the SoC Designer time.                                                                                                                           |                   |               |                      |
| Carbon DB Path                     | Sets the directory path to the database file.                                                                                                                                                                                    | Not used          | empty         | No                   |
| Dump Waveforms                     | Whether SoC Designer dumps waveforms for this component.                                                                                                                                                                         | true, false       | false         | Yes                  |

Table 1-4 PL390 AHB-Lite Component Parameters (continued)

| Parameter Name             | Description                                                                                                                   | Allowed<br>Values        | Default Value                                                 | Runtime <sup>1</sup> |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------|----------------------|
| Enable Debug<br>Messages   | When set to <i>true</i> writes the debug messages onto the SoC Designer output window.                                        | true, false              | false                                                         | Yes                  |
| negLogic                   | Sets IRQ/FIQ assertion to use negative logic. Default of <i>false</i> means 0=off and 1=on. <i>True</i> means 0=on and 1=off. | true, false              | false                                                         | Yes                  |
| Waveform File <sup>2</sup> | Name of the waveform file.                                                                                                    | string                   | arm_cm_PL390<br><component_na<br>me&gt;.vcd</component_na<br> | No                   |
| Waveform Timescale         | Sets the timescale to be used in the waveform.                                                                                | Many values in drop-down | 1 ns                                                          | No                   |

- 1. Yes means the parameter can be dynamically changed during simulation, No means it can be changed only when building the system, Reset means it can be changed during simulation, but its new value will be taken into account only at the next reset.
- 2. When enabled, SoC Designer writes accumulated waveforms to the waveform file in the following situations: when the waveform buffer fills, when validation is paused and when validation finishes, and at the end of each validation run.

The parameters that are available for an AXI version of the PL390 are described in Table 1-5.

Table 1-5 PL390 AXI Component Parameters

| Parameter Name                 | Description                                                                                                                                                                                                             | Allowed<br>Values | Default Value                                                 | Runtime <sup>1</sup> |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------|----------------------|
| Align Waveforms                | When set to <i>true</i> , waveforms dumped from the component are aligned with the SoC Designer simulation time. The reset sequence, however, is not included in the dumped data.  When set to <i>false</i> , the reset | true, false       | true                                                          | No                   |
|                                | sequence is dumped to the wave-<br>form data, however, the compo-<br>nent time is not aligned with the<br>SoC Designer time.                                                                                            |                   |                                                               |                      |
| axi_c axi_size[0-5]            | These parameters are obsolete and should be left at their default values. <sup>2</sup>                                                                                                                                  | n/a               | size0 default is<br>0x100000000,<br>size1-5 default is<br>0x0 | No                   |
| axi_c axi_start[0-5]           |                                                                                                                                                                                                                         |                   | 0x00000000                                                    | No                   |
| axi_c Enable Debug<br>Messages | When set to <i>true</i> , writes axi_c debug messages onto the SoC Designer output window.                                                                                                                              | true, false       | false                                                         | Yes                  |

Table 1-5 PL390 AXI Component Parameters (continued)

| Parameter Name                           | Description                                                                                                                   | Allowed<br>Values        | Default Value                                                                | Runtime <sup>1</sup> |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------|----------------------|
| axi_d axi_size[0-5] axi_d axi_start[0-5] | These parameters are obsolete and should be left at their default values.                                                     | n/a                      | size0 default is<br>0x100000000,<br>size1-5 default is<br>0x0<br>0x000000000 | No<br>No             |
| axi_d Enable Debug<br>Messages           | When set to <i>true</i> , writes axi_d debug messages onto the SoC Designer output window.                                    | true, false              | false                                                                        | Yes                  |
| Carbon DB Path                           | Sets the directory path to the database file.                                                                                 | Not used                 | empty                                                                        | No                   |
| Dump Waveforms                           | Whether SoC Designer dumps waveforms for this component.                                                                      | true, false              | false                                                                        | Yes                  |
| enable_c< $n>3$                          | Sets the <i>enable_c</i> value.                                                                                               | 0x0 - 0xffffffff         | 0x0                                                                          | Yes                  |
| enable_d <n> 3</n>                       | Sets the <i>enable_d</i> value.                                                                                               | 0x0 - 0xffffffff         | 0x0                                                                          | Yes                  |
| Enable Debug<br>Messages                 | When set to <i>true</i> writes the debug messages onto the SoC Designer output window.                                        | true, false              | false                                                                        | Yes                  |
| $match_c < n > 3$                        | Sets the <i>match_c</i> value.                                                                                                | 0x0 - 0xffffffff         | 0x0                                                                          | Yes                  |
| $match_d < n > 3$                        | Sets the <i>match_c</i> value.                                                                                                | 0x0 - 0xffffffff         | 0x0                                                                          | Yes                  |
| negLogic                                 | Sets IRQ/FIQ assertion to use negative logic. Default of <i>false</i> means 0=off and 1=on. <i>True</i> means 0=on and 1=off. | true, false              | false                                                                        | Yes                  |
| Waveform File <sup>4</sup>               | Name of the waveform file.                                                                                                    | string                   | arm_cm_PL390 <co<br>mponent_name&gt;.vc<br/>d</co<br>                        | No                   |
| Waveform Timescale                       | Sets the timescale to be used in the waveform.                                                                                | Many values in drop-down | 1 ns                                                                         | No                   |

<sup>1.</sup> Yes means the parameter can be dynamically changed during simulation, No means it can be changed only when building the system, Reset means it can be changed during simulation, but its new value will be taken into account only at the next reset.

<sup>2.</sup> ARM recommends using the Memory Map Editor (MME) in SoC Designer, which provides centralized viewing and management of the memory regions available to the components in a system. For information about migrating existing systems to use the MME, refer to Chapter 9 of the SoC Designer User Guide.

<sup>3. &</sup>lt;n> represents the number of CPU interfaces, from 0 to 7.

<sup>4.</sup> When enabled, SoC Designer writes accumulated waveforms to the waveform file in the following situations: when the waveform buffer fills, when validation is paused and when validation finishes, and at the end of each validation run.

# 1.5 Debug Features

The PL390 Generic Interrupt Controller Cycle Model has a debug interface (CADI) that allows the user to view, manipulate and control the registers in the SoC Designer Simulator or any debugger that supports the CADI, for example, Model Debugger. A view can be accessed in the SoC Designer Simulator or an instance of the Model Debugger can be attached by right clicking on the Cycle Model and choosing the appropriate menu entry. The views shown in this section are for the SoC Designer Simulator.

## 1.5.1 Register Information

Register views are available in SoC Designer Simulator. Access sub-fields by clicking on the plus sign to the left of a register name. Registers are grouped into different sets according to functional area.

The registers are described briefly in this section. See the ARM PrimeCell® Generic Interrupt Controller (PL390) Technical Reference Manual and ARM Generic Interrupt Controller Architecture Specification for complete information.

The following Register tabs are supported:

- Distributor Configuration Registers
- INTID Configuration Registers
- Signal Status Registers
- Control Registers
- Implementor Registers
- PrimeCell Configuration Registers

Note: All possible registers are shown on the following pages. Depending on how you configured the Cycle Model in AMBA Designer, some of the registers may not be available.

#### 1.5.1.1 Distributor Configuration Registers

Table 1-6 shows the Distributor Configuration registers. These registers are used to determine the global configuration of the Distributor and control its operating state.

**Table 1-6 Distributor Configuration Registers** 

| Name                | Description                                               | Туре       |
|---------------------|-----------------------------------------------------------|------------|
| enable (Secure)     | Secure Interrupt Control Register (ICDICR)                | read-write |
| enable (Non-secure) | Non-Secure Interrupt Control Register (ICDICR)            | read-write |
| ic_type             | Interrupt Controller Type Register (ICDICTR)              | read-only  |
| dist_ident          | Distributor Implementor Identification Register (ICDDIIR) | read-only  |

## 1.5.1.2 INTID Configuration Registers

Table 1-7 shows the INTID Configuration registers. These registers provide the operating parameters for each INTID.

**Table 1-7 INTID Configuration Registers** 

| Name                                      | Description                          | Туре       |
|-------------------------------------------|--------------------------------------|------------|
| sgi_security_if <n> 1</n>                 | Interrupt Security Register (ICDISR) | read-write |
| ppi_security_if <n> 1</n>                 | Interrupt Security Register (ICDISR) | read-write |
| spi_security <x> 2</x>                    | Interrupt Security Register (ICDISR) | read-write |
| ppi_enable_if <n> 1</n>                   | Enable Set/Clear Register (ICDISER)  | read-write |
| spi_enable <x>2</x>                       | Enable Set/Clear Register (ICDISER)  | read-write |
| sgi_pending_if <n> 1</n>                  | Pending Set/Clear Register (ICDISPR) | read-only  |
| ppi_pending_if <n> 1</n>                  | Pending Set/Clear Register (ICDISPR) | read-only  |
| spi_pending <x> 2</x>                     | Pending Set/Clear Register (ICDISPR) | read-only  |
| sgi_active_if <n> 1</n>                   | Active Status Register (ICDABR)      | read-only  |
| ppi_active_if <n> 1</n>                   | Active Status Register (ICDABR)      | read-only  |
| spi_active <x>2</x>                       | Active Status Register (ICDABR)      | read-only  |
| priority_sgi_ <intid>_if<n> 1</n></intid> | Priority Level Register (ICDIPR)     | read-write |
| priority_ppi_ <intid>_if<n> 1</n></intid> | Priority Level Register (ICDIPR)     | read-write |
| priority_spi_ <intid></intid>             | Priority Level Register (ICDIPR)     | read-write |
| targets_spi_ <intid></intid>              | Target Register (ICDIPTR)            | read-write |

<sup>1. &</sup>lt;n> represents the number of CPU interfaces, from 0 to 7.

#### 1.5.1.3 Signal Status Registers

Table 1-8 shows the Signal Status registers. These registers return the present logic status of the ppi c < n > and spi inputs.

**Table 1-8 Signal Status Registers** 

| Name                    | Description         | Туре      |
|-------------------------|---------------------|-----------|
| ppi_if <n> 1</n>        | PPI Status Register | read-only |
| spi <x><sup>2</sup></x> | SPI Status Register | read-only |

<sup>1. &</sup>lt;n> represents the number of CPU interfaces, from 0 to 7.

<sup>2. &</sup>lt;x> represents the number of SPIs configured through AMBA Designer.

<sup>2. &</sup>lt;x> represents the number of SPIs configured through AMBA Designer.

#### 1.5.1.4 Control Registers

Table 1-9 shows the Control registers. Use these registers to control the operating state of the CPU Interface.

**Table 1-9 Control Registers** 

| Name                           | Description                                               | Туре       |
|--------------------------------|-----------------------------------------------------------|------------|
| control <n> (Secure) 1</n>     | Secure CPU Interface Control Register (ICCICR)            | read-write |
| control <n> (Non-secure) 1</n> | Non-Secure CPU Interface Control Register (ICCICR)        | read-write |
| pri_msk_c_ <n> 1</n>           | Priority Mask Register (ICCIPMR)                          | read-write |
| bp_c <n> (Secure) 1</n>        | Secure Binary Point Register (ICCBPR)                     | read-write |
| nsbp_c <n> (Non-secure) 1</n>  | Non-Secure Binary Point Register (ICCBPR)                 | read-write |
| alias_nsbp_c <n> 1</n>         | Aliased Binary Point Register (ICCABPR) for secure access | read-write |

<sup>1. &</sup>lt;n> represents the number of CPU interfaces, from 0 to 7.

#### 1.5.1.5 Implementor Registers

Table 1-10 shows the Implementor registers. These registers identify the implementor, and revision, of the CPU Interface.

**Table 1-10 Implementor Registers** 

| Name         | Description                                                | Туре      |
|--------------|------------------------------------------------------------|-----------|
| cpu_if_ident | CPU Interface Implementor Identification Register (ICCIIR) | read-only |

# 1.5.1.6 PrimeCell Configuration Registers

Table 1-11 shows the PrimeCell Configuration registers. These registers enable the identification of system components by software.

Table 1-11 PrimeCell Configuration Registers

| Name                      | Description                          | Туре      |
|---------------------------|--------------------------------------|-----------|
| periph_id_0               | Peripheral Identification Register 0 | read-only |
| periph_id_1               | Peripheral Identification Register 1 | read-only |
| periph_id_2               | Peripheral Identification Register 2 | read-only |
| periph_id_3               | Peripheral Identification Register 3 | read-only |
| periph_id_4               | Peripheral Identification Register 4 | read-only |
| periph_id_5               | Peripheral Identification Register 5 | read-only |
| periph_id_6               | Peripheral Identification Register 6 | read-only |
| periph_id_7               | Peripheral Identification Register 7 | read-only |
| periph_id_8 (Distributor) | Peripheral Identification Register 8 | read-only |

Table 1-11 PrimeCell Configuration Registers (continued)

| Name                        | Description                          | Туре      |
|-----------------------------|--------------------------------------|-----------|
| periph_id_8 (CPU Interface) | Peripheral Identification Register 8 | read-only |
| component_id_ <n></n>       | PrimeCell Identification Registers   | read-only |

# 1.6 Available Profiling Data

The PL390 Cycle Model component has no profiling capabilities.