

# System Monitoring Control Framework Architecture Specification

v1.0

Document number DEN0108

Document quality EAC

Document version 00eac0

Document confidentiality Non-confidential

Copyright © 2023 Arm Limited or its affiliates. All rights reserved.

# **System Monitoring Control Framework Architecture Specification**

# **Release information**

| Date        | Version | Changes                |
|-------------|---------|------------------------|
| 2023/Jun/23 | 00eac0  | First EAC Release.     |
| 2021/Jul/12 | 00bet0  | • First Beta Release.  |
| 2020/Sep/25 | 00alp0  | • First Alpha Release. |

## **Arm Non-Confidential Document Licence ("Licence")**

This Licence is a legal agreement between you and Arm Limited ("Arm") for the use of Arm's intellectual property (including, without limitation, any copyright) embodied in the document accompanying this Licence ("Document"). Arm licenses its intellectual property in the Document to you on condition that you agree to the terms of this Licence. By using or copying the Document you indicate that you agree to be bound by the terms of this Licence.

"Subsidiary" means any company the majority of whose voting shares is now or hereafter owner or controlled, directly or indirectly, by you. A company shall be a Subsidiary only for the period during which such control exists.

This Document is **NON-CONFIDENTIAL** and any use by you and your Subsidiaries ("Licensee") is subject to the terms of this Licence between you and Arm.

Subject to the terms and conditions of this Licence, Arm hereby grants to Licensee under the intellectual property in the Document owned or controlled by Arm, a non-exclusive, non-transferable, non-sub-licensable, royalty-free, worldwide licence to:

- (i) use and copy the Document for the purpose of designing and having designed products that comply with the Document;
- (ii) manufacture and have manufactured products which have been created under the licence granted in (i) above; and
- (iii) sell, supply and distribute products which have been created under the licence granted in (i) above.

Licensee hereby agrees that the licences granted above shall not extend to any portion or function of a product that is not itself compliant with part of the Document.

Except as expressly licensed above, Licensee acquires no right, title or interest in any Arm technology or any intellectual property embodied therein.

THE DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. Arm may make changes to the Document at any time and without notice. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

NOTWITHSTANING ANYTHING TO THE CONTRARY CONTAINED IN THIS LICENCE, TO THE FULLEST EXTENT PETMITTED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, IN CONTRACT, TORT OR OTHERWISE, IN CONNECTION WITH THE SUBJECT MATTER OF THIS LICENCE (INCLUDING WITHOUT LIMITATION) (I) LICENSEE'S USE OF THE DOCUMENT; AND (II) THE IMPLEMENTATION OF THE DOCUMENT IN ANY PRODUCT CREATED BY LICENSEE UNDER THIS LICENCE). THE EXISTENCE OF MORE THAN ONE CLAIM OR SUIT WILL NOT ENLARGE OR EXTEND THE LIMIT. LICENSEE RELEASES ARM FROM ALL OBLIGATIONS, LIABILITY, CLAIMS OR DEMANDS IN EXCESS OF THIS LIMITATION.

This Licence shall remain in force until terminated by Licensee or by Arm. Without prejudice to any of its other rights, if Licensee is in breach of any of the terms and conditions of this Licence then Arm may terminate this Licence immediately upon giving written notice to Licensee. Licensee may terminate this Licence at any time. Upon termination of this Licence by Licensee or by Arm, Licensee shall stop using the Document and destroy all copies of the Document in its possession. Upon termination of this Licence, all terms shall survive except for the licence grants.

Any breach of this Licence by a Subsidiary shall entitle Arm to terminate this Licence as if you were the party in breach. Any termination of this Licence shall be effective in respect of all Subsidiaries. Any rights granted to any Subsidiary hereunder shall automatically terminate upon such Subsidiary ceasing to be a Subsidiary.

The Document consists solely of commercial items. Licensee shall be responsible for ensuring that any use, duplication or disclosure of the Document complies fully with any relevant export laws and regulations to assure that the Document or any portion thereof is not exported, directly or indirectly, in violation of such export laws.

This Licence may be translated into other languages for convenience, and Licensee agrees that if there is any conflict between the English version of this Licence and any translation, the terms of the English version of this Licence shall prevail.

The Arm corporate logo and words marked with ® or TM are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may

be the trademarks of their respective owners. No licence, express, implied or otherwise, is granted to Licensee under this Licence, to use the Arm trade marks in connection with the Document or any products based thereon. Visit Arm's website at http://www.arm.com/company/policies/trademarks for more information about Arm's trademarks.

The validity, construction and performance of this Licence shall be governed by English Law.

Copyright © 2023 Arm Limited (or its affiliates). All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-21585 version 4.0

# **Contents**

# **System Monitoring Control Framework Architecture Specification**

|           | Syster     | m Monitoring Control Framework Architecture Specification | ii  |
|-----------|------------|-----------------------------------------------------------|-----|
|           |            | Release information                                       | ii  |
|           |            | Arm Non-Confidential Document Licence ("Licence")         | iii |
| Preface   |            |                                                           |     |
| riciace   | Conve      | entions                                                   | ix  |
|           | 001100     | Typographical conventions                                 | ix  |
|           |            | Numbers                                                   | ix  |
|           |            | Pseudocode descriptions                                   | ix  |
|           |            | Assembler syntax descriptions                             |     |
|           | Dulco      | ·                                                         | ix  |
|           | nuies-     | -based writing                                            | X   |
|           |            | Identifiers                                               | X   |
|           | A 1 1111   | Examples                                                  | X   |
|           |            | onal reading                                              | Xİ  |
|           | Feedb      | pack                                                      | Χİİ |
|           |            | Feedback on this book                                     | xii |
| Chapter 1 | Intro      | duction                                                   |     |
| Chapter i | 1.1        | Background                                                | 14  |
|           | 1.1        | •                                                         |     |
|           | 1.2        | Introduction                                              | 15  |
|           |            | 1.2.1 Features                                            | 16  |
| Chapter 2 | Moni       | itor Group Interface functional description               |     |
| onaptor 2 | 2.1        | Introduction                                              | 19  |
|           | 2.2        | Enabling and disabling monitors                           | 20  |
|           | 2.3        | Monitor modes                                             | 22  |
|           | 2.3<br>2.4 |                                                           | 24  |
|           | 2.4        | Monitor sampling                                          |     |
|           |            | 2.4.1 Sample trigger types                                | 25  |
|           |            | 2.4.2 Enabling monitor sampling                           | 28  |
|           | 0.5        | 2.4.3 Sample delay                                        | 30  |
|           | 2.5        | Alerts                                                    | 31  |
|           |            | 2.5.1 Upper threshold alert condition                     | 31  |
|           |            | 2.5.2 Lower threshold alert condition                     | 31  |
|           |            | 2.5.3 Rising delta alert condition                        | 31  |
|           |            | 2.5.4 Falling delta alert condition                       | 32  |
|           | 2.6        | Input and output triggers                                 | 33  |
|           |            | 2.6.1 Input trigger interface                             | 33  |
|           |            | 2.6.2 Output trigger interface                            | 33  |
|           | 2.7        | Tag input                                                 | 34  |
|           | 2.8        | Direct Memory Access interface                            | 35  |
|           |            | 2.8.1 Data write configuring and enabling                 | 35  |
|           |            | 2.8.2 Memory-mapped location size requirement             | 37  |
|           | 2.9        | MLI connection and disconnection                          | 40  |
|           |            | 2.9.1 Connection sequence                                 | 40  |
|           |            | 2.9.2 Disconnection sequence                              | 41  |
|           | 2.10       | Monitor Group Interface interrupt events                  | 42  |
|           |            | 2.10.1 Monitor Sample Data Set Complete                   | 42  |
|           |            |                                                           |     |

#### Contents

|           | 2       | .10.2          | Monitor Enable Request Complete                    | 42<br>42 |
|-----------|---------|----------------|----------------------------------------------------|----------|
|           |         | .10.4          | User-Defined Command Received                      | 43       |
|           |         | .10.5          | Error                                              | 43       |
|           |         | 10.6           | Monitor Trigger                                    | 43       |
|           |         | .10.7          | Input Trigger                                      | 43       |
|           |         | .10.8<br>.10.9 | Configuration Request                              | 43<br>44 |
|           |         | .10.9          | Data Write Complete                                | 44       |
|           | 2.11    |                | Alert                                              | 44<br>45 |
|           |         | .11.1          | guration options                                   | 45<br>47 |
|           |         | .11.2          | Monitor configuration                              | 47       |
|           |         |                | Monitor optional features                          |          |
|           |         | .11.3          | User-Defined commands                              | 48       |
|           | 2       | .11.4          | Monitor connection and disconnection configuration | 48       |
| Chapter 3 | Comm    |                |                                                    |          |
|           | 3.1     |                | nand overview                                      | 51       |
|           | 3.2     |                | nand descriptions                                  | 52       |
|           |         | .2.1           | Enable Monitor command                             | 52       |
|           |         | .2.2           | Disable Monitor command                            | 52       |
|           |         | .2.3           | Start Sample command                               | 53       |
|           |         | .2.4           | Set Monitor Mode command                           | 53       |
|           |         | .2.5           | Clear Monitor Error command                        | 54       |
|           |         | .2.6           | Monitor Connect Acknowledge command                | 56       |
|           |         | .2.7           | Monitor Disconnect Acknowledge command             | 56       |
|           |         | .2.8           | Monitor Enabled command                            | 56       |
|           |         | .2.9           | Monitor Disabled command                           | 56       |
|           |         | .2.10          | Monitor Data command                               | 57       |
|           |         | .2.11          | Monitor Mode Complete command                      | 59       |
|           |         | .2.12          | Monitor Error command                              | 60       |
|           |         | .2.13          | Monitor Trigger command                            | 61       |
|           |         | .2.14          | Monitor Connect command                            | 61       |
|           | _       | .2.15          | Monitor Disconnect command                         | 62       |
|           |         | .2.16          | User-Defined command                               | 63       |
|           | 3.3     |                | nand format                                        | 64       |
|           |         | .3.1           | Broadcast identifier and monitor identifier        | 64       |
|           | _       | .3.2           | Command address/sub-ID                             | 64       |
|           | 3       | .3.3           | Command data                                       | 65       |
| Chapter 4 | Data fo | ormats         | ;                                                  |          |
|           | 4.1     | Data f         | ormats                                             | 67       |
|           | 4       | .1.1           | Packed Data                                        | 67       |
|           | 4       | .1.2           | Data Storage                                       | 69       |
|           | 4.2     | Samp           | le identifiers                                     | 71       |
|           | 4       | .2.1           | Sample identifier format                           | 72       |
|           | 4.3     | Memo           | ry-mapped data storage                             | 74       |
| Chapter 5 | Error   | codes          |                                                    |          |
| •         | 5.1     |                | overview                                           | 78       |
|           | 5       | .1.1           | Errors from Commands                               | 78       |
|           | _       | .1.2           | Internal MGI errors                                | 80       |
| Ohamtau C | Manit   | O              | un Intenface Ducanomeno Medal                      |          |
| Chapter 6 |         |                | up Interface Programmers Model                     | 00       |
|           | 6.1     | negisi         | ter Summary                                        | 82       |

# Part A Appendixes

| Chapter A1 | Monitor Serial Interface                                                    |
|------------|-----------------------------------------------------------------------------|
| -          | A1.1 Introduction                                                           |
|            | A1.2 Signals                                                                |
|            | A1.2.1 MSICLK                                                               |
|            | A1.2.2 MSIDATA                                                              |
|            | A1.2.3 MSIREADY                                                             |
|            | A1.3 MSI packet format                                                      |
|            | A1.3.1 Start Bit                                                            |
|            | A1.3.2 Data section                                                         |
|            | A1.3.3 End Bit                                                              |
|            | A1.4 MSI operation                                                          |
|            | A1.5 MSI use with Monitor Group and Monitor Local Interfaces                |
|            | A1.6 Crossing asynchronous clock domains                                    |
| Chapter A2 | Use models                                                                  |
| Onaptor AL | A2.1 Introduction                                                           |
|            | A2.2 Power management data collection in a large core-count SoC example 163 |
|            | A2.2.1 Example structure                                                    |
|            | A2.2.2 Optional features required                                           |
|            | A2.2.3 Control procedures                                                   |
|            | A2.3 Self Monitoring                                                        |
|            | A2.3.1 Example structure                                                    |
|            | A2.3.2 Optional features required                                           |
|            | A2.3.3 Control procedures                                                   |
| Chapter A3 | Monitor Group Interfaces and Monitor Local Interfaces                       |
| Onapter As | A3.1 MGI to MLI interfaces                                                  |
|            | A3.1.1 Multiple monitors for each MLI                                       |
|            | A3.1.2 Low Power Interface use with MGI and MLIs                            |
|            |                                                                             |
| Chapter A4 | Security Integration                                                        |
|            | A4.1 Introduction                                                           |
|            | A4.1.1 M-Profile System without TrustZone                                   |
|            | A4.1.2 M-Profile System with TrustZone                                      |
|            | A4.1.3 A-Profile System with a System Control Processor                     |
|            | A4.1.4 A-Profile System with TrustZone                                      |
|            |                                                                             |

Glossary

# **Preface**

This preface introduces the System Monitoring Control Framework Architecture Specification. It contains the following sections:

- Conventions
- Rules-based writing
- Additional reading
- Feedback

# **Conventions**

### Typographical conventions

The typographical conventions are:

italic

Introduces special terminology, and denotes citations.

#### bold

Denotes signal names, and is used for terms in descriptive lists, where appropriate.

monospace

Used for assembler syntax descriptions, pseudocode, and source code examples.

Also used in the main text for instruction mnemonics and for references to other items appearing in assembler syntax descriptions, pseudocode, and source code examples.

#### SMALL CAPITALS

Used for some common terms such as IMPLEMENTATION DEFINED.

Used for a few terms that have specific technical meanings, and are included in the Glossary.

#### Red text

Indicates an open issue.

#### Blue text

Indicates a link. This can be

- A cross-reference to another location within the document
- A URL, for example http://developer.arm.com

#### **Numbers**

Numbers are normally written in decimal. Binary numbers are preceded by 0b, and hexadecimal numbers by 0x. In both cases, the prefix and the associated value are written in a monospace font, for example 0xFFFF0000. To improve readability, long numbers can be written with an underscore separator between every four characters, for example 0xFFFF\_0000\_0000\_0000. Ignore any underscores when interpreting the value of a number.

#### Pseudocode descriptions

This book uses a form of pseudocode to provide precise descriptions of the specified functionality. This pseudocode is written in a monospace font. The pseudocode language is described in the Arm Architecture Reference Manual.

#### **Assembler syntax descriptions**

This book contains numerous syntax descriptions for assembler instructions and for components of assembler instructions. These are shown in a monospace font.

# **Rules-based writing**

This specification consists of a set of individual rules. Each rule is clearly identified by the letter R.

Rules must not be read in isolation, and where more than one rule relating to a particular feature exists, individual rules are grouped into sections and subsections to provide the proper context. Where appropriate, these sections contain a short introduction to aid the reader. An implementation which is compliant with the architecture must conform to all of the rules in this specification.

Some architecture rules are accompanied by rationale statements which explain why the architecture was specified as it was. Rationale statements are identified by the letter X.

Some sections contain additional information and guidance that do not constitute rules. This information and guidance is provided purely as an aid to understanding the architecture. Information statements are clearly identified by the letter I.

Implementation notes are identified by the letter U.

Software usage descriptions are identified by the letter S.

Arm strongly recommends that implementers read *all* chapters and sections of this document to ensure that an implementation is compliant.

Rules, rationale statements, information statements, implementation notes and software usage statements are collectively referred to as *content items*.

#### **Identifiers**

Each content item may have an associated identifier which is unique within the context of this specification.

When the document is prior to beta status:

- Content items are assigned numerical identifiers, in ascending order through the document (0001, 0002, ...).
- Identifiers are volatile: the identifier for a given content item may change between versions of the document.

After the document reaches beta status:

- Content items are assigned random alphabetical identifiers (*HJQS*, *PZWL*, ...).
- Identifiers are preserved: a given content item has the same identifier across versions of the document.

#### **Examples**

Below are examples showing the appearance of each type of content item.

This is a rule statement.

 $R_{X001}$  This is a rule statement.

I This is an information statement.

X This is a rationale statement.

U This is an implementation note.

S This is a software usage description.

# **Additional reading**

This section lists publications by Arm and by third parties.

See Arm Developer (http://developer.arm.com) for access to Arm documentation.

- [1] AMBA Low Power Interface Specification: Arm Q-Channel and P-Channel Interfaces. (ARM IHI 0068) Arm Ltd.
- [2] Arm Power Control System Architecture. (ARM DEN 0050) Arm Ltd.
- [3] ARM® AMBA® 5 AHB Protocol Specification. (ARM IHI 0033) Arm Ltd.
- [4] AMBA® AXI and ACE Protocol Specification. (ARM IHI 0022) Arm Ltd.
- [5] ARM® System Control and Management Interface. (DEN0056 E) Arm Ltd.
- [6] AMBA® 5 CHI Architecture Specification. (ARM IHI 0050) Arm Ltd.

# **Feedback**

Arm welcomes feedback on its documentation.

#### Feedback on this book

If you have any comments or queries about our documentation, create a ticket at https://support.developer.arm.com/. As part of the ticket, include:

- The title (System Monitoring Control Framework Architecture Specification).
- The number (DEN0108 00eac0).
- The section name to which your comments apply.
- The page number(s) to which your comments apply, if applicable.
- A concise explanation of your comments.

Arm also welcomes general suggestions for additions and improvements.

#### Note

Arm tests PDFs only in Adobe Acrobat and Acrobat Reader and cannot guarantee the appearance or behavior of any document when viewed with any other PDF reader.

# Chapter 1 Introduction

This section introduces the System Monitoring Control Framework (SMCF).

# 1.1 Background

Modern System on Chip (SoC) designs contain an increasing number of on-chip sensors and monitors. These are commonly used for collecting data about the SoC for use in its management.

For example, temperature measurements taken at various points in the SoC are collected and used in the power and thermal management of the system.

This increases the requirement for software to be aware of many different monitor contexts and manage the collection of an increasing amount of monitor data.

#### 1.2 Introduction

The System Monitoring Control Framework is designed to manage a large and diverse set of on-chip sensors and monitors. It does this by presenting software with a standard interface to control the monitors, regardless of type, and reducing software load of controlling the monitor sampling and data collection.

The SMCF reduces the burden on monitor control by enabling sampling on multiple monitors to be controlled together and by various triggers either internal or external to the SMCF. The number of monitors that the SMCF supports can be configured.

The SMCF eases data collection requirements by allowing the data from multiple monitors to be collated in a single location or writing out data to a memory-mapped location that is easier for the monitoring agent to access.

The SMCF can also reduce the requirement on the monitoring agent to constantly monitor data by providing programmable alerts that can inform the monitoring agent when certain changes happen, or thresholds are crossed.

The monitoring agent is only required to perform an initial setup and then process data when required on a constant basis or when an alert informs it that analysis or action is required.

The structure of the SMCF is one of distributed monitor groups located around the system where monitoring is required, reusing existing interconnect infrastructure where applicable to communicate.

Figure 1.1 shows an example of the SMCF structure.



Figure 1.1: System Monitor Control Framework overview

Power management is an essential feature in modern SoCs. The SMCF structure, along with the ability to write out monitor data to a memory-mapped location, is beneficial when areas of the SoC are power managed. Because the SMCF writes data to a memory-mapped location, there is no requirement for the power management to centrally control or coordinate which monitors data can be collected related to their availability. Additionally, features of the SMCF allow identification of which groups of monitors are power managed.

#### 1.2.1 Features

The SMCF includes the following features:

- · Standard software interface
- Support for 1 to 32 sensors in each Monitor Group Interface (MGI)
- Support for up to 4096 MGIs
- Support for autonomous periodic monitor sampling through various triggers
- Optional alert interrupts on software configurable conditions
- Proprietary monitor adaptation through Monitor Local Interface (MLI)
- Definition for optional Serial Monitor Interface
- Optional DMA interface to send monitor data to a programmable memory-mapped location

The SMCF consists of two components, an MGI and an MLI. An MGI is a configurable generic component that provides a standard software interface and common functions to multiple monitors. An MGI communicates with one or more MLIs depending on the number and type of monitors it supports. An MLI is typically associated with a single sensor or monitor and provides local adaptation to a particular type and implementation of that sensor or monitor.

An MGI and an MLI communicate using a set of standard commands. For more information on these commands see Chapter 3 *Commands*. These commands define the interface between an MGI and an MLI. This means that either component can be designed separately and communicate together, given the same physical interface.

#### 1.2.1.1 Monitor Group Interface

The Monitor Group Interface (MGI) provides a software interface and a command interface to a group of monitors. An MGI converts required operations into commands that are sent to its MLIs. These operations can be generated either by software programming or internal actions. Each MLI converts these commands into operations for the sensor or monitor. An MGI receives commands from an MLI that are sent as a result of operations performed on and by the sensor or monitor and converts them to the appropriate operations and register updates.

An MGI is intended to be designed as a configurable and reusable component that is not specific to any sensor or monitor type or technology. It can therefore be reused for multiple monitor types across different SoC implementations and technology developments.

An MGI supports the reuse of existing interconnect to receive communications from the controlling agent, while enabling low resource routing between an MGI and its MLIs. SoCs can implement multiple MGIs for the same or different types of monitors to allow, for example, for functional separation or physical placement that maximizes the reuse of existing interconnect.

For example, an SoC can have multiple CPU cores, and each core can have multiple temperature monitors. Each core's monitors could be accessed through a local MGI. The monitors in a core are accessed from its MGI by a serial interface. This causes less disruption in the core routing where existing interconnect does not reach. Each separate core MGI is accessed by the existing interconnect to ease SoC-level congestion. This is just an example and the exact requirements of SoC topology can differ.

More use case examples are illustrated in Chapter A2 *Use models*.

Ι

Ι

#### 1.2.1.2 Monitor Local Interface

A Monitor Local Interface (MLI) takes the commands sent from its MGI and converts them to the required sensor or monitor actions to perform the required function. It also takes sensor or monitor outputs and converts them to commands to send to its MGI.

The use of standard commands allows maximum reuse of the MLI structure, with only the conversion of commands to monitor specific actions required to be modified across different monitors and technology.

#### 1.2.1.3 Physical interfaces between monitor group and local interfaces

To allow for accommodation of various monitor types and topologies, the physical interface between an MGI and an MLI is not constrained by this specification. Regardless of the physical interface, these components use the SMCF-defined commands to communicate.

There can be one or many interfaces between an MGI and its MLIs. An implementation might choose to have separate serial interfaces to address physically separate monitors. This could reduce the requirement for additional interconnect logic and reduce the routing effort for those interfaces.

Implementations should also consider the issue of reuse and compatibility when choosing a physical interface for the components. Therefore, this document includes a specification for a recommended Serial Monitor Interface as a basis for a common compatible and low resource connection between MGIs and MLIs.

| Chapter 2                                      |   |
|------------------------------------------------|---|
| Monitor Group Interface functional description | 1 |

This section describes the functionality of the Monitor Group Interface (MGI).

#### 2.1 Introduction

An MGI provides a software interface and a set of common functions to a group of monitors.

An MGI initiates operations in the monitors by sending commands to them through the Monitor Local Interface (MLI). These operations can be initiated directly by software or by internal MGI functions. Example operations are monitor configuration or instructions to start a sample.

An MGI receives commands from monitors through its MLIs and converts them to the appropriate actions and register updates. Example commands are configuration confirmations and the return of monitor data.

An MGI contains the programmer's interface, interrupts, and the interface to its MLIs. It can also optionally include other functions like a periodic timer, alerts, inputs and output triggers, tag input, and the DMA interface.

Figure 2.1 shows the external interfaces on an MGI. The interfaces shown in gray are optional.



Figure 2.1: MGI interfaces

An MGI is used to perform the functions described in the following sections.

# 2.2 Enabling and disabling monitors

- Each monitor supported by an MGI can be enabled and disabled.
- R An enabled and connected monitor must be ready to start a sample when a Start Sample command is received.
- The exact state of a disabled monitor is IMPLEMENTATION DEFINED. However, it typically allows the monitor to enter a lower power state.

A monitor might also be disabled to prevent it from sampling when its data is not required. This can reduce dynamic power during sampling. For example, a group with eight monitors might not require all monitors to be sampled continuously, so only the required monitors are enabled.

If a monitor becomes enabled and connected during a sample it will not produce data until the next sample is started.

If a monitor is disabled or disconnected during a sample it can either finish the sample and return valid data or return zero data immediately. For more information see 3.2.2 *Disable Monitor command*.

Monitor enabling and disabling is performed using the following registers:

- Monitor Enable Request Register (MGI\_MON\_REQ)
- Monitor Enable Status Register (MGI\_MON\_STAT)

There is a bit inside each of these registers for each monitor.

Table 2.1 shows the status of the monitor based on these register values.

Table 2.1: Monitor enable status

| MGI_MON_REQ[x] | MGI_MON_STAT[x] | Monitor x Status |
|----------------|-----------------|------------------|
| 0b0            | 0b0             | Disabled         |
| 0b1            | 0b0             | Enabling         |
| 0b1            | 0b1             | Enabled          |
| 0b0            | 0b1             | Disabling        |

To enable a monitor, set the relevant MGI\_MON\_REQ bit to 0b1. For example, bit 0 represents monitor 0, bit 4 represents monitor 4.

The enabled or disabled state of a monitor can be read from MGI\_MON\_STAT.

If the relevant monitor bits in MGI\_MON\_REQ and MGI\_MON\_STAT are different, the monitor is in transition between enabled and disabled states.

Software should ensure that MGI\_MON\_REQ and MGI\_MON\_STAT are in the same state before performing further updates to MGI\_MON\_REQ. This prevents race conditions when reading the status register.

If a monitor is disconnected when it is requested to be enabled or disabled, MGI\_MON\_STAT[x] is updated immediately with the value written to MGI\_MON\_REQ[x]. For more information on monitor connection and disconnection, see section 2.9 MLI connection and disconnection.

This immediate update of the enable status when a monitor is disconnected allows software to control monitor enabling regardless of the monitor connection status. When a monitor connects, if it is enabled it is sent an Enable Monitor as part of the connection sequence. Therefore, it is always in the correct state when connected. For more information on monitor connection and disconnection see section 2.9 *MLI connection and disconnection*.

For details of the commands relating to enabling and disabling monitors see:

R

Χ

Ι

# Chapter 2. Monitor Group Interface functional description 2.2. Enabling and disabling monitors

- 3.2.1 Enable Monitor command
- 3.2.2 Disable Monitor command
- 3.2.8 Monitor Enabled command
- 3.2.9 Monitor Disabled command

#### 2.3 Monitor modes

Ι Monitor modes are used to configure the monitor for the required operation. This allows IMPLEMENTATION DEFINED monitor configuration to be performed using standard MGI registers. The type of configuration required depends on the sensor or monitor being supported. Multiple monitors can be programmed simultaneously using the Monitor Mode Broadcast Register to control which monitors are sent the command. This allows for programming of different types of monitors if they are combined within the same MGI.

Monitor modes are programmed using the following registers:

- Monitor Mode Broadcast Register (MGI\_MODE\_BCAST)
- Monitor Mode Request Register <n> (MGI\_MODE\_REQ<n>)
- Monitor Mode Status Register <n> (MGI\_MODE\_STAT<n>)

There can be multiple mode request and status registers, depending on the amount of configuration required. Each set operates as a pair. For instance, MGI\_MODE\_REQ0 and MGI\_MODE\_STAT0 are a pair, and MGI\_MODE\_REQ1 and MGI\_MODE\_STAT1 are a pair.

- The number of Monitor Mode Request and Status Register pairs can be determined by reading MGI\_FEAT1. MODE REG.
- The width of each Monitor Mode Request and Status Register can be determined by reading MGI\_FEAT1. MODE LEN.

Software configures the monitor modes by first setting the bits for the monitors it wants to be updated in MGI\_MODE\_BCAST. It then writes the monitor value to a MGI\_MODE\_REQ<n>.

When an MGI MODE REQ<n> register is written, a Set Monitor Mode command is sent to all enabled and connected monitors that have their broadcast enable bit set in MGI MODE BCAST.

A successful completion of the mode setting can be seen by polling MGI\_MODE\_STAT<n> until it is equal to MGI MODE REQ<n> or waiting for the Monitor Mode Set interrupt event.

If, when an MGI\_MODE\_REQ<n> register is written, all the monitors that would otherwise be sent a Set Monitor Mode command, meaning they are enabled and have their MGI\_MODE\_BCAST bit set, are disconnected, then the monitor mode setting is successfully complete and the MGI\_MODE\_STAT<n> is updated as described in 3.2.11 Monitor Mode Complete command.

If any of the monitors returns a failure condition then an Error interrupt event will be triggered. When any failure occurs the MGI\_MODE\_STAT<n> will not be updated. Software should correct the condition causing the error and if required rewrite the MGI\_MODE\_REQ<n> to make another mode request, even if the same mode value is required.

- Х Not updating the MGI\_MODE\_STAT<n> in the event of a failure prevents software incorrectly assuming that the mode setting has successfully completed from a read of this register. In the event of a failure an error interrupt will be asserted and the mode status, if it were updated, could be read before the error interrupt event had been seen and processed.
  - Software should ensure the MGI MODE REQ<n> and MGI MODE STAT<n> pair are equal before further updating MGI MODE REQ<n>, unless they are unequal as the result of a Monitor Mode or Monitor Mode on Disabled error condition. If the registers are not equal when MGI\_MODE\_REQ<n> is written, then the behavior could be UNPREDICTABLE.
- The mapping of MGI MODE REQ<n> values to monitor functions is IMPLEMENTATION DEFINED.
- S The monitor mode values supported might be a subset of the possible values that can be programmed in MGI\_MODE\_REQ<n>. Programming values not supported by the monitor might result in a Monitor Mode Error. This is reported in the Error Code Register (MGI\_ERR\_CODE) and can generate an interrupt.

R

If a monitor mode setting occurs when a monitor is enabled but disconnected, the MGI behaves as if the monitor mode setting was complete. The new monitor mode setting will take place when the monitor connects to the MGI, if the monitor is still enabled at this time. If these new mode settings result in an error in the MLI that error will be reported when the setting is updated on MLI connection. Therefore, software might receive a Monitor Mode or Monitor Mode on Disabled error outside of the software mode setting operation. For more information on MLI connection and disconnection see 2.9 MLI connection and disconnection.

For details of the commands relating to setting monitor modes see:

- 3.2.4 Set Monitor Mode command
- 3.2.11 Monitor Mode Complete command

## 2.4 Monitor sampling

Ι

R

R

Monitor sampling is when the sensor or monitor is instructed to initiate a collection of data. The initiation of monitor sampling can be controlled by a number of different triggers, configurable by software. This section describes the ways that monitor sampling can be controlled.

When a sample trigger occurs, after an optional delay, start sample commands are sent to enabled and connected monitors. Monitors then either send back data, or respond with an error or a disconnect request. When all monitors have responded the monitor sample data set is complete and can be read, or written out using the DMA interface. If a sample trigger occurs when there are no monitors enabled and connected then a sample still occurs, sample identifier, tag values, and monitor sample data are updated, but as no start sample commands are sent all monitor sample data is invalid and set to zero.

If a sample trigger occurs whilst a monitor sample is ongoing then the sample trigger is ignored. The exception to this is if during periodic sampling the sample period expires whilst the sample is ongoing. In this case, the next sample starts immediately following the completion of the previous sample, see 2.4.1.2 *Periodic sample*.

Monitor sampling is controlled using the following registers:

- Monitor Sample Enable Register (MGI\_SMP\_EN)
- Monitor Sample Configuration Register (MGI\_SMP\_CFG)
- Monitor Sample Period Register (MGI SMP PER)
- Monitor Data Registers (MGI DATA<n>)
- R A monitor sample starts when a sample trigger occurs and a monitor sample is not ongoing.
  - A monitor sample is ongoing when a sample trigger has occurred and any of the following are true:
    - A sample delay count is ongoing.
    - All monitors the sample was started on have not yet done one of the following:
      - Returned their data with a Monitor Data command.
      - Responded with a Monitor Error command indicating a Sample or Sample on Disabled error.
      - Sent a Monitor Disconnect command.
    - A DMA write of sample data is ongoing.

A monitor sample is complete when all monitors the sample was started on have done one of the following:

- Returned their data with a Monitor Data command.
- Responded with a Monitor Error command indicating a Sample or Sample on Disabled error.
- Sent a Monitor Disconnect command.

And, if enabled, a DMA write of the sample data is complete.

Additionally, a monitor sample is complete when a sample trigger has occurred but all monitors are either disabled, disconnected, or both and, if enabled, a DMA write of the sample data is complete.

When a monitor is disabled, disconnected, or responds with a Monitor Sample Error or Monitor Disconnect command, the data for that monitor is set to zero.

## 2.4.1 Sample trigger types

- An MGI supports the following sample trigger types:
  - Manual Trigger: Manual start by software write, see section 2.4.1.1 Manual trigger
  - Periodic Sample: Continuous sample based on programmed period, see section 2.4.1.2 Periodic sample
  - **Data Read**: A sample is started when the final data from a previous sample is read, see section 2.4.1.3 *Data read*
  - **Input Trigger**: A sample is started when there is a trigger on the MGI Input Trigger, see section 2.4.1.4 *Input trigger*

The sample trigger type is programmed in MGI\_SMP\_CFG.SMP\_TYP.

- Changing the sample trigger type while sampling is enabled or ongoing (MGI\_SMP\_EN.EN = 0b1 or MGI\_SMP\_EN.OG = 0b1) could result in UNPREDICTABLE behavior.
- If the periodic sample type is supported can be determined by reading MGI\_FEAT0.PER\_TIMER.

If the input trigger sample type is supported can be determined by reading MGI\_FEAT0.TRIG\_IN.

## 2.4.1.1 Manual trigger

- I Manual sampling is used when software wants to perform a single sampling of the monitor group.
- S Software selects manual sampling by setting the sample type field, MGI\_SMP\_CFG.SMP\_TYP, to 0b00.

#### 2.4.1.2 Periodic sample

- Periodic sampling is used when regular periodic monitor data sampling is required.
- When this sampling type is enabled, an MGI starts a sample every software programmed period without software intervention.
- S Software selects periodic sampling by setting the sample type field, MGI\_SMP\_CFG.SMP\_TYP, to 0b01.
- S Software programs the sample period in MGI\_SMP\_PER.
- The sample period is timed from when a sample starts. When the sample period time expires, another sample is started. This also starts the timing of another sample period.

Figure 2.2 shows the relationship between the monitor sample time and the sample period.



Figure 2.2: Monitor sample period

If the programmed sample period is less than the monitor sample time, the next sample starts immediately when the previous sample is completed.

Figure 2.3 shows the relationship between the monitor sample time and the sample period, when the sample period is less than the monitor sample time.



Figure 2.3: Monitor sample period shorter than sample time

In this scenario, an MGI generates a Sample Period Error.

- For periodic sampling, a sample start and sample period start is triggered when the sample enable bit, MGI\_SMP\_EN.EN, is 0b1 and either:
  - The ongoing bit, MGI\_SMP\_EN.OG, is 0b0. This begins the initial sample and period count.
  - A count to the programmed period from a previous sample start is reached.

 $\mathbb{R}$ 

#### 2.4.1.3 Data read

- Data read sampling is used when a sample is required to be started when the data from the previous monitor sample data set is consumed. When the last data value from a monitor sample data set is read, a new sample begins.
- S Software selects data read sampling by setting the sample type field, MGI\_SMP\_CFG.SMP\_TYP, to 0b10.
- R Accesses to MGI\_DATA<n> while a monitor sample is ongoing do not trigger a monitor sample start.
- R For data read sampling, a sample start is triggered in two scenarios.

Scenario 1, when sampling is first enabled, this occurs when all the following are true:

- The sample enable bit, MGI SMP EN.EN, is 0b1.
- The ongoing bit, MGI\_SMP\_EN.OG, is 0b0.

Scenario 2, when data from a previous sample is read, this occurs when all the following are true:

- The sample enable bit, MGI\_SMP\_EN.EN, is 0b1.
- The ongoing bit, MGI\_SMP\_EN.OG, is 0b1.
- There is no ongoing monitor sample.
- There is a read access to the highest number MGI\_DATA<n> register implemented.
- A sample start is not triggered if sample data is read from an alternate address or external memory-mapped location.

#### 2.4.1.4 Input trigger

- Input trigger sampling is used when a sample is required to be started from an event that is external to an MGI. The input trigger is an optional MGI interface that allows an external event to cause operations in an MGI. For more information on input triggers, see section 2.6 *Input and output triggers*.
- Software selects input trigger sampling by setting the sample type field, MGI\_SMP\_CFG.SMP\_TYP, to 0b11.
- Input trigger events that occur while a monitor sample is ongoing do not trigger a monitor sample start. They are ignored for the purposes of triggering a monitor sample start.
- For input trigger sampling, a sample start is triggered when all the following are true:
  - The sample enable bit, MGI\_SMP\_EN.EN, is 0b1.
  - There is not an ongoing monitor sample.
  - A trigger event is received on the input trigger interface.
- This use model allows a sample to be triggered from an agent that is external to an MGI, that might also be common to multiple monitor groups. For example, the programming of a single register to send an input trigger to multiple MGI, a system timer, or another system trigger, including from another MGI. These examples are not a complete list of the possible uses of this mode.

Ι

Ι

#### 2.4.2 Enabling monitor sampling

Ι

Ι

Т

Ι Monitor sampling is enabled and disabled using MGI\_SMP\_EN.

The behavior of this register varies between the manual sample type and other sample types.

#### 2.4.2.1 Enabling with manual sample type

- Manual sampling is used to enable a single monitor sample based on register writes. The sample enable bit is used to start the sample. The ongoing bit is used to indicate that the sample is ongoing.
- Software selects manual sampling by setting the sample type field, MGI\_SMP\_CFG.SMP\_TYP, to 0b00.

Software enables a single sample of all enabled and connected monitors by setting the sample enable bit MGI\_SMP\_EN.EN to 0b1. When the sample starts the MGI clears the sample enable bit to 0b0 and sets the MGI\_SMP\_EN.OG bit to 0b1.

If the sample enable bit, MGI\_SMP\_EN.EN, is set to 0b1 while a sample is ongoing, it remains set to 0b1. Another sample starts if the sample enable is set to 0b1 when the sample completes.

Figure 2.4 shows a timing diagram of a single manual sample.



Figure 2.4: Monitor enable for manual sampling

Figure 2.5 shows a timing diagram for manual sampling when the enable is set and cleared while a sample is ongoing.



Figure 2.5: Monitor enable for manual sampling when the enable is set and cleared during a sample.

Figure 2.6 shows a timing diagram for manual sampling when the enable is set while the sample is ongoing.



Figure 2.6: Monitor enable for manual sampling when the enable is set during a sample.

- For manual sampling, a sample start is triggered when the sample enable bit, MGI SMP EN.EN, is 0b1 and the R ongoing bit, MGI SMP EN.OG, is 0b0.
- For manual sampling, the sample enable bit, MGI\_SMP\_EN.EN, is cleared to 0b0 by an MGI when the sample R ongoing bit, MGI SMP EN.OG, is 0b0.

- For manual sampling, the sample ongoing bit, MGI\_SMP\_EN.OG is:
  - Set to 0b1 by an MGI when it is 0b0 and the sample enable bit, MGI SMP EN.EN, is 0b1.
  - Cleared to 0b0 by an MGI when a monitor sample completes.

#### 2.4.2.2 Enabling with other sample types.

Other sample types use triggers other than the sample enable to start a sample. In this case, the sample enable bit is used to enable the selected trigger to start a sample. The ongoing bit is used to indicate when a sample start can be triggered or when there is an ongoing sample. It is only guaranteed that an MGI is not able to start a sample, and for there not to be a sample ongoing, when both the enable and the ongoing bits are 0b0.

If the sample type is set as periodic, data read, or trigger input in MGI\_SMP\_EN.SMP\_TYP, then when the sample enable, MGI\_SMP\_EN.EN, is set to 0b1 by software, it remains set to 0b1 until cleared to 0b0 by software.

In this case, when a sample starts is dependent on the sample type, a new sample starts when:

- MGI SMP EN.EN = 0b1.
- A sample is not currently ongoing.
- The sample trigger for the configured sample type occurs.

For non-manual sampling, the sample ongoing bit, MGI\_SMP\_EN.OG, is set to 0b1 by an MGI when the sample enable bit, MGI\_SMP\_EN.EN, is 0b1.

For non-manual sampling, the sample ongoing bit, MGI\_SMP\_EN.OG, is cleared to 0b0 by an MGI when MGI\_SMP\_EN.EN is 0b0 and there is not an ongoing monitor sample.

Figure 2.7 shows an example timing diagram for a periodic sample enable.



Figure 2.7: Monitor enable for a periodic sample

Ι

R

## 2.4.3 Sample delay

S

Χ

The start of a sample can be delayed by a programmed number of MGI clock cycles from when the trigger event occurs. This delay takes effect regardless of the sample trigger type.

Sample delay is an optional feature, whether it is implemented can be determined by reading MGI\_FEAT1. SMP\_DLY\_LEN. A value of zero in this field means the feature is not implemented, a value greater than zero indicates the bit width of the Sample Delay Register (MGI\_SMP\_DLY)

Figure 2.8 shows the relationship between the sample trigger and the sample starting.



Figure 2.8: Monitor sample delay

Software programs the sample delay length in MGI\_SMP\_DLY.

An example use-case is when the sample time is relatively short in comparison to the periodicity that monitor data is required, for instance a monitor with a sample time of 60us sampled every 4ms. Without the sample delay, if an agent triggers a sample start based on its processing of a previous sample data set the sample is taken immediately. Then when it comes to process this next data set it might not be a recent enough sample, almost 4ms in this example. The sample delay allows the sampling to be shifted so the monitor data is more recent without placing more load on SW to time the start of every sample.

Figure 2.9 and Figure 2.10 show examples when using and not using a sample delay.



Figure 2.9: Example - Monitor data read trigger without a sample delay



Figure 2.10: Example - Monitor data read trigger with a sample delay

#### 2.5 Alerts

Alerts are an optional feature used to indicate specific changes in monitor sample data values. Software can program the conditions for the alerts and enable interrupts when those conditions are reached.

Monitor alerts are controlled using the following registers:

- Alert <n> Type Register (MGI\_ATYP<n>)
- Alert <n> Value Low Register (MGI AVAL LOW<n>)
- Alert <n> Value High Register (MGI AVAL HIGH<n>)

Where n is the alert number.

Each alert can be separately configured for condition type and threshold.

The alert conditions are:

- Upper threshold
- · Lower threshold
- Rising delta (optional)
- Falling delta (optional)
- R An MGI can support from 0 to 7 alerts.
- The number of alerts supported can be determined by reading MGI\_FEAT0.ALERT\_NUM.
- The rising and falling delta conditions are optional. Whether they are supported can be determined by reading MGI FEATO.ALT DELTA.

#### 2.5.1 Upper threshold alert condition

- The upper threshold alert condition occurs when a data value from any monitor is greater than the value that is programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n>.
- The upper threshold alert condition occurs when a Monitor Data command is received from an MLI with a value greater than the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n>.

#### 2.5.2 Lower threshold alert condition

- The lower threshold alert condition occurs when a data value from any monitor is less than the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n>.
- The lower threshold alert condition occurs when a Monitor Data command is received from an MLI with a value less than the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n>.

#### 2.5.3 Rising delta alert condition

- The rising delta alert condition occurs when a data value from a monitor is greater than the previous data value from that monitor by the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n> or more. It can be used to indicate that the rate of increase of the monitor value has exceeded a limit that is of interest. For example, for a temperature monitor the value might not have exceeded a specific threshold but is rising at a rate to cause concern. This might mean that action or more constant monitoring is required.
- The rising delta alert condition occurs when a Monitor Data command is received from an MLI with a data value that is greater by the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n> or more, than the value from the same monitor in the previous monitor sample data set.

## 2.5.4 Falling delta alert condition

- The falling delta alert condition occurs when a data value from a monitor is less than the previous data value from that monitor by the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n> or more. It can be used to indicate that the rate of decrease of the monitor value has exceeded a limit that is of interest.
- The falling delta alert condition occurs when a Monitor Data command is received from an MLI with a data value that is less by the value programmed in MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n> or more, than the value from the same monitor in the previous monitor sample data set.

# 2.6 Input and output triggers

- The input and output trigger interfaces can be used to interface with external hardware. The input trigger allows external hardware to trigger events within an MGI. The output trigger allows an MGI to trigger external hardware based on internal events.
- If the input trigger is supported can be determined by reading MGI\_FEAT0.TRIG\_IN.

If the output trigger is supported can be determined by reading MGI\_FEAT0.TRIG\_OUT.

## 2.6.1 Input trigger interface

The input trigger interface can be used by external hardware to trigger events within an MGI.

The events that can be caused by the input trigger interface are:

- · Sample Start
- Output Trigger Event

For more information on using the input trigger to start monitor sampling, see 2.4.1.4 *Input trigger*.

#### 2.6.2 Output trigger interface

The output trigger interface can be used to signal to external hardware that an event has occurred in an MGI.

Each event that can cause an output trigger can be masked separately in the Output Trigger Mask Register (MGI\_TRG\_MASK). By default, all output trigger events are masked.

The events that can cause an output trigger are:

- Monitor Sample Data Set Complete
- Monitor Enable Request Complete
- Monitor Mode Request Complete
- User-Defined Command Received
- Error
- Monitor Trigger
- Input Trigger
- · Configuration Request
- Data Write Complete
- Alert

The definition for these events is the same as those for MGI interrupts. For further information see section 2.10 *Monitor Group Interface interrupt events*.

# 2.7 Tag input

- The tag input is an optional interface that can be used to interface with external hardware. The tag input allows an externally specified tag to be provided with the sample data. This is provided:
  - Internally in the:
    - Tag Registers (MGI\_TAG<n>).
  - Optionally in a sample identifier when the monitor sample data set is written by the Direct Memory Access (DMA) interface to a memory-mapped location.

An example of use for this input could be connecting it to a timestamp value to allow this information to be available with each monitor sample data set.

The tag input is sampled when the first data from a monitor sample is received from any monitor.

- If the tag input is supported can be determined by reading MGI\_FEAT0.TAG\_IN.
- The width of the tag input, and the associated MGI\_TAG<n> registers can be determined by reading MGI\_FEAT0.TAG\_LEN.

# 2.8 Direct Memory Access interface

The Direct Memory Access (DMA) interface is an optional feature that is used to write monitor data to a memory-mapped location. Monitor data is written when an entire monitor sample data set is complete. Having the data written to a convenient location is more efficient, because an agent using the monitor data does not have to make peripheral accesses to collect the data. It also allows monitor data from multiple MGI instances to be collated. Each monitor sample data set is written to the programmed memory-map location, overwriting the previous data set if the configuration has not changed.

The presence of the DMA interface does not remove access to the monitor data through the data registers.

The DMA interface is controlled using the following registers:

- Data Write Enable Register (MGI\_WREN)
- Data Write Configuration Register (MGI WRCFG)
- Data Write Address Register 0 (MGI\_WADDR0)
- Data Write Address Register 1 (MGI\_WADDR1)
- U The protocol and size of the DMA interface is IMPLEMENTATION DEFINED.
- If the DMA interface is supported can be determined by reading MGI\_FEAT0.DMA\_IF.

#### 2.8.1 Data write configuring and enabling

- The base memory-mapped address that the monitor data is written to can be programmed in MGI\_WADDR0 and MGI\_WADDR1. This address must be 32-bit word aligned.
- The writing out of monitor data is enabled by setting MGI\_WREN.WREN to 0b1.
- Changing the monitor data write configuration in MGI\_WRCFG, MGI\_WADDR0 and MGI\_WADDR1, while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior. In addition, when data writing is disabled software should check that any write that might have been active at the time of the disabling is complete.
- I The monitor data write can be configured to occur:
  - Every time a monitor sample data set completes
  - When a monitor sample data set completing causes an alert to be triggered

If an MGI is configured to write data on an alert, this data write behavior can be configured to:

- Write only the monitor sample data set that caused the alert interrupt event to occur.
  - This only occurs when a first alert condition is triggered. It only writes another monitor sample data set when all alert conditions are cleared, and a further alert condition event occurs.
- Start continuous data writing of every monitor sample data set starting with the monitor sample data set that caused the alert interrupt event to occur.
  - This only stops when data writing is disabled by software programming MGI\_WREN.WREN.
  - If data writing is subsequently re-enabled, it returns to normal operation. It only starts to write data again when all alert conditions are cleared, and a further alert condition event occurs.

Figure 2.11 shows example write behavior when an MGI is programmed to write only when an alert condition is generated.



Figure 2.11: MGI write behavior when programmed to write only on an alert condition

When the monitor sample data set completes at t3, there is no alert condition, so a write does not occur. At t7 the sample completion generates an alert, so a write occurs. At t11, because the alert condition is still active no write occurs. This is the case even if the sample data would have caused an alert condition if one had not already been present. At t15, the alert condition has been cleared and another alert condition is triggered, so a write occurs.

Figure 2.12 shows example write behavior when an MGI is programmed to write continuously when an alert condition is generated.



Figure 2.12: MGI write behavior when programmed to write continuously on an alert condition

When the monitor sample data set completes at t3 an alert condition is generated so a write occurs. At t8, because continuous writing is enabled, a write occurs, even though the alert condition has been cleared. At t10, the WREN is cleared to 0b0, stopping further writing of sample data. No further data is written until data writing is enabled again and another alert condition is generated. Therefore, when the monitor sample data set completes at t13, even though the WREN has been set to 0b1 at t11, no write occurs. This is because no alert condition has been generated.

A data write occurs when MGI WREN.WREN is 0b1, and one of the following occurs:

- MGI WRCFG.WR COND is 0b000, and a monitor sample data set completes.
- MGI WRCFG.WR COND is 0b001, and all the following are true:
  - A monitor sample data set completes.
  - An alert condition becomes active because of the monitor sample data set completing when no previous alert condition was active (MGI\_IRQ\_STAT.ALT\_IRQ\_STAT changes from zero to non-zero).
- MGI\_WRCFG.WR\_COND is 0b010, and all the following are true:
  - A monitor sample data set completes.
  - Either:

R

- \* An alert condition becomes active because of the monitor sample data set completing when no previous alert condition was active (MGI\_IRQ\_STAT.ALT\_IRQ\_STAT changes from zero to non-zero).
- The preceding condition has occurred since the write enable MGI\_WREN.WREN last changed from 0b0 to 0b1.

### 2.8.2 Memory-mapped location size requirement

- The amount of space required to hold the monitor sample data set is dependent on:
  - The number of monitors.
    - MGI GRP ID.MON NUM.
  - The number of data values generated by each monitor.
    - MGI\_DATA\_INFO.DATA\_PER\_MON.
  - The width of the monitor data.
    - MGI\_DATA\_INFO.MON\_DATA\_WIDTH.
  - If the monitor data is packed.
    - MGI\_DATA\_INFO.PACKED.
  - The number and type of sample identifiers written. For more information see section 4.2 Sample identifiers.
    - MGI WRCFG.INCR ID EN.
    - MGI\_WRCFG.TAG\_ID\_EN.
    - MGI\_WRCFG.NUM\_SAMPLE\_ID.
    - MGI\_FEAT0.TAG\_LEN.
  - If the Monitor Group ID is written.
    - MGI\_WRCFG.GRP\_ID\_EN.
  - If the Data Valid bits are written.
    - MGI\_WRCFG.DATA\_VLD\_EN.

It is calculated as follows:

Calculate the number of 32-bit words required for the sample ID and other meta-data (SAMPLE\_ID\_WORDS):

```
SAMPLE_ID_WORDS = (NUM_SAMPLE_ID * SMPID_32_WORDS) + GRP_ID_EN + DATA_VLD_EN
```

Calculate the number of 32-bit words required for the data (DATA\_WORDS), this needs to be rounded up to the next integer:

```
# For the following equation, round-up to the next integer:

DATA_WORDS = ((MON_NUM + 1) * (DATA_PER_MON + 1)) / (DATA_PER_32)
```

### Then the total is:

```
TOTAL_WORDS = SAMPLE_ID_WORDS + DATA_WORDS
```

#### SMPID\_32\_WORDS is the number of 32-bit words needed for a Sample ID and is calculated as follows:

```
if INCR_ID_EN = 0b0 and TAG_ID_EN = 0b0 then
                                                   # No sample IDs
   SMPID_32_WORDS = 0
else if INCR_ID_EN = 0b1 and TAG_ID_EN = 0b0 then # Only the Count Sample ID
   SMPID_32_WORDS = 1
else if INCR_ID_EN = 0b0 and TAG_ID_EN = 0b1 then # Only the Tag Sample ID
 if TAG_LEN < 32 then
    SMPID_32_WORDS = 2
 else if TAG_LEN < 64 then
    SMPID_32_WORDS = 3
 else if TAG_LEN < 96 then
    SMPID_32_WORDS = 4
 else if TAG_LEN < 128 then
    SMPID_32_WORDS = 5
else if INCR_ID_EN = 0b1 and TAG_ID_EN = 0b1 then # Both sample IDs
  if TAG_LEN < 32 then
    SMPID_32_WORDS = 3
 else if TAG_LEN < 64 then
    SMPID_32_WORDS = 4
```

```
else if TAG_LEN < 96 then
   SMPID_32_WORDS = 5
else if TAG_LEN < 128 then
   SMPID_32_WORDS = 6</pre>
```

### DATA\_PER\_32 is the number of data items in a 32-bit word and is calculated as follows:

```
if MON_DATA_WIDTH > 31 AND MON_DATA_WIDTH < 64 then
    DATA_PER_32 = 0.5
else if P == 0 OR MON_DATA_WIDTH > 15 then
    DATA_PER_32 = 1
else if MON_DATA_WIDTH > 7
    DATA_PER_32 = 2
else
    DATA_PER_32 = 4
```

### 2.8.2.1 Memory size location example

The following gives an example calculation for the number of 32-bit words that are required to store the monitor sample data set with the configuration shown in Table 2.2. This is a mix of the static and dynamic configuration of an MGI.

Table 2.2: Example MGI static and dynamic configuration

| Configuration                                 | Related register value                   | Value  |
|-----------------------------------------------|------------------------------------------|--------|
| 8 monitors                                    | MGI_GRP_ID.MON_NUM                       | 7      |
| 1 data value from each monitor                | MGI_DATA_INFO.DATA_PER_MON               | 0      |
| 12-bit data                                   | MGI_DATA_INFO.MON_DATA_WIDTH             | 11     |
| Monitor data is packed.                       | MGI_DATA_INFO.PACKED                     | 1      |
| Count Sample ID only                          | MGI_WRCFG.INCR_ID_EN MGI_WRCFG.TAG_ID_EN | 1<br>0 |
| Start and end sample identifiers are written. | MGI_WRCFG.NUM_SAMPLE_ID                  | 2      |
| Monitor Group ID is not written.              | MGI_WRCFG.GRP_ID                         | 0      |
| Data Valid bits are not written.              | MGI_WRCFG.DATA_VLD_EN                    | 0      |

### Calculation

The calculation for this configuration is as follows:

```
SMPID_32_WORDS = 1.

DATA_PER_32 = 2.

SAMPLE_ID_WORDS = (2 * 1) + 0 = 0 = 2.

DATA_WORDS = ((7+1) * (0+1)) / 2) = 4.

TOTAL_WORDS = 2 + 4 = 6.
```

Ι

# Chapter 2. Monitor Group Interface functional description 2.8. Direct Memory Access interface

This is the requirement for a single MGI as specified in Table 2.2. In a system with multiple MGIs, this calculation is performed for each MGI. Then, the requirement from each MGI is summed to reach a combined memory requirement.

### 2.9 MLI connection and disconnection

MLI connection and disconnection is used to support MLIs that can become unavailable independently of its MGI and the software controlling that MGI. This feature is optional and can be configured for each MLI. MLIs without this feature are considered permanently connected.

A typical use case is when an MLI can power on and off separately from its MGI based on hardware mechanisms or controlled by software that is independent from the software that is controlling that MGI.

- To make use of this method, an MLI must have a controlled procedure related to powering on and off. In Arm components, this would typically be a Q-Channel or P-Channel performing functional power control of the component. For more details on these interfaces and their use, see [1] and [2].
- An MGI must be in a relatively always-on power domain to any of its MLIs that are using the connection and disconnection mechanism.
  - This relatively always-on power domain relationship means that, if an MGI can be powered off, it must be powered on before, or simultaneously, with any of its MLIs.
- If connection and disconnection is supported for each MLI can be determined by reading MGI\_DISCON\_ID.
- The connection status of monitors can be determined using the Monitor Connection Status Register (MGI\_CON\_STAT). The connection status for monitor x can be determined from MGI\_CON\_STAT[x]. Table 2.3 shows the monitor connection status values.

**Table 2.3: Monitor connection status** 

| MGI_CON_STAT[x] | Monitor x Status |
|-----------------|------------------|
| 0b0             | Disconnected     |
| 0b1             | Connected        |

If a sample is triggered during a connection sequence the sending of the start sample command to the connecting MLI will be delayed until the connection sequence is complete. This could potentially cause a small skew in the sampling of this monitor compared to others and an overall delay to the availability of the sample data set.

### 2.9.1 Connection sequence

- When an MLI wants to connect to its MGI, the following sequence is performed:
  - 1. The MLI sends a Monitor Connect command to its MGI.
    - The MLI must only send this command when it is ready to receive commands from its MGI.
  - 2. Upon receiving this command, an MGI:
    - a. Records the relevant MLI as connected, setting MGI\_CON\_STAT[x] to 0b1.
    - b. Sends any required Enable Monitor and Set Monitor Mode commands to the relevant MLI to set its current enable and mode settings.
    - c. Sends a Monitor Connect Acknowledge command.

An MGI can then send further commands generated for this MLI.

The default state of the MLI before sending a connect command is disabled with no monitor mode setting, until configured by commands from the MGI.

During the connection mechanism, if the MLI is currently enabled in the MGI, then the MGI will send it an Enable Monitor command. Additionally, if software has configured the mode of the MLI since it was last enabled, even

Т

Ι

S

if this occurred while the MLI was disconnected, the MGI sends Set Monitor Mode commands to set the latest configured mode.

### 2.9.1.1 Errors during the connection sequence

If during the connect sequence an MLI generates an error or a failure completion status in response to a Set Monitor Mode command the MGI\_ERR\_CODE is updated as described in 3.2.12 *Monitor Error command*. The MGI\_MODE\_REQ<n> and MGI\_MODE\_REQ<n> registers remain unchanged.

### 2.9.2 Disconnection sequence

- When an MLI wants to disconnect from an MGI, the following sequence is performed:
  - 1. The MLI sends a Monitor Disconnect command to its MGI.
    - This MLI still needs to process and respond to any incoming commands from its MGI, until it receives
      the Monitor Disconnect Acknowledge command. There is an exception for Start Sample commands as
      the Monitor Disconnect will be seen as a response, therefore the MLI must not send any Monitor Data
      commands in this scenario.
    - This MLI must not initiate any new commands unless they are responses to MGI commands.
  - 2. Upon receipt of this command, its MGI:
    - a. Records the relevant MLI as disconnected, setting MGI\_CON\_STAT[x] to 0b0.
    - b. Completes any currently outstanding commands and responses to the relevant MLI. It must not initiate any new commands to that MLI unless they are responses to that MLIs commands.
    - c. Sends a Monitor Disconnect Acknowledge command to the relevant MLI.
      - After this command, an MGI must not send any more commands to that MLI, until it receives a Monitor Connect command from that MLI.
  - 3. Upon receipt of the Monitor Disconnect Acknowledge command this MLI can perform actions, like powering off, that depend upon it not receiving commands.

### 2.10 Monitor Group Interface interrupt events

An MGI has a single interrupt that can be triggered by multiple interrupt events.

The following is a list of supported interrupt events:

- Monitor Sample Data Set Complete
- Monitor Enable Request Complete
- Monitor Mode Request Complete
- User-Defined Command Received
- Error
- Monitor Trigger
- Input Trigger
- Configuration Request
- Data Write Complete
- Alert

Interrupts are controlled using the following registers:

- Interrupt Status Register (MGI\_IRQ\_STAT)
- Interrupt Mask Register (MGI\_IRQ\_MASK)
- Software can read MGI\_IRQ\_STAT to determine the event that caused an interrupt and write to clear the interrupt status.
- S Software can program MGI\_IRQ\_MASK to mask interrupt events.

### 2.10.1 Monitor Sample Data Set Complete

- This event occurs when the monitor sample data set is complete. This event is used to indicate that monitor data is ready to be collected and processed.
- The Monitor Sample Data Set Complete event occurs when the monitor sample data set is complete following a monitor sample start.

### 2.10.2 Monitor Enable Request Complete

- This event indicates that all requested updates to monitor enabled statuses as a result of programming the Monitor Enable Request Register are complete. This could be to enable one or more monitors, disable one or more monitors, or a combination of both. The interrupt occurs when the requested state of monitors becomes equal to the actual monitor status.
- R The Monitor Enable Request Complete event occurs when MGI\_MON\_REQ becomes equal to MGI\_MON\_STAT.

#### 2.10.3 Monitor Mode Set

- This event indicates that monitor mode setting is complete. It occurs when the requested mode of the monitors becomes equal to the actual monitor mode.
- R The Monitor Mode Set event occurs when MGI\_MODE\_REQ<n> becomes equal to MGI\_MODE\_STAT<n>.

#### 2.10.4 User-Defined Command Received

- This event indicates that a User-Defined command has been received from an MLI.
- R The User-Defined Command Received event occurs when MGI\_CMD\_RECV0 and MGI\_CMD\_RECV1 are updated because a User-Defined command is received from an MLI.

#### 2.10.5 Error

- This event indicates that an error command has been received from an MLI, or that an internal MGI error has been generated. For more information on errors, see Chapter 5 Error codes.
- The Error event occurs when MGI\_ERR\_CODE is updated because an error command is received from an MLI or there is an internally generated MGI error.
- R When the Error event status is cleared, the MGI clears MGI ERR CODE.VALID ERROR to 0b0.

### 2.10.6 Monitor Trigger

- This event indicates that a Monitor Trigger command has been received from an MLI.
- R The Monitor Trigger event occurs when a Monitor Trigger command is received from an MLI.

### 2.10.7 Input Trigger

- This event indicates that a trigger is received on the input trigger interface. For more information on the input trigger, see section 2.6 *Input and output triggers*.
- R The Input Trigger event occurs when a trigger is received on the input trigger interface.

### 2.10.8 Configuration Request

- This event indicates that an MGI requires configuration following a reset or power on event. It can be used to ensure that recently powered on components are configured to provide monitor data.
- The Configuration Request event occurs following a reset deassertion when an MGI is capable of being programmed.
- U For a component without a Q-Channel or P-Channel Low Power Interface (LPI), or other power control interface, this interrupt occurs following reset deassertion.
- For a component with a power control Q-Channel, this interrupt is sent when the power control Q-Channel moves from Q\_STOPPED to Q\_RUN.
- For a component with a power control P-Channel, this interrupt is sent when the P-Channel transitions from a non-functional mode to a functional mode, for example, from OFF to ON.

### 2.10.9 Data Write Complete

- This event indicates that an MGI DMA interface has completed writing of the monitor sample data set to a memory-mapped location. This can be used by a processing agent to allow it to read and process the monitor sample data set.
- The Data Write Complete event occurs when the writing of the monitor sample data set to a memory-mapped location is completed.
- U If an end sample identifier is configured to be written, then the monitor sample data set writing is only complete when this end sample identifier is written.
- For more information on sample identifiers and external memory data storage, see section 4.2 Sample identifiers and section 4.3 Memory-mapped data storage.

### 2.10.10 Alert

- This event indicates that a programmed alert condition has been triggered.
- There is a separate event indication for each supported alert.
- R The Alert event occurs when the relevant alert condition is triggered.

## 2.11 Configuration options

This section describes the parameters for specifying the configuration and optional features of the Monitor Group Interface (MGI).

The configurations and features that are supported is determined by reading the following registers:

- Group Identification Register (MGI\_GRP\_ID)
- Group Data Information Register (MGI\_DATA\_INFO)
- Feature Identification Register 0 (MGI\_FEAT0)
- Feature Identification Register 1 (MGI\_FEAT1)

Table 2.4 shows an overview of the configuration options.

Table 2.4: MGI configuration options

| Config. Parameter   | Value Range    | Description                                                                                                                                                                                                                   |
|---------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GRP_ID_CFG          | 0-4095         | Specifies a unique identifier for an MGI.                                                                                                                                                                                     |
| SINGLE_MON_MODE_CFG | 0/1            | Specifies that each monitor is a single type and all monitors will have the same mode setting. 0: Multiple Monitor Mode: Separate mode setting for each monitor 1: Single Monitor Mode: Single mode setting for all monitors. |
| MON_NUM_CFG         | 0-31           | Specifies the number of monitors in an MGI. The number of monitors is MON_NUM_CFG+1.                                                                                                                                          |
| DATA_PER_MON_CFG    | 0-65535        | Specifies the number of data values generated from each monitor.  The number of data values generated is DATA_PER_MON_CFG+1.                                                                                                  |
| MON_DATA_WIDTH_CFG  | 0-63           | Specifies the bit width of each monitor data value. The data width is MON_DATA_WIDTH_CFG+1.                                                                                                                                   |
| ALT_ADDR_CFG        | 0/1            | Specifies where monitor data is read from, it is either: 0: The MGI_DATA <n> registers. 1: The address specified in MGI_RADDR0 / MGI_RADDR1.</n>                                                                              |
| DEF_RADDR_CFG       | 64-bit address | Specifies the default alternate read address.  This sets the default value for MGI_RADDR0 / MGI_RADDR1.  Only required if ALT_ADDR_CFG = 1.                                                                                   |
| PACKED_CFG          | 0/1            | Specifies if monitor data is packed.  0: Data is not packed.  1: Data is packed.  For more information see 4.1.1 Packed Data.                                                                                                 |
| PER_TIMER_CFG       | 0/1            | Specifies the presence of the periodic timer.  0: The periodic timer is not present.  1: The periodic timer is present.  For more information see 2.4.1.2 <i>Periodic sample</i> .                                            |
| DMA_IF_CFG          | 0/1            | Specifies the presence of the DMA interface.  0: DMA interface is not present.  1: DMA interface is present.  For more information see 2.8 Direct Memory Access interface.                                                    |
| DEF_WADDR_CFG       | 64-bit address | Specifies the default write address for the DMA interface. This sets the default value for MGI_WADDR0 / MGI_WADDR1. Only required if DMA_IF_CFG = 1. This value must be 32-bit aligned                                        |
| MODE_REG_CFG        | 0-4            | Specifies the number of MGI_MODE_REQ/STAT pairs.  A value of 0 means that no MGI_MODE_REQ/STAT pairs are present.                                                                                                             |

| Config. Parameter | Value Range  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MODE_LEN_CFG      | 0-31         | Specifies the bit width of each MGI_MODE_REQ/STAT. The number of bits is MODE_LEN_CFG+1.                                                                                                                                                                                                                                                                                                                                                                           |  |
| SMP_DLY_LEN_CFG   | 0-32         | Specifies the bit width of MGI_SMP_DLY.  The number of bits in SMP_DLY_LEN_CFG. A value of 0 means this register not present and the feature is not supported.                                                                                                                                                                                                                                                                                                     |  |
| TRIG_OUT_CFG      | 0/1          | Specifies the presence of the output trigger interface.  0: The trigger out interface is not present.  1: The trigger out interface is present.                                                                                                                                                                                                                                                                                                                    |  |
| TRIG_IN_CFG       | 0/1          | Specifies the presence of the input trigger interface.  0: The trigger in interface is not present.  1: The trigger in interface is present.                                                                                                                                                                                                                                                                                                                       |  |
| TAG_IN_CFG        | 0/1          | Specifies the presence of the tag input.  0: The tag input is not present.  1: The tag input is present.                                                                                                                                                                                                                                                                                                                                                           |  |
| TAG_LEN_CFG       | 0-127        | Specifies the bit width of the tag input. The tag bit width is TAG_LEN_CFG+1.                                                                                                                                                                                                                                                                                                                                                                                      |  |
| ALT_DELTA_CFG     | 0/1          | Specifies the presence of alert rising and falling delta functions.  0: The rising and falling delta functions are not present.  1: The rising and falling delta functions are present.                                                                                                                                                                                                                                                                            |  |
| ALERT_NUM_CFG     | 0-7          | Specifies the number of alerts present. A value of 0 means that no alerts are present.                                                                                                                                                                                                                                                                                                                                                                             |  |
| USER_DEF_CMD_CFG  | 0/1          | Specifies if an MGI supports User-Defined commands.  0: User-Defined commands are not supported.  1: User-Defined commands are supported.                                                                                                                                                                                                                                                                                                                          |  |
| DEF_CFG_IRQ_MASK  | 0/1          | Specifies the default value of the configuration interrupt event mask. Sets the reset value of MGI_IRQ_MASK.CFG_IRQ_MASK.                                                                                                                                                                                                                                                                                                                                          |  |
| DEF_CFG_TRIG_MASK | 0/1          | Specifies the default value of the configuration trigger event mask. Sets the reset value of MGI_TRG_MASK.CFG_TRIG_MASK.                                                                                                                                                                                                                                                                                                                                           |  |
| MON_DISCON_CFG    | 32-bit Value | Specifies if each monitor supports being disconnected. Each bit represents a monitors disconnection support. For example, bit 0 represents monitor 0, and bit 3 represents monitor 3. 0b0: Monitor does not support being disconnected. It is reset to connected. 0b1: Monitor supports being disconnected. It is reset to disconnected. Bits for unused monitors must be set to 0b0. Sets the reset value of MGI_FEAT0.MON_DISCON,MGI_DISCON_ID and MGI_CON_STAT. |  |

### 2.11.1 Monitor configuration

Ι This section contains additional information on configuration options of the SMCF MGI.

### 2.11.1.1 Single monitor mode

- The MGI can be configured to either support separate mode settings for each monitor, or a single mode for all Ι monitors. Single monitor mode is used when the MGI supports a single monitor type and all monitors operate identically.
- IJ If the MGI supports a single monitor type but they are required to have different mode settings then this configuration must be set to 0.
- R If single monitor mode is supported, SINGLE\_MON\_MODE = 1, MGI\_MODE\_BCAST is RESO.
- Whether single monitor mode is supported is determined by reading MGI\_FEATO.SINGLE\_MON\_MODE. S

### 2.11.1.2 Monitor data width

- The monitor data width is configured to size the SMCF MGI appropriately for the monitor data widths that it Ι supports.
  - If an MGI supports monitors with more than one data width, it is configured to support the largest data width.
- IJ When data is sent from a monitor with a data width smaller than its MGI supports, its MGI pads the MSBs of the data with zeros.

### 2.11.2 Monitor optional features

### 2.11.2.1 DMA interface

- When the DMA interface is supported, DMA\_IF\_CFG = 1, an MGI is able to write monitor data to a Т memory-mapped location.
- Whether the DMA interface is supported is determined by reading MGI FEAT0.DMA IF.
- R If the DMA interface is not supported, MGI\_WRCFG is RESO.
- If the DMA interface is not supported, MGI WREN is RESO. R
- If the DMA interface is not supported, MGI WADDR0 is RESO. R
- If the DMA interface is not supported, MGI\_WADDR1 is RES0. R

### 2.11.2.2 Alerts

The number of alerts, ALERT\_NUM, is configured from 0 to 7.

This determines how many MGI\_ATYP, MGI\_AVAL\_LOW and MGI\_AVAL\_HIGH registers are present. There is one of each of these registers for each alert supported.

The presence of the MGI\_AVAL\_HIGH registers also depends upon the monitor data width configuration, see 2.11.1.2 Monitor data width. When the monitor data width is 32-bits or fewer, the MGI\_AVAL\_HIGH registers are RESO.

If ALERT\_NUM is configured to 0, meaning no alerts are present, then MGI\_WRCFG.IRQ\_WR\_SYNC is RESO.

The number of alerts supported is determined by reading MGI FEAT0.ALERT NUM.

#### 2.11.2.3 Alert delta functions

- I When the rising and falling delta function is supported these conditions are available to be used to trigger alerts.
- If these functions are not supported, they cannot be used as alert trigger conditions and cannot be programmed in the MGI\_ATYP<n>.ALT\_TYP field.
- Whether the alert delta functions are supported is determined by reading MGI FEATO.ALT DELTA.

### 2.11.2.4 Tag input

- When the tag input is supported, this value is available for a monitor sample data set from (MGI\_TAG<n>) or optionally as a sample identifier for data written out by the DMA interface.
- Whether the tag input is supported is determined by reading MGI\_FEAT0.TAG\_IN.
- If the tag input is not supported, it cannot be programmed as the sample identifier in MGI\_WRCFG.TAG\_ID\_EN.
- If the tag input is not supported, then all (MGI\_TAG<n>) are RES0.

### 2.11.2.5 Input trigger

- When the input trigger is supported this is available to trigger sampling or output triggers. See section 2.6.1 *Input trigger interface*.
- Whether the input trigger is supported is determined by reading MGI\_FEAT0.TRIG\_IN.
- If the input trigger is not supported, this cannot be programmed as the sample type in MGI\_SMP\_CFG.SMP\_TYP.
- R If the input trigger is not supported, then MGI TRG MASK.IN TRIG TRIG MASK is RESO.
- If the input trigger is not supported, there is no related interrupt event, therefore, MGI\_IRQ\_STAT. IN TRIG IRQ STAT and MGI\_IRQ\_MASK.IN\_TRIG\_IRQ\_MASK are RESO.

### 2.11.2.6 Output trigger

- When the output trigger is supported, the MGI interrupt and input trigger events are capable of producing a output trigger event, see section 2.6.2 *Output trigger interface*.
- Whether the output trigger is supported is determined by reading MGI\_FEAT0.TRIG\_OUT.
- R If the output trigger is not supported, MGI TRG MASK is RES0.

### 2.11.3 User-Defined commands

- When User-Defined commands are supported, software can use MGI\_CMD\_SEND0, MGI\_CMD\_SEND1, MGI\_CMD\_RECV0 and MGI\_CMD\_RECV1 to send and receive IMPLEMENTATION DEFINED commands to and from the monitors.
- If User-Defined commands are not supported, MGI\_CMD\_SEND0, MGI\_CMD\_SEND1, MGI\_CMD\_RECV0 and MGI\_CMD\_RECV1 are RES0.

### 2.11.4 Monitor connection and disconnection configuration

- When monitor disconnection is supported for monitor x,  $MGI_DISCON_ID[x] = 1$ , monitor x is disconnected at MGI reset. Monitor x can connect and disconnect with commands between an MLI and its MGI.
- When monitor disconnection is not supported for monitor x,  $MGI_DISCON_ID[x] = 0$ , monitor x is always connected.

### Chapter 2. Monitor Group Interface functional description

#### 2.11. Configuration options

- Whether monitor connection and disconnection is supported by any monitor is determined by reading MGI\_FEAT0.MON\_DISCON.
- R If any bit of MON\_DISCON\_CFG is HIGH, then MGI\_FEAT0.MON\_DISCON is HIGH.
- Whether monitor connection and disconnection is supported for each monitor can be determined by reading MGI\_DISCON\_ID.

| Chapter | 3   |
|---------|-----|
| Comma   | nds |

This section defines the commands that are used by the System Monitoring Control Framework (SMCF) to communicate between the Monitor Group Interface (MGI) and the Monitor Local Interface (MLI).

It also defines when commands are sent in relation to register accesses in an MGI, and other events and actions that result from the receipt of commands.

R

### 3.1 Command overview

Table 3.1 shows an overview of the available commands.

Table 3.1: Command overview

| ID                   | Command                | CMD Address / Sub ID                                  | CMD Data Value            | Data<br>Width | From | То  |
|----------------------|------------------------|-------------------------------------------------------|---------------------------|---------------|------|-----|
| 0ь00000              | Enable Monitor         | None                                                  | None                      | 0             | MGI  | MLI |
| 0b00001              | Disable Monitor        | None                                                  | None                      | 0             | MGI  | MLI |
| 0b00010              | Start Sample           | None                                                  | None                      | 0             | MGI  | MLI |
| 0b00011              | Set Monitor Mode       | Mode Register Number <sup>a</sup>                     | Mode Data                 | 32            | MGI  | MLI |
| 0b00100              | Clear Monitor Error    | N/A                                                   | Error Type                | 8             | MGI  | MLI |
| 0b00101              | Reserved               | N/A                                                   | N/A                       | N/A           | N/A  | N/A |
| 0b00110              | Monitor Connect Ack    | None                                                  | None                      | 0             | MGI  | MLI |
| 0b00111              | Monitor Disconnect Ack | None                                                  | None                      | 0             | MGI  | MLI |
| 0b01000 -<br>0b01111 | Reserved               | N/A                                                   | N/A                       | N/A           | N/A  | N/A |
| 0b10000              | Monitor Enabled        | None                                                  | None                      | 0             | MLI  | MGI |
| 0b10001              | Monitor Disabled       | None                                                  | None                      | 0             | MLI  | MGI |
| 0b10010              | Monitor Data           | Monitor Data Width                                    | Monitor Data              | 8/16/32/64    | MLI  | MGI |
| 0b10011              | Monitor Mode Complete  | Mode Register Number <sup>a</sup> / Completion Status | Mode Data                 | 32            | MLI  | MGI |
| 0b10100              | Monitor Error          | None                                                  | Error Code                | 8             | MLI  | MGI |
| 0b10101              | Monitor Trigger        | None                                                  | None                      | 0             | MLI  | MGI |
| 0b10110              | Monitor Connect        | None                                                  | None                      | 0             | MLI  | MGI |
| 0b10111              | Monitor Disconnect     | None                                                  | None                      | 0             | MLI  | MGI |
| 0b11000 -<br>0b11110 | Reserved               | N/A                                                   | N/A                       | N/A           | N/A  | N/A |
| 0b11111              | User-Defined           | IMPLEMENTATION<br>DEFINED                             | IMPLEMENTATION<br>DEFINED | 32            | Any  | Any |

<sup>&</sup>lt;sup>a</sup> For example, a value of 0 indicates that the value comes from MGI\_MODE\_REQ0, and 2 indicates the value comes from MGI\_MODE\_REQ2.

### 3.2 Command descriptions

The following sections describe the commands in more detail.

#### **Enable Monitor command**

- Ι The Enable Monitor command is used to enable a monitor, so it is ready to start a sample when instructed. For example, this command can be used to remove the monitor from a low power mode, so it is available for sampling.
- An Enable Monitor command is sent from an MGI to the MLI for monitor x when a write of 0b1 occurs to Ι MGI\_MON\_REQ[x] and that MLI is connected, but disabled.
- R An Enable Monitor command is sent from an MGI to the MLI for monitor x when all the following are true:
  - There is a write of 0b1 to MGI\_MON\_REQ[x].
  - MGI MON STAT[x] is 0b0.
  - MGI CON STAT[x] is 0b1.

Or when all the following are true:

- An MGI receives a Monitor Connect command.
- MGI MON STAT[x] is 0b1.
- If a monitor is disconnected, MGI CON STAT[x] is 0b0, then Enable Monitor commands are not sent to that MLI. Т Instead MGI\_MON\_STAT[x] is updated immediately with the value written to MGI\_MON\_REQ[x]. For more information see section 2.2 Enabling and disabling monitors.
- When an MLI receives an Enable Monitor command it performs IMPLEMENTATION DEFINED actions to enable R the monitor so that it can start a sample when it receives a Start Sample command, then it sends a Monitor Enabled command to its MGI.
- R If an MLI receives an Enable Monitor command when the monitor is already enabled, or no actions are required to enable the monitor, it immediately sends a Monitor Enabled command to its MGI.

#### **Disable Monitor command** 3.2.2

- Ι The Disable Monitor command is used to disable a monitor if its data is not required, typically so that it can enter a low-power state.
- I A Disable Monitor command is sent from an MGI to the MLI for monitor x when a write of 0b0 occurs to MGI\_MON\_REQ[x] and that MLI is connected and enabled.
- A Disable Monitor command is sent to from an MGI to the MLI for monitor x when all the following are true: R
  - There is a write of 0b0 to MGI\_MON\_REQ[x].
  - MGI\_MON\_STAT[x] is 0b1.
  - MGI\_CON\_STAT[x] is 0b1.
- If a monitor is disconnected, MGI\_CON\_STAT[x] is 0b0, then Disable Monitor commands are not sent to that Ι MLI, instead MGI MON STAT[x] is updated immediately with the value written to MGI MON REO[x]. For more information see 2.2 Enabling and disabling monitors.
- When an MLI receives a Disable Monitor command, it performs IMPLEMENTATION DEFINED actions to disable R the monitor, then sends a Monitor Disabled command to its MGI.
- If an MLI receives a Disable Monitor command when the monitor is already disabled, or no actions are required to R disable the monitor, it immediately sends a Monitor Disabled command to its MGI.

- If an MLI receives a Disable Monitor command when there is an ongoing sample it can choose to either:
  - Disable the monitor immediately by taking the following actions:
    - 1. Stop the sampling and disable the monitor.
    - 2. Return zero data to its MGI with a Monitor Data command.
    - 3. Send a Monitor Disabled command to its MGI.
  - Wait until the sample is complete by taking the following actions:
    - 1. Wait until the monitor sample is complete.
    - 2. Return the sample data to its MGI with a Monitor Data command.
    - 3. Disable the monitor.
    - 4. Send a Monitor Disabled command to its MGI.

### 3.2.3 Start Sample command

- The Start Sample command is used to start a monitor sample. This command is sent from an MGI to all MLI whose monitors are enabled and connected when a trigger to start a sample occurs.
- R A Start Sample command is sent from an MGI to the MLI for monitor x when all the following are true:
  - A sample trigger occurs and any sample delay is completed.
  - MGI\_MON\_REQ[x] and MGI\_MON\_STAT[x] are 0b1.
  - MGI\_CON\_STAT[x] is 0b1.
- When an MLI receives a Start Sample command, it performs IMPLEMENTATION DEFINED actions to start a monitor sample.
- I For more information on sampling, see section 2.4 *Monitor sampling*.

### 3.2.4 Set Monitor Mode command

- The Set Monitor Mode command is used to set the mode of the monitor. Typically, this is used to configure the type of sampling performed or other IMPLEMENTATION DEFINED monitor settings required for it to operate as desired. When there is a write to any MGI\_MODE\_REQ<n>, a Set Monitor Mode command is sent to all monitors that are connected, enabled, and configured for mode broadcast in MGI\_MODE\_BCAST.
- Additionally, the Set Monitor Mode command is sent to an MLI, for each MGI\_MODE\_REQ<n> present, when an MGI receives a Monitor Connect command from that MLI.
- R A Set Monitor Mode command is sent from an MGI to the MLI for monitor x when all the following are true:
  - A write occurs to any MGI\_MODE\_REQ<n>.
  - MGI\_MON\_REQ[x] and MGI\_MON\_STAT[x] are both 0b1.
  - MGI\_CON\_STAT[x] is 0b1.
  - MGI\_MODE\_BCAST[x] is 0b1.

The data for the Set Monitor Mode command is the content of the written MGI\_MODE\_REQ<n> register.

- Additionally, a Set Monitor Mode command is sent from an MGI to the MLI for monitor x, for each [MGI\_MODE\_REQ<n> register present, when all the following are true:
  - An MGI receives a Monitor Connect command from monitor x.
  - MGI\_MON\_REQ[x] and MGI\_MON\_STAT[x] are both 0b1.
  - Since the monitor was last enabled MGI\_MODE\_REQ<n> has been updated while the monitors MGI\_MODE\_BCAST[x] bit was set.

The data for these commands is the last Monitor Mode value that was updated for this MLI in the relevant MGI\_MODE\_REQ<n>.

R

When SINGLE\_MON\_MODE\_CFG = 1, the behaviour as if MGI\_MODE\_BCAST[x] is set to 0b1 for all monitors.

- On receipt of a Monitor Connect command the Set Monitor Mode commands are only sent if the monitor is enabled, as a disabled monitor could be reset or powered off, and software is expected to to reconfigure the monitor if it is manually re-enabled.
- U The mapping of MGI MODE REQ<n> values to monitor functions is IMPLEMENTATION DEFINED.
- The Set Monitor Mode command address bits [1:0] indicate which MGI\_MODE\_REQ<n> register is the source of the data. Table 3.2 shows the encoding.

Table 3.2: Monitor Mode Request register encoding

| CMD Address [1:0] | Mode Request Register |
|-------------------|-----------------------|
| 0b00              | MGI_MODE_REQ0         |
| 0b01              | MGI_MODE_REQ1         |
| 0b10              | MGI_MODE_REQ2         |
| 0b11              | MGI_MODE_REQ3         |

- When an MLI receives a Set Monitor Mode command it performs IMPLEMENTATION DEFINED actions to set the mode of the monitor according to the address and data values sent with the command. It then sends a Monitor Mode Complete command to its MGI duplicating the address and data values of the received Set Monitor Mode command.
- R If an MLI receives a Set Monitor Mode command and the monitor indicated in the monitor ID is disabled, then it sends a Monitor Mode Complete command with a Monitor Mode on Disabled Monitor Error completion status to its MGI.
- If an MLI receives a Set Monitor Mode command and the command data is not a supported value, or the mode setting fails for another IMPLEMENTATION DEFINED reason, then it sends a Monitor Mode Complete command with a Monitor Mode Error completion status to its MGI.

#### 3.2.5 Clear Monitor Error command

- The Clear Monitor Error command is used to clear an error in the monitor or MLI.
- R A Clear Monitor Error command is sent from an MGI to an MLI when the related monitor is enabled and connected and either:
  - The Monitor Error Interrupt Event is cleared.
  - The Monitor Error Interrupt Event is not active and MGI\_ERR\_CODE.VALID\_ERROR is cleared by a write of 0x00000000 to MGI\_ERR\_CODE.
- The Clear Monitor Error command is sent to the MLI indicated in MGI\_ERR\_CODE.MON\_ID. The monitor ID is set to indicate this monitor value.
- The Clear Monitor Error command data is set to the error type in MGI\_ERR\_CODE.ERROR\_CODE. For error types see Chapter 5 *Error codes*.
- When an MLI receives a Clear Monitor Error command it can take IMPLEMENTATION DEFINED actions to remove the error status. It is IMPLEMENTATION DEFINED if the error condition that generated the error is removed.

# Chapter 3. Commands 3.2. Command descriptions

A monitor that reports an error whilst another error is outstanding in the MGI might not receive a Clear Monitor Error command. In this case it should report further errors if it receives commands that it cannot process due to the original or any new error occurrences. This might not always be required as errors can be transitory, for example, an error reporting an invalid command that are followed by valid commands.

### 3.2.6 Monitor Connect Acknowledge command

- The Monitor Connect Acknowledge command is used to acknowledge the connection of an MLI.
- A Monitor Connect Acknowledge command is sent from an MGI to an MLI when a Monitor Connect command is received. It is only sent when the MGI has completed any necessary Set Monitor Mode and Enable Monitor commands as part of the connection sequence. For more information see section 2.9 MLI connection and disconnection.
- When an MLI receives a Monitor Connect Acknowledge command it is allowed to send commands other than responses to the connection sequence Set Monitor Mode and Enable Monitor commands.

### 3.2.7 Monitor Disconnect Acknowledge command

- I The Monitor Disconnect Acknowledge command is used to acknowledge the disconnection of an MLI.
- A Monitor Disconnect Acknowledge command is sent from an MGI to an MLI when a Monitor Disconnect command is received and the MGI has completed any outstanding commands.
- R The Monitor Disconnect Acknowledge command must be the last command an MGI sends to an MLI, until the MGI receives another Monitor Connect command from that MLI.
- U When an MLI receives a Monitor Disconnect Acknowledge command it can perform actions, like powering off, that depend upon it not receiving commands.

#### 3.2.8 Monitor Enabled command

- The Monitor Enabled command is used to indicate that a monitor has been enabled.
- A Monitor Enabled command is sent from an MLI to its MGI in response to a Enable Monitor command when monitor enabling is complete, or when the monitor is already enabled.
- R When an MGI receives a Monitor Enabled command from monitor x it records the monitor as enabled by:
  - Setting MGI MON STAT[x] to 0b1.
- The MGI\_MON\_STAT[x] might already be 0b1 if the Monitor Enabled command is sent because of the sequence initiated when a Monitor Connect command is received, in this case it remains 0b1. For more information see section 2.9 MLI connection and disconnection

### 3.2.9 Monitor Disabled command

- The Monitor Disabled command is used to indicate that a monitor has been disabled.
- A Monitor Disabled command is sent from an MLI to its MGI in response to a Disable Monitor command when monitor disabling is complete, or when the monitor is already disabled.
- R When an MGI receives a Monitor Disabled command from monitor x it records the monitor as disabled by:
  - Setting MGI\_MON\_STAT[x] to 0b0.

#### 3.2.10 Monitor Data command

- This command is used to send monitor sample data from an MLI to an MGI.
- R The command address field bits [1:0] for this command contain the width of the command data field.

Table 3.3 shows the data width encoding.

Table 3.3: Monitor data width encoding

| Value | Data Width |
|-------|------------|
| 0b00  | 8-Bits     |
| 0b01  | 16-Bits    |
| 0b10  | 32-Bits    |
| 0b11  | 64-Bits    |

- If the width of monitor data generated at an MLI does not match one of the widths in Table 3.3, the next largest value is used. Command data MSBs are padded with zeros to make the data width align with that specified in the command address field.
- Monitor Data commands are sent from an MLI to its MGI when a monitor sample completes. Multiple Monitor Data commands are sent if more than one data value, or data values greater than the data width of the bus, or both are generated from the monitor sample. Monitor Data commands are sent as many times as required to send all the data produced from the monitor sample.
- If a monitor produces multiple data values from a sample, as indicated by MGI\_DATA\_INFO.DATA\_PER\_MON, each data value is sent in a separate Monitor Data command.
  - An MGI determines the required amount of monitor data for the monitor sample data set from:
    - The number of monitors it started sampling.
    - The number of data values generated from each monitor, (MGI\_DATA\_INFO.DATA\_PER\_MON).
    - The size of each data value, (MGI\_DATA\_INFO.MON\_DATA\_WIDTH).
- R The Monitor Data command data is the sample data or portion of sample data being returned.
- R Monitor data must always be sent in the same order.
- When sending data values larger than the data width of the bus, the least significant data bits are sent first, followed by subsequent higher significant bit values in the following commands, until the data value is complete. These commands must be sent sequentially.
- When a Monitor Data command is received at an MGI it sets the appropriate MGI\_DATA<n> register bits with the received monitor sample data value. When it has received all required monitor data from monitor x it sets MGI\_DVLD[x] to 0b1.
- The first monitor data command received at the MGI for a monitor sample from any monitor updates the Sample Start Identifier and Tag registers. This indicates that the samples in the data registers are being updated, but the sample data set is not complete. The response to a Start Sample command can also be a Monitor Error or Monitor Disconnect command, these provide a zero data response, and if they are the first response, also update the Sample Start Identifier and Tag registers.
- On the first Monitor Data, Monitor Disconnect, or Monitor Error command indicating a Sample or Sample on Disabled error from any monitor following a Start Sample command:
  - The MGI\_SMPID\_START.SMPID\_START\_STATUS is set to 0b1000.
  - The MGI\_SMPID\_START.SMPID\_START\_VALUE value is incremented by 1.

- The MGI TAG<n> registers, if supported, are updated with the current tag input value.
- All MGI DVLD.DATA VLD bits are cleared to 0b0.
  - Note, if this occurs as a result of a Monitor Data command, if all data is complete for that monitor its MGI\_DVLD.DATA\_VLD will be immediately set back to 0b1.
- The data values from any monitors that were not sent a Start Sample command, as they were disabled or disconnected, are set to zero.
  - The relevant MGI DVLD.DATA VLD bits for these disabled or disconnected monitors remain at 0b0.

A monitor sample data set is complete when all MLIs that were sent the Start Sample command for the most recent trigger event have returned either:

- All data from the MLI monitor sample.
- A Monitor Error command indicating a Sample or Sample on Disabled error.
- A Monitor Disconnect command.

Additionally, a monitor sample data set is complete when a sample trigger has occurred but all MLIs are either disabled, disconnected, or both. Meaning no MLI meets the conditions, with the exception of the sample trigger, to be sent a Start Sample command as described in 3.2.3 Start Sample command.

- R If a monitor sample data set completes then:
  - If unmasked, the Monitor Sample Complete interrupt event occurs.
  - MGI\_SMPID\_END is updated to be equal to MGI\_SMPID\_START.
  - If the DMA interface is supported, and data writing is enabled, an MGI begins writing the monitor data to the memory-mapped location specified in MGI\_WADDR0 and MGI\_WADDR1. For more information, see 2.8 Direct Memory Access interface.

### 3.2.11 Monitor Mode Complete command

- The Monitor Mode Complete command is used to indicate that the setting of a monitor mode has been completed. It also indicates the success or failure of the mode setting.
- A Monitor Mode Complete command is sent from an MLI to its MGI in response to a Set Monitor Mode command when the IMPLEMENTATION DEFINED actions required because of the Set Monitor Mode command are complete.
- The Monitor Mode Complete command data value is the same as the command data value in the Set Monitor Mode command to which this command is a response.
- The Monitor Mode Complete command address value bits [1:0] indicate which MGI\_MODE\_REQ<n> the command relates, the encoding for these bits are shown in Table 3.4.

Table 3.4: Monitor Mode Complete command address field status encoding

| CMD Address [1:0] | Mode Request Register |
|-------------------|-----------------------|
| 0b00              | MGI_MODE_REQ0         |
| 0b01              | MGI_MODE_REQ1         |
| 0b10              | MGI_MODE_REQ2         |
| 0b11              | MGI_MODE_REQ3         |

The Monitor Mode Complete command address value bits [7:6] represents the success or failure of the mode setting, the encoding for these bits are shown in Table 3.5.

Table 3.5: Monitor Mode Complete command address field status encoding

| Mode Completion Status       |
|------------------------------|
| Success                      |
| Failure - Invalid Mode Value |
| Failure - Monitor Disabled   |
| Reserved                     |
|                              |

- A monitor mode setting is complete when a Monitor Mode Complete command has been received from all monitors that were sent a Set Monitor Mode command following a MGI\_MODE\_REQ<n> write.
- R When the monitor mode setting is complete:
  - If all Monitor Mode Complete commands report success, then the MGI\_MODE\_STAT<n> is set to the MGI\_MODE\_REQ<n> value.
  - If any Monitor Mode Complete command reports a failure, then the respective MGI\_MODE\_STAT<n> is not updated.

In both of these circumstances MGI\_MODE\_REQ<n> is not updated by the MGI.

A Monitor Mode Complete command received as part of the MLI connection process is not considered a completion of a monitor mode setting and does not update MGI\_MODE\_STAT<n>. For more information on the MLI connection process see 2.9 MLI connection and disconnection.

Ι

- X The process of connection and disconnection is transparent to software and therefore is not visible in any of the mode control registers.
- When an MGI receives a Monitor Mode Complete command with a failure status, either as a result of a MGI\_MODE\_REQ<n> write, or as part of the MLI connection process:
  - If there is not already an active Monitor Error Interrupt Event:
    - Set the MGI ERR CODE Second Error (SECOND ERROR) bit to 0b0 to indicate this is the first error.
    - Set the MGI\_ERR\_CODE Monitor ID (MON\_ID) field to the value from the Monitor Mode Complete command.
    - Set the MGI\_ERR\_CODE Error Code (ERROR\_CODE) field to either Monitor Mode or Monitor Mode on Disabled Monitor error dependent on the failure status.
  - If there is already an active Monitor Error Interrupt Event:
    - Set MGI\_ERR\_CODE.SECOND\_ERROR to 0b1 to indicate that another error has occurred.

If one or more monitor mode setting fails it is indicated by an error interrupt and software can take IMPLEMENTATION DEFINED actions to correct the cause and then retry the mode setting. A write to MGI\_MODE\_REQ<n> will cause additional Set Monitor Mode commands to be sent according to the rules given in 3.2.4 Set Monitor Mode command, even if the value written in the same as the previous value.

#### 3.2.12 Monitor Error command

- The Monitor Error command is used to report an error from a monitor or MLI.
- A Monitor Error command is sent from an MLI to its MGI when an error condition occurs, with an identifier of the error type. For error types see Chapter 5 *Error codes*.
- R When the command is received at an MGI:
  - If there is not already an active Monitor Error Interrupt Event:
    - Set the MGI\_ERR\_CODE Second Error (SECOND\_ERROR) bit to 0b0 to indicate this is the first error.
    - Set the MGI\_ERR\_CODE Valid Error (VALID\_ERROR) bit to 0b1 to indicate the register contains valid error data.
    - Set the MGI\_ERR\_CODE Monitor ID (MON\_ID) and Error Code (ERROR\_CODE) fields to the values in the Monitor Error command.
  - If there is already an active Monitor Error Interrupt Event:
    - Set MGI ERR CODE.SECOND ERROR to 0b1 to indicate that another error has occurred.
  - If the error type is a Sample Error or Sample on Disabled Error, in addition to setting the registers in the preceding conditions, this is used as receipt of data for that monitor and sets all the monitor's data values and data valid bits for that sample to zero.
    - Additionally, if this command is the first response from any MLI following a Start Sample command, or completes the monitor sample data set, then the MGI completes the relevant steps described in 3.2.10 Monitor Data command.
- R If two or more errors are received at the same time, then the error from the lowest number MLI is processed first.

### 3.2.13 Monitor Trigger command

- The Monitor Trigger command is used to report a trigger event from an MLI. The source of the trigger event that is generated is IMPLEMENTATION DEFINED.
- A Monitor Trigger command is sent from an MLI to an MGI when an IMPLEMENTATION DEFINED trigger event in an MLI, or monitor occurs.
- R When the Monitor Trigger command is received at an MGI:
  - If unmasked, set the Monitor Trigger Interrupt Event. See 2.10.6 Monitor Trigger.
  - If supported and unmasked, send a trigger event on the output trigger.
- It is not supported to start a sample based on a monitor trigger.

### 3.2.14 Monitor Connect command

- The Monitor Connect command is used to connect an MLI to its MGI so it can start receiving commands.
- R A Monitor Connect command is sent from an MLI to its MGI when it wants to start receiving commands.
- R If an MLI is disconnected, the Monitor Connect command must be the first command sent to its MGI.
- Following the sending of the Monitor Connect command an MLI must not send further commands until it has received the Monitor Connect Acknowledge command.
- R At the point of sending the Monitor Connect command an MLI must be ready to receive commands from its MGI.
- R When an MGI receives the Monitor Connect command it performs the following sequence:
  - 1. Sets MGI\_CON\_STAT[x] to 0b1.
  - 2. Sends the relevant MLI an Enable Monitor command if the monitor is enabled.
  - 3. If an Enable Monitor command was sent it waits for the Monitor Enabled response.
  - 4. Sends the MLI commands for the current monitor mode using one or more Set Monitor Mode commands.
  - For more information on the commands sent see 3.2.4 Set Monitor Mode command.
  - 5. Waits for all required Monitor Mode Complete commands.
  - 6. Sends the relevant MLI an Monitor Connect Acknowledge command.

Following this sequence, an MGI can send any further commands that are targeted at the relevant MLI.

Commands generated after the Monitor Connect command was received must be sent after the Monitor Connect Acknowledge command.

- This ordering of the setting of MGI\_CON\_STAT[x] and the following commands prevents race conditions. For example, if a monitor is enabled when the Monitor Connect command is received but is requested to be disabled after the Enable Monitor command is sent but before the Monitor Connect Acknowledge command is sent. If MGI\_CON\_STAT[x] was not set when the Monitor Connect command was received then the Disable Monitor command would not be generated and the MLI would remain enabled. With this ordering the monitor is enabled as part of the connection process, but then disabled after the acknowledge is sent.
- If an MGI receives a Monitor Connect command from an MLI that does not support disconnection then an Unknown Command MGI error is generated. The MGI\_ERR\_CODE.MON\_ID is updated with the monitor ID that sent the incorrect Monitor Connect command.

#### 3.2.15 Monitor Disconnect command

- Ι The Monitor Disconnect command is used to disconnect an MLI from its MGI so it can stop receiving commands from its MGI. This is typically because the monitor is being requested to enter a low power mode.
- A Monitor Disconnect command is sent from an MLI to its MGI when it wants to stop receiving commands from R its MGI.
- Following the sending of this command the MLI must process commands from its MGI until it receives the Monitor R Disconnect Acknowledge command. However, it must not send any Monitor Data commands after sending the Monitor Disconnect command even if it receives a Start Sample command.
- The Start Sample command will only be sent if the Monitor Disconnect command has not been seen at the MGI Χ yet, therefore the Monitor Disconnect command when seen at the MGI will be a response to the Start Sample command and no further data will be expected by the MGI, therefore sending Monitor Data commands in this scenario would cause unpredictable behaviour.
- When an MGI receives a Monitor Disconnect command it must perform the following sequence: R
  - 1. Set MGI\_CON\_STAT[x] to 0b0.
  - 2. If there was a sample ongoing at the respective MLI, this command is used as receipt of data for that monitor and sets all the monitor's data values and data valid bits for that sample to zero.
    - Additionally, if this command is the first response from any MLI following a Start Sample command, or completes the monitor sample data set, then the MGI completes the relevant steps described in 3.2.10 Monitor Data command.
  - 3. Complete any other currently outstanding commands and responses to the relevant MLI, so that it does not expect to send or receive any more commands from the relevant MLI. It must not start any new commands to the relevant MLI that are not responses to existing commands.
  - 4. Send the Monitor Disconnect Acknowledge command.
    - When this acknowledge is sent by an MGI it must not send any more commands to the relevant MLI until it receives a Monitor Connect command.
- If an MGI receives a Monitor Disconnect command from an MLI that does not support disconnection then an R Unknown Command - MGI error is generated. The MGI\_ERR\_CODE.MON\_ID is updated with the monitor ID that sent the incorrect Monitor Disconnect command.

#### 3.2.16 User-Defined command

- The User-Defined command is used to control additional IMPLEMENTATION DEFINED monitor functions.
- U IMPLEMENTATION DEFINED monitor configuration should not require the use of these commands as it is covered as part of the monitor mode commands, (3.2.4 Set Monitor Mode command and 3.2.11 Monitor Mode Complete command), and registers, (MGI\_MODE\_REQ<n> and MGI\_MODE\_STAT<n>).
- R The User-Defined command uses the command address/sub-ID as the command identifier. See 3.3 *Command format* for more details.
- U Mappings of User-Defined command sub-IDs to specific command identifiers are IMPLEMENTATION DEFINED.
- These commands are processed explicitly using MGI\_CMD\_SEND(<0|1>) and MGI\_CMD\_RECV(<0|1>).
- A User-Defined command is sent by an MGI with the values set in MGI\_CMD\_SEND{<0|1>} when MGI CMD\_SEND0 is written.
- R When a User-Defined command is received by an MGI:
  - The User-Defined command information is put into the MGI\_CMD\_RECV{<0|1>}.
  - If unmasked, set the User-Defined Command Received interrupt event.
- Because an MGI can only hold a single user-defined command response, when a user-defined command is sent, additional user-defined commands should not be sent until a response, if required, has been received from the previous user-defined command. Failure to do this might result in lost command responses.
- S A User-Defined command can only be sent as a broadcast command when a response is not required.
- The data width of User-Defined commands is always 32-bits. User-Defined commands requiring more than 32-bits of data must send the data in multiple User-Defined commands.
- This fixed data width makes the sending and receiving of IMPLEMENTATION DEFINED commands by an MGI generic by not requiring additional support like a configurable amount of data registers.

### 3.3 Command format

- The command format is the organization for commands transported between MGI and MLI. The format supports both serial, including Monitor Serial Interface (MSI), and parallel interfaces. For more information on MSI, see Chapter A1 *Monitor Serial Interface*
- R On a serial interface the required address section bits starting from bit 31 are sent first, followed by the required data bits from MSB to LSB.
- R For a parallel interface the address and data sections are placed on the respective address and data buses.
- R Commands must be processed in the order they are received.
- R Figure 3.1 shows the command format.

#### **Address Section** Broadcast ID Command ID Monitor ID Command Address / Sub-ID В 0 0 5 Bits 0 0 0 5 Bits 16 Bits 30 21 15 **Data Section** Command Data / Error Code 64/32/16/8 Bits MSB 0

Figure 3.1: Command format

### 3.3.1 Broadcast identifier and monitor identifier

- The command contains a broadcast identifier and monitor identifier.
- The broadcast ID, when 0b1, indicates the command is to be sent to all enabled and connected monitors, in this case the monitor ID is set to 0b00000. When the broadcast ID is 0b0 the command is sent to the monitor indicated by the monitor ID.
- When a monitor sends a command the monitor ID indicates the monitor sending the command. This is the case even when the command is a response to a MGI command with the broadcast bit set to 0b1.

#### 3.3.2 Command address/sub-ID

- This field specifies further information about the command, its value is command specific, see 3.1 *Command overview*.
- R If a command does not require a command address/sub-ID value but requires command data then:
  - For a serial interface, the command address/sub-ID bits are set to all zeros.
  - For a parallel interface, the command address/sub-ID bits are set to all zeros.
- R If a command does not require both command address/sub-ID and command data then:
  - For a serial interface, the command address/sub-ID bits are not sent.
  - For a parallel interface, the command address/sub-ID bits are set to all zeros.

### 3.3.3 Command data

- The amount of data required by the command can be determined from the command ID, or in the case of the Monitor Data command from the Data Width bits of the command address field.
- R The command data width is rounded up to the nearest supported data width, either 8, 16, 32 or 64 bits. Any additional bits must be set to zero.
- On a parallel interface, if the data requirement is greater than the data width of the bus interface, additional commands are sent with the same command address until all the data is sent. The number of commands needed depends on the data requirement and the width of the parallel data bus.
- If no data is required for a command, then for a serial interface no data bits are sent. For a parallel interface, the data bus is set to all zeros.

| Chapte<br><b>Data fo</b> | er 4<br>ormats                                                                                                                                          |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                                                                                                                                                         |
|                          | This section describes the data formats for monitor sample data sets stored in the Monitor Group Interface (MGI) registers and memory-mapped locations. |
|                          |                                                                                                                                                         |
|                          |                                                                                                                                                         |
|                          |                                                                                                                                                         |
|                          |                                                                                                                                                         |
|                          |                                                                                                                                                         |

### 4.1 Data formats

- The formatting of data depends upon the data width produced by the monitors and how it is configured to be stored. This section describes these parameters and their effects.
- The data format parameters are read from the Data Information Register (MGI\_DATA\_INFO). They are the MON\_DATA\_WIDTH field, indicating the monitor data width, and the PACKED bit, indicating if the data is packed or not.
- In all cases data values for monitors that are not enabled or connected at the sample start, or that return errors, are represented by zero values.
- R Monitor data values are stored in little-endian format.

#### 4.1.1 Packed Data

- Packed data refers to having multiple monitor data values concatenated in a single 32-bit Data Register (MGI\_DATA<n>) or memory-mapped location.
- R When data is unpacked each 32-bit location contains either:
  - a single monitor data value in the case the monitor data width is equal to or less than 32-bits.
  - part of a single monitor data value in the case the monitor data width is greater than 32-bits.
- When data is packed, each 32-bit location can contain more than one monitor data value, dependent on the monitor data width.
- Table 4.1 shows the number of monitor data values in each 32-bit location based on if the monitor data is packed and the width of the monitor data.

Table 4.1: Data values in each 32-bit register

| Packed | Data Width           | Data Values in each 32 Bit<br>Register  | Data Alignment               |
|--------|----------------------|-----------------------------------------|------------------------------|
| No     | Any                  | 1, or part of 1 (if data width > 32)    | LSB at bit 0                 |
| Yes    | Greater than 16 bits | 1, or part of 1 (if data width $> 32$ ) | LSB at bit 0                 |
| Yes    | 9 to 16 bits         | 2                                       | LSBs at bits 0 / 16          |
| Yes    | 1 to 8 bits          | 4                                       | LSBs at bits 0 / 8 / 16 / 24 |

Figure 4.1 shows some examples of monitor data formats.



Figure 4.1: Monitor data value packed data format examples

### 4.1.1.1 Data values greater than 32 bits

Data value widths greater than 32 bits take up the number 32-bit locations required to fit their value. They never share 32-bit locations with other values.

Figure 4.2 shows some examples for storage of monitor data values greater than 32-bits.



Figure 4.2: Storage example for monitor data values greater than 32-bits

### 4.1.2 Data Storage

- The MGI programmers model supports up to 512 32-bit registers for data storage.
- Table 4.2 shows the number of monitor data values these 512 registers can accommodate based on the monitor sample data width and if the data values are packed.

Table 4.2: Programmers model monitor data storage capacity

| Data Width    | Packed | Number of data values |
|---------------|--------|-----------------------|
| 32 to 64-bits | N/A    | 256                   |
| Up-to 32-bits | No     | 512                   |
| 16 to 32-bits | Yes    | 512                   |
| 9 to 16-bits  | Yes    | 1024                  |
| 1 to 8-bits   | Yes    | 2048                  |

### 4.1.2.1 Data storage examples

Figure 4.3 shows an example of the data storage with 8 monitors, numbered 0 to 7, that each generate a single 12-bit data value. In this example the data is packed.



Figure 4.3: Packed data storage example with 12 monitors each generating a single 12-bit data value

Figure 4.4 shows an example of the data storage with 4 monitors, numbered 0 to 3, that each generate three 8-bit data values. In this example the data is packed.

| MGI_DATA0 / DATA_WADDR     | Monitor 1 - Data 0 | Monitor 0 - Data 2 | Monitor 0 - Data 1 | Monitor 0 - Data 0 |
|----------------------------|--------------------|--------------------|--------------------|--------------------|
|                            | 31 24              | 23 16              | 15 8               | 7 0                |
| MGI_DATA1 / DATA_WADDR + 4 | Monitor 2 - Data 1 | Monitor 2 - Data 0 | Monitor 1 - Data 2 | Monitor 1 - Data 1 |
|                            | 31 24              | 23 16              | 15 8               | 7 0                |
| MGI_DATA2 / DATA_WADDR + 8 | Monitor 3 - Data 2 | Monitor 3 - Data 1 | Monitor 3 - Data 0 | Monitor 2 - Data 2 |
|                            | 31 24              | 23 16              | 15 8               | 7 0                |

Figure 4.4: Packed data storage example with 4 monitors each generating three 8-bit data values

### 4.1.2.2 Alternate data read address

- If the required capacity for monitor data values is greater than can be provided by the internal MGI address space an alternate monitor data address can be specified. All other MGI functions remain the same.
  - The alternate address support and the alternate data read address are specified as design time configuration values ALT\_ADDR\_CFG and DEF\_RADDR\_CFG.
- R This alternate monitor data address is aligned on a 4KByte boundary.
- U The size and location of this alternate monitor data address space is not limited any further than specified.
- Whether the monitor data is read from the alternate address is determined by reading MGI\_DATA\_INFO. ALT\_ADDR.
- The alternate data read address can be read from MGI\_RADDR0 and MGI\_RADDR1

## 4.2 Sample identifiers

- I Sample identifiers are used to uniquely identify a monitor sample data set, they can be:
  - A count value, increasing by one for each monitor sample data set.
  - For DMA written data, the tag input value recorded when the first sample data is received.
    - This is an optional feature.
    - Tag input data is also available from a MGI register.

A sample identifier can also be used to indicate the status of the data, for example if it is uninitialized or is not being generated as its MGI and related monitors are powered off.

The sample identifier is duplicated as a start sample identifier and end sample identifier. These are updated at different times to allow for the validity of the monitor sample data set to be checked. When the monitor sample data set is valid these values are identical.

The MGI Sample Identifier Start and End registers, MGI\_SMPID\_START and MGI\_SMPID\_END, contain the Count Sample ID. When the tag input is supported the Tag registers, MGI\_TAG<n>, contain the tag value for the current monitor sample data set. There is no end Tag Sample ID in the MGI registers.

When using the DMA interface to write out the monitor sample data set to a memory-mapped location, the sample identifiers can be written along with the sample data. The MGI can be configured by software to write out either the Count Sample ID, the Tag Sample ID, or both. Software can also configure whether the start sample ID only, or both the start and end sample IDs are written. These options are programmed using the Data Write Configuration Register (MGI\_WRCFG).

- The start sample identifiers are written immediately before the first data from the monitor sample data set is updated.
- R The end sample identifiers are written immediately after the last data from the monitor sample data set is updated.
  - The sample identifiers are updated when the related monitor sample data set is updated. For example, the sample identifier is updated in MGI\_SMPID\_START immediately before the first sample data set value is updated in MGI\_DATA<n>. This is different when the sample identifier is updated by the DMA interface in the memory-mapped location. These start sample identifiers are updated at the memory-mapped location immediately before the monitor sample data set is written to the memory-mapped location.
- R When the Count Sample ID value reaches its maximum value it wraps back to zero.
  - Software reading the monitor sample data set can use the sample identifiers to identify the sample and check that it is valid, for instance, that it was not updated during the read. The procedure is as follows:
    - 1. Software reads both start and end sample identifiers.
    - 2. Software checks that the start sample ID equals the end sample ID.
      - If they are not equal, the monitor sample data set is currently being updated. Software should abandon the process and repeat from the start.
    - 3. Software reads the monitor sample data set.
    - 4. Software reads both start and end sample IDs.
    - 5. Software checks the start sample ID equals the end sample ID.
      - If they are not equal, this indicates that a monitor sample data set update has started during the reading process. Software should abandon the process and repeat from the start.
    - Software checks the start and end sample ID values are equal to those read before the monitor sample data set was read.
      - If they are not the same this indicates a complete update of the data has occurred during the monitor sample data set read. Software should abandon the process and repeat from the start.
    - 7. If all checks are correct, the monitor sample data set is valid and can be used.

### 4.2.1 Sample identifier format

This section describes the format of the sample identifier.

### 4.2.1.1 Sample Start and End Register sample identifier format

- This section describes the format of the sample identifier presented in MGI\_SMPID\_START and MGI\_SMPID\_END.
- Bits [31:28] of the sample identifier indicates its type, the remainder of the bits represent different items dependent on the type.

Table 4.3 shows the sample identifier encoding.

Table 4.3: Sample Start and End Register sample identifier encoding

| Bits[31:28] | ID type / status        | Associated value in bits [27:0]     |
|-------------|-------------------------|-------------------------------------|
| 0x0         | Uninitialized / Invalid | Set to Zero                         |
| 0x1-0x7     | Reserved                | N/A                                 |
| 0x8         | Count ID                | Monitor Sample Data Set Count Value |
| 0x9-0xF     | Reserved                | N/A                                 |

MGI\_TAG<n> contains the tag input value with no additional status information.

### 4.2.1.2 Memory-mapped location sample identifier format

- This section describes the format of the sample identifier when written to a memory mapped location.
- Bits [31:28] of the sample identifier indicates its type, the remainder of the bits represent different items dependent on the type.

Table 4.4 shows the sample identifier encoding.

Table 4.4: Memory-mapped location sample identifier encoding

| Bits[31:28] | ID type / status        | Associated value in bits [27:0]                             |
|-------------|-------------------------|-------------------------------------------------------------|
| 0x0         | Uninitialized / Invalid | Set to Zero                                                 |
| 0x1         | Powered off             | Set to Zero                                                 |
| 0x2-0x7     | Reserved                | N/A                                                         |
| 0x8         | Count ID                | Monitor Sample Data Set Count Value                         |
| 0x9         | Tag ID                  | No. of following 32-bit values that represent the tag value |
| 0xA-0xF     | Reserved                | N/A                                                         |

I

I Figure 4.5 shows some examples of the sample ID formats when written to external memory.



Figure 4.5: Example sample ID formats

In Figure 4.5 SAMPLE\_ID\_BASE represents the address that the sample id is written at, this can change relative to DATA\_WADDR dependent on if the Monitor Group ID and the Data Valid bits are also written. For more information see 4.3 *Memory-mapped data storage*.

# 4.3 Memory-mapped data storage

When data is written to a memory-mapped location with the DMA interface it can optionally be written with:

- A Monitor Group ID
- · The data valid bits
- Sample IDs, consisting of:
  - Start sample IDs only
  - Start and End sample IDs

For more details on sample IDs, see section 4.2 Sample identifiers.

Table 4.5 shows the sample IDs written out based on MGI\_WRCFG settings:

Table 4.5: Sample identifiers written out with sample based on MGI\_WRCFG settings

| INCR_ID_EN | TAG_ID_EN | NUM_SAMPLE_ID | Sample IDs Written                                                                                                             |
|------------|-----------|---------------|--------------------------------------------------------------------------------------------------------------------------------|
| 0bx        | 0bx       | 0ь00          | None                                                                                                                           |
| 0b1        | 0b0       | 0b01          | 1: Start Count Sample ID                                                                                                       |
| 0b0        | 0b1       | 0b01          | 1: Start Tag Sample ID                                                                                                         |
| 0b1        | 0b1       | 0ь01          | <ol> <li>Start Count Sample ID</li> <li>Start Tag Sample ID</li> </ol>                                                         |
| 0b1        | 0b0       | 0ь10          | <ol> <li>Start Count Sample ID</li> <li>End Count Sample ID</li> </ol>                                                         |
| 0b0        | 0b1       | 0b10          | 1: Start Tag Sample ID<br>2: End Tag Sample ID                                                                                 |
| 0b1        | 0ь0       | 0ь10          | <ol> <li>Start Count Sample ID</li> <li>End Count Sample ID</li> <li>Start Tag Sample ID</li> <li>End Tag Sample ID</li> </ol> |

Figure 4.6 shows the data structure when the monitor sample data set is written to a memory-mapped location. This example shows the ordering of the Sample ID and Sample Data in memory, it is not intended to represent the size of each element.



Figure 4.6: Monitor sample data set memory-mapped data structure

- When both the Count Sample ID and the Tag Sample ID are written out, the Count Sample ID is written first, followed by the Tag Sample ID.
- The entire monitor sample data set is written out, including zeroed values for monitors that are disabled or disconnected at the sample start, or that return an error or are disconnected during the monitor sample.
- Figure 4.7 shows data structure examples when the monitor sample data set is written to a memory-mapped location. Not all possible configurations are shown.

In these examples, every 32-bit word contains only one monitor data value. However, if the data is smaller than 16-bits and packed, or is larger than 32-bits then this might not be the case. See section 4.1 *Data formats*. Additionally if the sample identifiers are tag values they will take more than the 32-bit word shown in the following examples.



Figure 4.7: Monitor sample data set memory-mapped data structure examples

| Chapte<br>E <b>rror c</b> |                                                                                                                 |
|---------------------------|-----------------------------------------------------------------------------------------------------------------|
|                           | This section describes the errors that can be generated by the Monitor Group Interface (MGI) and the associated |
|                           | error codes that can be read from the Error Code Register (MGI_ERR_CODE).                                       |
|                           |                                                                                                                 |
|                           |                                                                                                                 |
|                           |                                                                                                                 |

### 5.1 Error overview

- I Errors can be generated because of either:
  - An internal MGI error.
  - A Monitor Error command sent from a Monitor Local Interface (MLI) to an MGI.
  - Because of a failure status in any other command sent from an MLI to its MGI.

For more information on the Monitor Error command see 3.2.12 Monitor Error command.

R Table 5.1 shows an overview of the error types and their associated codes. All code values not listed in the table are reserved.

Table 5.1: Error code overview

| Error ID | Error Type                             |
|----------|----------------------------------------|
| 63:32    | IMPLEMENTATION DEFINED                 |
| 31:24    | Reserved                               |
| 23       | Unknown Command - MGI                  |
| 22:17    | Reserved                               |
| 16       | Sample Period Warning                  |
| 15:8     | Reserved                               |
| 7        | Unknown Command - MLI                  |
| 6        | Reserved                               |
| 5        | Monitor Mode on Disabled Monitor Error |
| 4        | Monitor Mode Error                     |
| 3        | Monitor Disable Error                  |
| 2        | Monitor Enable Error                   |
| 1        | Sample on Disabled Monitor Error       |
| 0        | Sample Error                           |

### 5.1.1 Errors from Commands

The following errors occur because of a Monitor Error command from an MLI.

### 5.1.1.1 Sample Error

- The Sample Error indicates there was an error during monitor sampling.
- This can be a result of an IMPLEMENTATION DEFINED error from the monitor itself, or if the monitor receives a Start Sample command when it has not been configured correctly.
- R If an MGI receives this error in response to a Start Sample command, it counts this as received data for the purposes of monitor sample data set completion.

### 5.1.1.2 Sample on Disabled Monitor Error

- The Sample on Disabled Monitor Error indicates a Start Sample command was received when the monitor was not enabled.
- If an MGI receives this error in response to a Start Sample command, it counts this as received data for the purposes of monitor sample data set completion.

#### 5.1.1.3 Monitor Enable Error

- The Monitor Enable Error indicates there was an error enabling the monitor.
- If an MGI receives this error in response to a Enable Monitor command, it keeps the monitor recorded as disabled in MGI\_MON\_STAT.

#### 5.1.1.4 Monitor Disable Error

- The Monitor Disable Error indicates there was an error disabling the monitor.
- If an MGI receives this error in response to a Disable Monitor command, it keeps the monitor recorded as enabled in MGI\_MON\_STAT.

#### 5.1.1.5 Monitor Mode Error

- The Monitor Mode Error indicates there was an error during monitor mode setting.
- This can be because of an IMPLEMENTATION DEFINED error from the monitor during mode setting, or because of the monitor receiving a Set Monitor Mode command with an invalid or unknown value.
- This error occurs because of a failure status in the Monitor Mode Complete command. For more information see 3.2.11 *Monitor Mode Complete command*
- In some cases, only a sub-set of the possible values that can be programmed in MGI\_MODE\_REQ<n> represent valid monitor modes, therefore a Monitor Mode Error might indicate incorrect programming.

### 5.1.1.6 Monitor Mode on Disabled Monitor Error

- The Monitor Mode on Disabled Monitor Error indicates a Set Monitor Mode command was received when the monitor was not enabled.
- This error occurs because of a failure status in the Monitor Mode Complete command. For more information see section 3.2.11 *Monitor Mode Complete command*

### 5.1.1.7 Unknown Command - MLI Error

The Unknown Command Error indicates a command sent to an MLI is not supported by that MLI.

### 5.1.1.8 Implementation Defined Errors

These error IDs represent IMPLEMENTATION DEFINED errors. This allows monitor specific errors to be reported.

### 5.1.2 Internal MGI errors

The following errors occur because of an internal error in an MGI.

### 5.1.2.1 Sample Period Error

- The Sample Period Error indicates that the programmed sample period is less than the monitor sample time.
- This error occurs when the sample period expiring would trigger a sample start while a monitor sample is still ongoing.
- When this error occurs and updates MGI\_ERR\_CODE, the MON\_ID is set to the number of the lowest monitor that has not completed its sample.
- This is a potential issue because it indicates that monitor data is generated less often than every programmed sample period, meaning potentially less often than is expected by the programming agent. For more information see section 2.4.1.2 *Periodic sample*

### 5.1.2.2 Unknown Command - MGI Error

The Unknown Command Error indicates a command sent to an MGI is not supported.

| Chapte<br><b>Monit</b> o | er 6<br>or Group Interface Programmers Model                              |             |
|--------------------------|---------------------------------------------------------------------------|-------------|
|                          | This section describes the programmer's model of the Monitor Group Inter- | face (MGI). |
|                          |                                                                           |             |
|                          |                                                                           |             |

# 6.1 Register Summary

The MGI characteristics are:

### **Attributes**

MGI Block is of size: 4KB

### **Default access**

Accesses to the address space of this Block that do not resolve are treated as RESO.

#### **Contents**

| Offset                               | Name                  | Notes |
|--------------------------------------|-----------------------|-------|
| 0x000                                | MGI_GRP_ID            | RO    |
| 0x008                                | MGI_DATA_INFO         | RO    |
| 0x010                                | MGI_FEAT0             | RO    |
| 0x018                                | MGI_FEAT1             | RO    |
| 0x030                                | MGI_SMP_EN            | RW    |
| 0x038                                | MGI_SMP_CFG           | RW    |
| 0x040                                | MGI_SMP_PER           | RW    |
| 0x048                                | MGI_SMP_DLY           | RW    |
| 0x060                                | MGI_MON_REQ           | RW    |
| 0x070                                | MGI_MON_STAT          | RO    |
| 0x080                                | MGI_MODE_BCAST        | RW    |
| 0x090 + (8 * n)                      | MGI_MODE_REQ <n></n>  | RW    |
| $0 \times 0 \times 0 + (8 \times n)$ | MGI_MODE_STAT <n></n> | RO    |
| 0x100                                | MGI_IRQ_STAT          | RW    |
| 0x110                                | MGI_IRQ_MASK          | RW    |
| 0x140                                | MGI_TRG_MASK          | RW    |
| 0x150                                | MGI_ERR_CODE          | RO    |
| 0x160                                | MGI_WREN              | RW    |
| 0x168                                | MGI_WRCFG             | RW    |
| 0x170                                | MGI_WADDR0            | RW    |
| 0x174                                | MGI_WADDR1            | RW    |
| 0x180                                | MGI_RADDR0            | RW    |
| 0x184                                | MGI_RADDR1            | RW    |
| 0x190                                | MGI_DISCON_ID         | RO    |
| 0x198                                | MGI_CON_STAT          | RO    |
| 0x1B0                                | MGI_CMD_SEND0         | RW    |
| 0x1B8                                | MGI_CMD_SEND1         | RW    |
|                                      |                       |       |

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

| Offset           | Name                  | Notes |
|------------------|-----------------------|-------|
| 0x1C0            | MGI_CMD_RECV0         | RO    |
| 0x1C8            | MGI_CMD_RECV1         | RO    |
| 0x200 + (16 * n) | MGI_ATYP <n></n>      | RW    |
| 0x208 + (16 * n) | MGI_AVAL_LOW <n></n>  | RW    |
| 0x20C + (16 * n) | MGI_AVAL_HIGH <n></n> | RW    |
| 0x700 + (4 * n)  | MGI_DATA <n></n>      | RO    |
| 0xF00            | MGI_DVLD              | RO    |
| 0xF10            | MGI_TAG0              | RO    |
| 0xF14            | MGI_TAG1              | RO    |
| 0xF18            | MGI_TAG2              | RO    |
| 0xF1C            | MGI_TAG3              | RO    |
| 0xF40            | MGI_SMPID_START       | RO    |
| 0xF48            | MGI_SMPID_END         | RO    |
| 0xFC0            | MGI_IIDR              | RO    |
| 0xFC8            | MGI_AIDR              | RO    |

#### 6.1. Register Summary

# 6.1.0.1 MGI\_GRP\_ID, Group Identification Register

The MGI\_GRP\_ID characteristics are:

#### **Purpose**

This register contains information like an identifier for this MGI and the number of monitors that are supported.

#### **Attributes**

MGI\_GRP\_ID is a 32-bit register.

#### Field descriptions

The MGI\_GRP\_ID bit assignments are:

| 131 21 | 1 20 16 | 15  | 12 | 11 0 ] |
|--------|---------|-----|----|--------|
| RES0   | MON_NUM | RES | 0  | GRP_ID |

### Bits [31:21]

Reserved, RESO.

### MON\_NUM, bits [20:16]

Specifies the number of Monitors in the MGI.

The number of monitors in the MGI is MON\_NUM + 1.

This field is reset to the MON\_NUM\_CFG configuration value, see 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### Bits [15:12]

Reserved, RESO.

### GRP\_ID, bits [11:0]

Monitor Group Interface Identifier Value.

This field is reset to the GRP\_ID\_CFG configuration value, see 2.11 *Configuration options*.

The reset behavior of this field is:

 $\bullet\,$  On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Accessing the MGI\_GRP\_ID

MGI\_GRP\_ID can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x000  |

# 6.1.0.2 MGI\_DATA\_INFO, Group Data Information Register

The MGI\_DATA\_INFO characteristics are:

#### **Purpose**

This register contains information about the data generated by the monitors in this MGI.

#### **Attributes**

MGI\_DATA\_INFO is a 32-bit register.

#### Field descriptions

The MGI\_DATA\_INFO bit assignments are:



### Bits [31:28]

Reserved, RESO.

### MON\_DATA\_WIDTH, bits [27:22]

The bit width of the data values generated by each monitor.

The data value width is MON\_DATA\_WIDTH + 1.

This field is reset to the MON\_DATA\_WIDTH\_CFG configuration value, see 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### ALT\_ADDR, bit [21]

Alternate Address Bit.

This field is reset to the ALT\_ADDR\_CFG configuration value, see 2.11 Configuration options.

| Value | Meaning                                                           |
|-------|-------------------------------------------------------------------|
| 0b0   | Monitor data is read from MGI_DATA <n>.</n>                       |
| 0b1   | Monitor data is read from the address in MGI_RADDR0 / MGI_RADDR1. |

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### PACKED, bit [20]

Packed Bit.

This indicates multiple monitor data values are placed in a single 32-bit register, see 4.1.1 Packed Data.

This field is reset to the PACKED\_CFG configuration value, see 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Bits [19:16]

Reserved, RESO.

# DATA\_PER\_MON, bits [15:0]

The number of data values generated per monitor for each sample.

The number of data values generated is DATA\_PER\_MON + 1.

This field is reset to the DATA\_PER\_MON\_CFG configuration value, see 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Accessing the MGI\_DATA\_INFO

MGI\_DATA\_INFO can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x008  |

### 6.1.0.3 MGI\_FEAT0, Feature Identification Register 0

The MGI\_FEAT0 characteristics are:

#### **Purpose**

This register contains information about the features and configuration in this MGI

#### **Attributes**

MGI FEAT0 is a 32-bit register.

#### Field descriptions

The MGI\_FEAT0 bit assignments are:



### PER\_TIMER, bit [31]

Indicates if the periodic timer is present.

| Value | Meaning                            |
|-------|------------------------------------|
| 0b0   | The periodic timer is not present. |
| 0b1   | The periodic timer is present.     |

If the periodic timer is not present, then MGI\_SMP\_PER is RESO

This field is reset to the PER\_TIMER\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

# MON\_DISCON, bit [30]

Indicates if disconnection is supported for any monitor.

Information on disconnection support for each monitor can be read from MGI DISCON ID.

| Value | Meaning                                             |
|-------|-----------------------------------------------------|
| 0b0   | Disconnection is not supported on any monitors.     |
| 0b1   | Disconnection is supported on one or more monitors. |

This field is reset based on the MON\_DISCON\_CFG configuration value, see section 2.11 *Configuration options*. The reset behavior of this field is:

# USER\_DEF\_CMD, bit [29]

Indicates if User Defined commands are supported.

| Value | Meaning                                  |  |
|-------|------------------------------------------|--|
| 0b0   | User Defined commands are not supported. |  |
| 0b1   | User Defined commands are supported.     |  |

If User Defined commands are not supported then the following registers are RES0: MGI\_CMD\_SEND0, MGI\_CMD\_RECV0 and MGI\_CMD\_RECV1.

This field is reset to the USER\_DEF\_CMD\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### DMA\_IF, bit [28]

Indicates if the DMA interface is present.

| Value | Meaning                           |  |
|-------|-----------------------------------|--|
| 0b0   | The DMA interface is not present. |  |
| 0b1   | The DMA interface is present.     |  |

If the DMA interface is not present, then MGI\_WRCFG is RESO

If the DMA interface is not present, then MGI\_WREN is RESO

This field is reset to the DMA\_IF\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### TRIG\_OUT, bit [27]

Indicates if the output trigger is present.

| Value | Meaning                            |  |
|-------|------------------------------------|--|
| 0b0   | The output trigger is not present. |  |
| 0b1   | The output trigger is present.     |  |

This field is reset to the TRIG\_OUT\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

#### TRIG\_IN, bit [26]

Indicates if the input trigger is supported.

| Value | Meaning                           |  |
|-------|-----------------------------------|--|
| 0b0   | The input trigger is not present. |  |
| 0b1   | The input trigger is present.     |  |

This field is reset to the TRIG\_IN\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### TAG\_IN, bit [25]

Indicates if the tag input is present.

| Value | Meaning                       |  |
|-------|-------------------------------|--|
| 0b0   | The tag input is not present. |  |
| 0b1   | The tag input is present.     |  |

If the tag interface is not present, then Tag Value cannot be programmed as the sample identifier configuration in MGI\_SMP\_CFG.SMPID\_CFG.

If the tag interface is not present, then all MGI\_TAG<n> are RESO.

This field is reset to the TAG\_IN\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## ALT\_DELTA, bit [24]

Indicates if the alert rising and falling delta functions are supported.

| Value | Meaning                                                       |  |
|-------|---------------------------------------------------------------|--|
| 0b0   | The alert rising and falling delta functions are not present. |  |
| 0b1   | The alert rising and falling delta functions are present.     |  |

If these functions are not present they cannot be programmed as alert types in MGI\_ATYP<n>.ALT\_TYP.

This field is reset to the ALT\_DELTA\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

#### SINGLE\_MON\_MODE, bit [23]

Indicates if the MGI supports only a single monitor mode setting for all monitors or allows separate settings for each monitor.

If SINGLE\_MON\_MODE = 0b1 then MGI\_MODE\_BCAST is RESO.

| Value | Meaning                                                       |
|-------|---------------------------------------------------------------|
| 0b0   | The MGI supports separate mode settings for each monitor.     |
| 0b1   | The MGI only supports a single mode setting for all monitors. |

This field is reset to the SINGLE\_MON\_MODE\_CFG configuration value, see section 2.11 *Configuration options*. The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Bits [22:15]

Reserved, RESO.

### TAG\_LEN, bits [14:8]

Indicates the bit width of the tag value if present, indicated by TAG\_IN. The tag length is TAG\_LEN+1.

If TAG\_LEN < 32 then MGI\_TAG1 is RES0.

If TAG\_LEN < 64 then MGI\_TAG2 is RES0.

If TAG\_LEN < 96 then MGI\_TAG3 is RES0.

This field is reset to the TAG LEN CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Bits [7:3]

Reserved, RESO.

### ALERT\_NUM, bits [2:0]

Indicates the number of supported alerts.

This field is reset to the ALERT\_NUM\_CFG configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

 $\bullet\,$  On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Accessing the MGI\_FEAT0

MGI\_FEAT0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x010  |

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

### 6.1.0.4 MGI\_FEAT1, Feature Identification Register 1

The MGI\_FEAT1 characteristics are:

#### **Purpose**

This register contains information about the features and configuration in this MGI

#### **Attributes**

MGI FEAT1 is a 32-bit register.

#### Field descriptions

The MGI\_FEAT1 bit assignments are:



### Bits [31:22]

Reserved, RESO.

### SMP\_DLY\_LEN, bits [21:16]

Indicates the number of bits in the Sample Delay Register.

If SMP\_DLY\_LEN = 0b000000 then MGI\_SMP\_DLY is RESO.

If SMP\_DLY\_LEN > 0b000000 then MGI\_SMP\_DLY is SMP\_DLY\_LEN bits wide.

Values greater than 0b100000 are reserved.

This field is reset to the SMP\_DLY\_LEN\_CFG configuration value, see 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Bits [15:13]

Reserved, RESO.

### MODE\_LEN, bits [12:8]

Indicates the bit width of each of the Monitor Mode Request and Status Registers.

The number of bits in each register is MODE\_LEN + 1

This field is reset to the MODE\_LEN\_CFG configuration value, see 2.11 Configuration options

The reset behavior of this field is:

### Bits [7:3]

Reserved, RESO.

### MODE\_REG, bits [2:0]

Indicates the number of Monitor Mode Request and Status Registers.

The number of each register is MODE\_REG. For instance, 0b000 means that there are not any Monitor Mode Request or Status Registers, 0b001 means there is one Monitor Mode Request Register and one Monitor Mode Status Register.

Values greater than 0b100 are reserved.

This field is reset to the MODE\_REG\_CFG configuration value, see 2.11 Configuration options

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Accessing the MGI\_FEAT1

MGI\_FEAT1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x018  |

# 6.1.0.5 MGI\_SMP\_EN, Sample Enable Register

The MGI\_SMP\_EN characteristics are:

#### **Purpose**

This register contains controls to enable monitor sampling.

#### **Attributes**

MGI SMP EN is a 32-bit register.

### Field descriptions

The MGI\_SMP\_EN bit assignments are:



### Bits [31:2]

Reserved, RESO.

### OG, bit [1]

Sample Ongoing.

Indicates when monitor sampling is ongoing.

This bit is read only.

For a single monitor sample (MGI\_SMP\_CFG.SMP\_TYP = 0b00) this is 0b1 when the monitor sample is ongoing, then goes LOW when it is complete.

For other monitor sample types this is set to 0b1 when the monitor sample enable (MGI\_SMPEN.EN) is set to 0b1. It is set to 0b0 when the sample enable is set to 0b0 and a monitor sample is not currently ongoing.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

Access to this field is RO.

### EN, bit [0]

Sample Enable

Enables monitor sampling.

For more information see 2.4.2 Enabling monitor sampling.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

# Accessing the MGI\_SMP\_EN

MGI\_SMP\_EN can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x030  |

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

# 6.1.0.6 MGI\_SMP\_CFG, Sample Configuration Register

The MGI\_SMP\_CFG characteristics are:

#### **Purpose**

This register contains controls to configure monitor sampling.

#### **Attributes**

MGI\_SMP\_CFG is a 32-bit register.

### Field descriptions

The MGI\_SMP\_CFG bit assignments are:



# Bits [31:2]

Reserved, RESO.

### SMP\_TYP, bits [1:0]

Sample Type.

| Value | Meaning                                                                                                                                                                                                           |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b00  | Manual Sample: A single sample is performed.                                                                                                                                                                      |
| 0b01  | Periodic Sample: A sample is started when the sampling is enabled, then repeated every programmed sample period. If the periodic timer is not supported, MGI_FEATO.PER_TIMER is 0b0, then this value is reserved. |
| 0b10  | Data Read: A sample is started when the sampling is enabled, then repeated every time the data from the last sample data address is read.                                                                         |
| 0b11  | Trigger Input: A sample is started whenever there is a event on the input trigger. If the trigger input is not supported, MGI_FEATO.TRIG_IN is 0b0, then this value is reserved.                                  |

Changing the sample trigger type while sampling is enabled or ongoing (MGI\_SMP\_EN.EN = 0b1 or MGI\_SMP\_EN.OG = 0b1) could result in UNPREDICTABLE behavior.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00.

# Accessing the MGI\_SMP\_CFG

MGI\_SMP\_CFG can be accessed through the  $\overline{\text{MGI}}$  block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x038  |

# 6.1.0.7 MGI\_SMP\_PER, Sample Period Register

The MGI\_SMP\_PER characteristics are:

#### **Purpose**

This register programs the sample period for periodic sampling.

If MGI\_FEAT0.PER\_TIMER is 0b0 this register is RES0.

#### **Attributes**

MGI\_SMP\_PER is a 32-bit register.

### Field descriptions

The MGI\_SMP\_PER bit assignments are:



### SMP\_PERIOD, bits [31:0]

Length of the periodic sampling sample period in MGI clock cycles.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

### Accessing the MGI\_SMP\_PER

MGI\_SMP\_PER can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x040  |

### 6.1.0.8 MGI\_SMP\_DLY, Sample Delay Register

The MGI\_SMP\_DLY characteristics are:

#### **Purpose**

This register programs a delay from a sample trigger to a sample starting, for more information see 2.4.3 *Sample delay*.

This registers bit width is MGI\_FEAT1.SMP\_DLY\_LEN.

If MGI\_FEAT0.SMP\_DLY\_LEN is 0b00000, this register is RES0.

Register bits higher than the bit width supported are RESO.

#### **Attributes**

MGI\_SMP\_DLY is a 32-bit register.

### Field descriptions

The MGI\_SMP\_DLY bit assignments are:



### SMP\_DLY, bits [31:0]

Length of the sample delay in MGI clock cycles, for more information see 2.4.3 Sample delay.

This fields width is MGI\_FEAT1.SMP\_DLY\_LEN.

Any unused bits in this field are RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

### Accessing the MGI\_SMP\_DLY

MGI\_SMP\_DLY can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x048  |

# 6.1.0.9 MGI\_MON\_REQ, Monitor Enable Request Register

The MGI\_MON\_REQ characteristics are:

#### **Purpose**

This register is used to request the enabling and disabling of monitors. For more information, see section 2.2 *Enabling and disabling monitors*.

The actual status of monitors can be read from the Monitor Enable Status Register.

This registers bit width is the number of monitors supported by the MGI.

For example, when the number of monitors is 6 this register width is [5:0].

Register bits higher than the number of supported monitors as defined in MGI\_GRP\_ID.MON\_NUM are RESO.

#### **Attributes**

MGI\_MON\_REQ is a 32-bit register.

#### Field descriptions

The MGI\_MON\_REQ bit assignments are:



### MON\_EN, bits [31:0]

Monitor Enable / Disable Request.

A write to this register sends the appropriate requests for monitors to be enabled or disabled.

For example, writing 0b1 to bit 6 is a request to enable monitor 6 if it is not already enabled.

The actual status of monitors can be read from the Monitor Enable Status Register.

Each bit value is either:

**0b0**: The monitor represented by this bit position is requested to be disabled.

**0b1**: The monitor represented by this bit position is requested to be enabled.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

#### Accessing the MGI\_MON\_REQ

MGI\_MON\_REQ can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x060  |

# 6.1.0.10 MGI\_MON\_STAT, Monitor Enable Status Register

The MGI\_MON\_STAT characteristics are:

#### **Purpose**

This register is used to read the enabled status of monitors, for more information see 2.2 *Enabling and disabling monitors*.

The enabling and disabled of monitors is requested using Monitor Enable Request Register.

This registers bit width is the number of monitors supported by the MGI.

For example, when the number of monitors is 6 this register width is [5:0].

Register bits higher than the number of supported monitors as defined in MGI\_GRP\_ID.MON\_NUM are RESO.

#### **Attributes**

MGI\_MON\_STAT is a 32-bit register.

### Field descriptions

The MGI\_MON\_STAT bit assignments are:



### MON\_STAT, bits [31:0]

Monitor Enable Status

Each bit value is either:

**0b0**: The monitor represented by this bit position is disabled.

**0b1**: The monitor represented by this bit position is enabled.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

### Accessing the MGI\_MON\_STAT

MGI\_MON\_STAT can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x070  |

# 6.1.0.11 MGI\_MODE\_BCAST, Monitor Mode Broadcast Register

The MGI\_MODE\_BCAST characteristics are:

#### **Purpose**

This register is used to configure the monitors that are sent a Set Monitor Mode command when any Monitor Mode Request Register is written. This allows different monitors to be programmed with different modes.

This registers bit width is the number of monitors supported by the MGI. For example, when the number of monitors is 6 this registers width is [5:0].

When MGI\_FEATO.SINGLE\_MON\_MODE is 0b1 or MGI\_GRP\_ID.MON\_NUM is 0b00000 this register is RESO.

Register bits higher than the number of supported monitors as defined in MGI\_GRP\_ID.MON\_NUM are RESO.

#### **Attributes**

MGI\_MODE\_BCAST is a 32-bit register.

#### Field descriptions

The MGI\_MODE\_BCAST bit assignments are:



### MODE\_BCAST\_EN, bits [31:0]

Monitor Mode Broadcast Enable.

Each bit represents a monitor. For example, bit 0 represents monitor 0, and bit 3 represents monitor 3.

When MGI GRP ID.MON NUM = 0b00000 this field is RESO.

When MGI\_GRP\_ID.MON\_NUM > 0b00000, the width of this field is MGI\_GRP\_ID.MON\_NUM + 1.

Each bit value is either:

**0b0**: The monitor will not be sent a Set Monitor Mode when a write to any Monitor Mode Request Register occurs.

**0b1**: The monitor will be sent a Set Monitor Mode when a write to any Monitor Mode Request Register occurs.

Each bit present is reset to 0b1

Bits that are not present are RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

### Accessing the MGI\_MODE\_BCAST

MGI\_MODE\_BCAST can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x080  |

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

# 6.1.0.12 MGI\_MODE\_REQ<n>, Monitor Mode Request Register <n>, n = 0 - 3

The MGI\_MODE\_REQ<n> characteristics are:

#### **Purpose**

This register programs the monitor mode.

If MGI\_FEAT1.MODE\_REG < 0b001, MGI\_MODE\_REQ0 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b010, MGI\_MODE\_REQ1 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b011, MGI\_MODE\_REQ2 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b100, MGI\_MODE\_REQ3 is RES0.

The bit width of this register is MODE\_LEN, unused bits are RESO.

For more information on configuration see section 2.11 Configuration options.

#### **Attributes**

MGI\_MODE\_REQ<n> is a 32-bit register.

#### Field descriptions

The MGI\_MODE\_REQ<n> bit assignments are:



### MODE\_REQ, bits [31:0]

Monitor Mode

Writing to this register sends the written value to each connected and enabled monitor with its bit set in MGI\_MODE\_BCAST using a Set Monitor Mode command.

If this register is written when its previous value is not equal to its equivalent MGI\_MODE\_STAT<n> register then it is not guaranteed that the previous mode setting has taken place.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

#### Accessing the MGI\_MODE\_REQ<n>

MGI\_MODE\_REQ<n> can be accessed through the MGI block, as follows:

| Frame | Offset          |
|-------|-----------------|
| MGI   | 0x090 + (8 * n) |

# 6.1.0.13 MGI\_MODE\_STAT<n>, Monitor Mode Status Register <n>, n = 0 - 3

The MGI\_MODE\_STAT<n> characteristics are:

#### **Purpose**

This register contains the current monitor mode.

If MGI\_FEAT1.MODE\_REG < 0b001, MGI\_MODE\_STAT0 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b010, MGI\_MODE\_STAT1 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b011, MGI\_MODE\_STAT2 is RES0.

If MGI\_FEAT1.MODE\_REG < 0b100, MGI\_MODE\_STAT3 is RES0.

This width of this register is MODE\_LEN, unused bits are RESO.

For more information on configuration see section 2.11 *Configuration options*.

#### **Attributes**

MGI\_MODE\_STAT<n> is a 32-bit register.

#### Field descriptions

The MGI\_MODE\_STAT<n> bit assignments are:



### MODE\_STAT, bits [31:0]

Monitor Mode Status

Indication of the current monitor mode.

This can be different from the requested monitor mode if the requested mode state is not yet updated at the monitor.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

### Accessing the MGI\_MODE\_STAT<n>

MGI\_MODE\_STAT<n> can be accessed through the MGI block, as follows:

| Frame | Offset          |
|-------|-----------------|
| MGI   | 0x0C0 + (8 * n) |

### 6.1.0.14 MGI\_IRQ\_STAT, Interrupt Status Register

The MGI\_IRQ\_STAT characteristics are:

#### **Purpose**

This register contains information on the status of interrupts and allows interrupt events to be cleared.

A read gives the interrupt event status.

A write of 0b1 to any bit clears that interrupt event status.

For details on the interrupt types see 2.10 *Monitor Group Interface interrupt events*.

#### **Attributes**

MGI\_IRQ\_STAT is a 32-bit register.

#### Field descriptions

The MGI\_IRQ\_STAT bit assignments are:



### Bits [31:23]

Reserved, RESO.

### ALT\_IRQ\_STAT, bits [22:16]

Alert Interrupt Event Status

There is an event status bit for each alert supported. The bit for alert n is, for n from 0 to 6, Alert  $n = ALT_IRQ_STAT[16+n]$ 

For example, Alert 0 is bit 16 and Alert 1 is bit 17.

Bits for alerts that are not supported are RESO

The number of supported alerts is indicated in MGI\_FEAT0.ALERT\_NUM.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0000000.

# Bits [15:9]

Reserved, RESO.

### DATA\_WR\_IRQ\_STAT, bit [8]

Data Write Complete Interrupt Event Status.

Indicates the data write of a monitor data set has been completed by the DMA interface.

When MGI\_FEATO.DMA\_IF is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### CFG\_IRQ\_STAT, bit [7]

Configuration Request Interrupt Event Status.

Indicates that configuration of the monitor group is required due to power on or reset deassertion.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### IN\_TRIG\_IRQ\_STAT, bit [6]

Input Trigger Interrupt Event Status

Indicates that an input trigger has been received.

When MGI\_FEAT0.TRIG\_IN is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

#### MON\_TRIG\_IRQ\_STAT, bit [5]

Monitor Trigger Interrupt Event Status.

Indicates that a monitor trigger has been received.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### ERR\_IRQ\_STAT, bit [4]

Error Interrupt Event Status.

Indication that an error has been received.

Clearing this error status results in the MGI\_ERR\_CODE.VALID\_ERROR bit being cleared to 0b0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

# CMD\_RECV\_IRQ\_STAT, bit [3]

User Defined Command Received Interrupt Event Status.

Indication that an User Defined command has been received.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### MON\_MODE\_IRQ\_STAT, bit [2]

Monitor Mode Request Complete Interrupt Event Status.

Indication that a set monitor mode action has been completed.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### MON\_EN\_IRQ\_STAT, bit [1]

Monitor Enable Request Complete Interrupt Event Status.

Indication that a programmed monitor enable/disable action has been completed.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### SMP\_CMP\_IRQ\_STAT, bit [0]

Monitor Sample Data Set Complete Interrupt Event Status.

Indication that sampling is complete for all monitors in the group.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

### Accessing the MGI\_IRQ\_STAT

MGI\_IRQ\_STAT can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x100  |

## 6.1.0.15 MGI\_IRQ\_MASK, Interrupt Mask Register

The MGI\_IRQ\_MASK characteristics are:

#### **Purpose**

This register allows masking of interrupt events.

0b0 indicates the interrupt is enabled.

0b1 indicates the interrupt is masked.

For details on the interrupt types see 2.10 *Monitor Group Interface interrupt events*.

#### **Attributes**

MGI IRQ MASK is a 32-bit register.

#### Field descriptions

The MGI\_IRQ\_MASK bit assignments are:



## Bits [31:23]

Reserved, RESO.

# ALT\_IRQ\_MASK, bits [22:16]

Alert Interrupt Events Mask

There is an event mask bit for each alert supported. The bit for alert n is, for n from 0 to 6, Alert  $n = ALT_IRQ_MASK[16+n]$ 

For example, Alert 0 is bit 16 and Alert 1 is bit 17.

Bits for alerts that are not supported are RESO

The number of supported alerts is indicated in MGI\_FEAT0.ALERT\_NUM.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b11111111.

## Bits [15:9]

Reserved, RESO.

## DATA\_WR\_IRQ\_MASK, bit [8]

Data Write Complete Interrupt Event Mask.

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## CFG\_IRQ\_MASK, bit [7]

Configuration Request Interrupt Event Mask.

This field is reset to the DEF\_CFG\_IRQ\_MASK configuration value, see section 2.11 Configuration options.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

# IN\_TRIG\_IRQ\_MASK, bit [6]

Input Trigger Interrupt Event Mask

When MGI\_FEAT0.TRIG\_IN is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## MON\_TRIG\_IRQ\_MASK, bit [5]

Monitor Trigger Interrupt Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

#### ERR\_IRQ\_MASK, bit [4]

Error Interrupt Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## CMD\_RECV\_IRQ\_MASK, bit [3]

User Defined Command Received Interrupt Event Mask.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

### MON\_MODE\_IRQ\_MASK, bit [2]

Monitor Mode Request Complete Interrupt Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

#### MON EN IRQ MASK, bit [1]

Monitor Enable Request Complete Interrupt Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

# SMP\_CMP\_IRQ\_MASK, bit [0]

Monitor Sample Data Set Complete Interrupt Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

# Accessing the MGI\_IRQ\_MASK

MGI\_IRQ\_MASK can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x110  |

## 6.1.0.16 MGI\_TRG\_MASK, Output Trigger Mask Register

The MGI\_TRG\_MASK characteristics are:

#### **Purpose**

This register allows masking of trigger events.

0b0 indicates the trigger is enabled.

0b1 indicates the trigger is masked.

For details on the interrupt types see 2.10 Monitor Group Interface interrupt events

When MGI\_FEAT0.TRIG\_OUT is 0b0 this register is RES0.

#### **Attributes**

MGI\_TRG\_MASK is a 32-bit register.

## Field descriptions

The MGI\_TRG\_MASK bit assignments are:



## Bits [31:23]

Reserved, RESO.

## ALT\_N\_TRIG\_MASK, bits [22:16]

Alert Trigger Event Mask

There is an event for each alert supported.

For example Alert 0 is bit 7, Alert 1 is bit 8.

Each bit present is reset to 0b1

Bits for alerts which are not supported are reserved RESO

The number of supported alerts is indicated in MGI\_FEAT0.ALERT\_NUM.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## Bits [15:9]

Reserved, RESO.

#### DATA WR TRIG MASK, bit [8]

Data Write Complete Trigger Event Mask.

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## CFG\_TRIG\_MASK, bit [7]

Configuration Request Trigger Event Mask.

This field is reset to the DEF\_CFG\_TRIG\_MASK configuration value, see 2.11 Configuration options

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## IN\_TRIG\_TRIG\_MASK, bit [6]

'Input Trigger' Trigger Event Mask

When MGI\_FEAT0.TRIG\_IN is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

#### MON\_TRIG\_TRIG\_MASK, bit [5]

'Monitor Trigger' Trigger Event Status.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## ERR\_TRIG\_MASK, bit [4]

Error Trigger Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

#### CMD\_RECV\_TRIG\_MASK, bit [3]

User Defined Command Response Trigger Event Mask.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## MON\_MODE\_TRIG\_MASK, bit [2]

Monitor Mode Set Trigger Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

## MON\_EN\_TRIG\_MASK, bit [1]

Monitor Enable Request Complete Trigger Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

# SMP\_CMP\_TRIG\_MASK, bit [0]

Monitor Set Sample Complete Trigger Event Mask.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b1.

# Accessing the MGI\_TRG\_MASK

MGI\_TRG\_MASK can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x140  |

## 6.1.0.17 MGI\_ERR\_CODE, Error Code Register

The MGI\_ERR\_CODE characteristics are:

#### **Purpose**

This register contains the error code received from a monitor error command.

The first monitor to report an error is recorded here.

While the Error interrupt event is active any subsequent other error conditions will not be reported, but the presence of additional errors is indicated by the SECOND ERROR bit.

Once the interrupt event is cleared any subsequent error conditions will be reported.

#### **Attributes**

MGI\_ERR\_CODE is a 32-bit register.

### Field descriptions

The MGI\_ERR\_CODE bit assignments are:



#### SECOND\_ERROR, bit [31]

This bit set to 0b1 indicates further error(s) have occurred whilst a previously reported error interrupt event is still active.

The other fields in this register represent the first reported condition.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

#### VALID ERROR, bit [30]

This bit set to 0b1 indicates an error has occurred and the error data in this register is valid.

This bit remains set until cleared by either a write of 0x00000000 to this register, or the error interrupt event being cleared.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

## Bits [29:13]

Reserved, RESO.

# MON\_ID, bits [12:8]

The monitor number, if applicable, that returned the error.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00000.

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

## Bits [7:6]

Reserved, RESO.

# ERROR\_CODE, bits [5:0]

The reported error code.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b000000.

# Accessing the MGI\_ERR\_CODE

MGI\_ERR\_CODE can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x150  |

## 6.1. Register Summary

# 6.1.0.18 MGI\_WREN, Data Write Enable Register

The MGI\_WREN characteristics are:

#### **Purpose**

This register contains controls to enable the writing out of monitor sample data sets with the DMA interface.

When MGI\_FEAT0.DMA\_IF is 0b0 this register is RES0.

For more information see 2.8 Direct Memory Access interface.

#### **Attributes**

MGI\_WREN is a 32-bit register.

## Field descriptions

The MGI\_WREN bit assignments are:



## Bits [31:1]

Reserved, RESO.

## WREN, bit [0]

Data Write Enable.

Enables monitor sample data set writing as configured in the Data Write Configuration Register.

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

| Value | Meaning                |
|-------|------------------------|
| 0b0   | Data writing disabled. |
| 0b1   | Data writing enabled.  |

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

## Accessing the MGI\_WREN

MGI\_WREN can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x160  |

# 6.1.0.19 MGI\_WRCFG, Data Write Configuration Register

The MGI\_WRCFG characteristics are:

#### **Purpose**

This register configures the writing out of monitor sample data sets with the DMA interface.

When MGI\_FEAT0.DMA\_IF is 0b0 this register is RES0.

Updating this register while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

For more information see section 2.8 Direct Memory Access interface.

#### **Attributes**

MGI\_WRCFG is a 32-bit register.

### Field descriptions

The MGI\_WRCFG bit assignments are:



## Bits [31:17]

Reserved, RESO.

## IRQ\_WR\_SYNC, bit [16]

Synchronize the Alert Interrupt Event with the DMA Write Complete Interrupt Event.

This bit configures if Alert interrupt events occur when the monitor sample data set is complete in the MGI, or if they are delayed until the DMA interface monitor sample data set write is complete.

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

| Value | Meaning                                                                                                                                                                    |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b0   | Alert interrupt events occur when the monitor sample data, that meets the alert condition, is received in the MGI.                                                         |
| 0b1   | Alert interrupt events occur when the monitor sample data set, that meets the alert condition, is complete in the MGI and it has been written to a memory-mapped location. |

When either MGI\_FEAT0.DMA\_IF is 0b0 or MGI\_FEAT0.ALERT\_NUM is 0b000 this field is RES0.

The reset behavior of this field is:

 $\bullet\,$  On a Cold reset, this field resets to 0b0.

## Bits [15:12]

Reserved, RESO.

### TAG\_ID\_EN, bit [11]

Tag Sample ID Enable.

This bit configures if the Tag Sample ID is written with the monitor sample data set by the DMA interface.

Additional configuration of whether this Sample ID is written, and either as a start Sample ID, or start and end Sample IDs is configured in MGI\_WRCFG.NUM\_SAMPLE\_ID

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

| Value | Meaning                           |
|-------|-----------------------------------|
| 0b0   | The Tag Sample ID is not written. |
| 0b1   | The Tag Sample ID is written.     |

If the tag input is not supported, MGI\_FEAT0.TAG\_IN is 0b0, then this value is RES0. See 2.11.2.4 *Tag input* If MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

## INCR\_ID\_EN, bit [10]

Count Sample ID Enable.

This bit configures if the Count Sample ID is written with the monitor sample data set by the DMA interface.

Additional configuration of whether this sample ID is written, and either as a start Sample ID, or start and end Sample IDs is configured in MGI\_WRCFG.NUM\_SAMPLE\_ID

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

| Value | Meaning                             |
|-------|-------------------------------------|
| 0b0   | The Count Sample ID is not written. |
| 0b1   | The Count Sample ID is written.     |

If MGI FEATO.DMA IF is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

## DATA\_VLD\_EN, bit [9]

Data Valid Enable.

This bit configures if the Data Valid bits, MGI\_DVLD, are written with the monitor sample data set.

#### 6.1. Register Summary

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

| Value | Meaning                              |
|-------|--------------------------------------|
| 0b0   | The Data Valid bits are not written. |
| 0b1   | The Data Valid bits are written.     |

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

#### GRP\_ID\_EN, bit [8]

Group ID Enable.

This bit configures if the Group ID, MGI\_GRP\_ID.GRP\_ID, is written with the monitor sample data set.

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

| Value | Meaning                      |
|-------|------------------------------|
| 0b0   | The Group ID is not written. |
| 0b1   | The Group ID is written.     |

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0.

## Bits [7:6]

Reserved, RESO.

# NUM\_SAMPLE\_ID, bits [5:4]

Number of Sample IDs written.

This field configures which of the start and end Sample IDs are written with the monitor sample data set.

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

The type of Sample IDs written is configured in MGI\_WRCFG.INCR\_ID\_EN and MGI\_WRCFG.TAG\_ID\_EN. When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

| Value | Meaning                                                |
|-------|--------------------------------------------------------|
| 0b00  | Count and Tag Sample IDs are not written.              |
| 0b01  | Configured Count and Tag Start Sample IDs are written. |

| Value | Meaning                                                        |
|-------|----------------------------------------------------------------|
| 0b10  | Configured Count and Tag Start and End Sample IDs are written. |

Values not specified in the table are reserved.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00.

## Bits [3:2]

Reserved, RESO.

## WR\_COND, bits [1:0]

Write Condition.

Configures when a monitor sample data set write occurs.

Updating this bit while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

When MGI\_FEAT0.DMA\_IF is 0b0 this field is RES0.

| Value | Meaning                                                                                      |
|-------|----------------------------------------------------------------------------------------------|
| 0000  | Data is written when every monitor sample data set is complete.                              |
| 0b01  | Data is written once when an alert is triggered.                                             |
| 0b10  | Data writing starts when an alert is triggered and continues until data writing is disabled. |

Values not specified in the table are reserved.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00.

## Accessing the MGI\_WRCFG

MGI\_WRCFG can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x168  |

# 6.1.0.20 MGI\_WADDR0, Data Write Address Register 0

The MGI\_WADDR0 characteristics are:

#### **Purpose**

This register contains the lower 32 bits of the address where monitor data is to be written.

Updating this register while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

When MGI\_FEAT0.DMA\_IF is 0b0 this register is RES0.

## **Attributes**

MGI\_WADDR0 is a 32-bit register.

## Field descriptions

The MGI\_WADDR0 bit assignments are:



## DATA\_WADDR0, bits [31:2]

Monitor data set write address bits [31:2].

This field is reset to the DEF\_WADDR\_CFG[31:2] configuration value, see section 2.11 Configuration options.

Updating this field while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

When MGI\_FEATO.DMA\_IF is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## Bits [1:0]

Reserved, RESO.

# Accessing the MGI\_WADDR0

MGI\_WADDR0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x170  |

# 6.1.0.21 MGI\_WADDR1, Data Write Address Register 1

The MGI\_WADDR1 characteristics are:

#### **Purpose**

This register contains the upper 32 bits of the address where monitor data is to be written.

Updating this register while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

When MGI\_FEAT0.DMA\_IF is 0b0 this register is RES0.

## **Attributes**

MGI\_WADDR1 is a 32-bit register.

## Field descriptions

The MGI\_WADDR1 bit assignments are:



## DATA\_WADDR1, bits [31:0]

Monitor data set write address bits [63:32].

This field is reset to the DEF\_WADDR\_CFG[63:32] configuration value, see section 2.11 Configuration options.

Updating this field while data writing is enabled, MGI\_WREN.WREN = 0b1, could result in UNPREDICTABLE behavior.

When MGI\_FEATO.DMA\_IF is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## Accessing the MGI\_WADDR1

MGI\_WADDR1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x174  |

# 6.1.0.22 MGI\_RADDR0, Data Read Address Register 0

The MGI\_RADDR0 characteristics are:

#### **Purpose**

This register contains the lower 32-bits of the address where monitor data is read from if MGI\_DATA\_INFO.ALT\_ADDR is 0b1.

When MGI\_DATA\_INFO.ALT\_ADDR is 0b0 this register is RES0.

#### **Attributes**

MGI\_RADDR0 is a 32-bit register.

#### Field descriptions

The MGI\_RADDR0 bit assignments are:



## DATA\_RADDR0, bits [31:0]

Monitor data alternate read address lower 32-bits.

This field is reset to the DEF\_RADDR\_CFG[31:0] configuration value, see 2.11 Configuration options.

When MGI\_DATA\_INFO.A is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## Accessing the MGI\_RADDR0

MGI RADDR0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x180  |

# 6.1.0.23 MGI\_RADDR1, Data Read Address Register 1

The MGI\_RADDR1 characteristics are:

#### **Purpose**

This register contains the upper 32 bits of the address where monitor data is read from if MGI\_DATA\_INFO.ALT\_ADDR is 0b1.

When MGI\_DATA\_INFO.ALT\_ADDR is 0b0 this register is RES0.

#### **Attributes**

MGI\_RADDR1 is a 32-bit register.

#### Field descriptions

The MGI\_RADDR1 bit assignments are:



## DATA\_RADDR1, bits [31:0]

Monitor data alternate read address upper 32-bits.

This field is reset to the DEF\_RADDR\_CFG[63:32] configuration value, see 2.11 Configuration options.

When MGI\_DATA\_INFO.A is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

## Accessing the MGI\_RADDR1

MGI RADDR1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x184  |

# 6.1.0.24 MGI\_DISCON\_ID, Monitor Disconnection Identification Register

The MGI\_DISCON\_ID characteristics are:

#### **Purpose**

This register contains information on which monitors support being disconnected.

This registers bit width is the number of monitors supported by the MGI.

For example, when the number of monitors is 6 this registers width is [5:0].

Register bits higher than the number of supported monitors, as defined in MGI\_GRP\_ID.MON\_NUM, are RESO.

#### Attributes

MGI\_DISCON\_ID is a 32-bit register.

### Field descriptions

The MGI\_DISCON\_ID bit assignments are:



## DISCON\_SPT, bits [31:0]

Monitor Disconnection Support.

Each bit represents a different monitor. For example bit 0 represents monitor 0, and bit 3 represents monitor 3.

The bit width of this field is MGI\_GRP\_ID.MON\_NUM + 1.

Each bit value is either:

**0b0**: The monitor represented by this bit position does not support being disconnected, and is always connected.

**0b1**: The monitor represented by this bit position does support being disconnected.

The register is reset to the value of MON\_DISCON\_CFG.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### Accessing the MGI\_DISCON\_ID

MGI\_DISCON\_ID can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x190  |

# 6.1.0.25 MGI\_CON\_STAT, Monitor Connection Status Register

The MGI\_CON\_STAT characteristics are:

#### **Purpose**

This register contains information about which monitors are currently connected.

This registers bit width is the number of monitors supported by the MGI.

For example, when the number of monitors is 6 this register width is [5:0].

Register bits higher than the number of supported monitors, as defined in MGI\_GRP\_ID.MON\_NUM, are RESO.

Register bits for monitors that do not support disconnection, as defined in MGI\_DISCON\_ID.DISCON\_SPT, always read as 0b1.

#### **Attributes**

MGI\_CON\_STAT is a 32-bit register.

#### Field descriptions

The MGI\_CON\_STAT bit assignments are:



#### CON STAT, bits [31:0]

Monitor Connection Status.

Each bit represents a different monitor. For example, bit 0 represents monitor 0, and bit 3 represents monitor 3.

The width of this field is MGI\_GRP\_ID.MON\_NUM + 1.

Each bit value is either:

**0b0**: The monitor represented by this bit position is disconnected.

**0b1**: The monitor represented by this bit position is connected.

Each bit for a monitor that supports connection/disconnection is reset to disconnected.

Each bit for a monitor that does not support connection/disconnection is reset to connected.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### Accessing the MGI CON STAT

MGI\_CON\_STAT can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x198  |

# 6.1.0.26 MGI\_CMD\_SEND0, Command Send Register 0

The MGI\_CMD\_SEND0 characteristics are:

#### **Purpose**

This register allows sending of User Defined commands to monitors.

The command type is always set to User Defined for commands sent using this register.

The command is sent because of the write to this register.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this register is RES0.

#### **Attributes**

MGI\_CMD\_SEND0 is a 32-bit register.

## Field descriptions

The MGI\_CMD\_SEND0 bit assignments are:



## BCAST, bit [31]

Broadcast bit.

Indicates if the command is sent to a single monitor or broadcast to all monitors.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

| Value | Meaning                                                      |
|-------|--------------------------------------------------------------|
| 0b0   | The command is only sent to the monitor indicated in MON_ID. |
| 0b1   | The command is sent to all monitors.                         |

The reset behavior of this field is:

 $\bullet\,$  On a Cold reset, this field resets to 0b0.

## Bits [30:29]

Reserved, RESO.

## MON\_ID, bits [28:24]

Monitor ID.

Indicates the monitor to which this command is to be sent.

This field is ignored if BCAST is set to 0b1.

When MGI\_FEAT0.USER\_DEF\_CMD is 0b0 this field is RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00000.

## Bits [23:16]

Reserved, RESO.

## CMD\_ADDR, bits [15:0]

Command Address.

Indicates the value to be put in the command address/sub-ID field.

This is typically used to indicate the operation of the User Defined command.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x0000.

# Accessing the MGI\_CMD\_SEND0

MGI\_CMD\_SEND0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x1B0  |

# 6.1.0.27 MGI\_CMD\_SEND1, Command Send Register 1

The MGI\_CMD\_SEND1 characteristics are:

#### **Purpose**

This register contains the data for User Defined commands sent to the monitors with MGI\_CMD\_SENDO.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this register is RESO.

#### **Attributes**

MGI\_CMD\_SEND1 is a 32-bit register.

## Field descriptions

The MGI\_CMD\_SEND1 bit assignments are:



## CMD\_DATA, bits [31:0]

Data sent with the User Defined command.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this register is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_CMD\_SEND1

MGI\_CMD\_SEND1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x1B8  |

# 6.1.0.28 MGI\_CMD\_RECV0, Command Receive Register 0

The MGI\_CMD\_RECV0 characteristics are:

#### **Purpose**

This register contains the command details of User Defined commands received from the monitors.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this register is RESO.

#### Attributes

MGI\_CMD\_RECV0 is a 32-bit register.

## Field descriptions

The MGI\_CMD\_RECV0 bit assignments are:

| 1 | 31  | 29 | 28 | 24     | 23 16 | 15 0 1   | 1 |
|---|-----|----|----|--------|-------|----------|---|
|   | RES | 50 |    | MON_ID | RES0  | CMD_ADDR |   |

## Bits [31:29]

Reserved, RESO.

## MON\_ID, bits [28:24]

Monitor ID.

Indicates the monitor from which this command was received.

When MGI FEATO.USER DEF CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b00000.

#### Bits [23:16]

Reserved, RESO.

## CMD\_ADDR, bits [15:0]

Command Address.

The value in the command address/sub-ID field of the received User Defined command.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x0000.

## Accessing the MGI\_CMD\_RECV0

MGI\_CMD\_RECV0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x1C0  |

Chapter 6. Monitor Group Interface Programmers Model 6.1. Register Summary

# 6.1.0.29 MGI\_CMD\_RECV1, Command Receive Register 1

The MGI\_CMD\_RECV1 characteristics are:

#### **Purpose**

This register contains the data of User Defined commands received from the monitors.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this register is RESO.

#### **Attributes**

MGI\_CMD\_RECV1 is a 32-bit register.

## Field descriptions

The MGI\_CMD\_RECV1 bit assignments are:



## CMD\_DATA, bits [31:0]

Command data received from the User Defined command.

When MGI\_FEATO.USER\_DEF\_CMD is 0b0 this field is RESO.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_CMD\_RECV1

MGI\_CMD\_RECV1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0x1C8  |

# 6.1.0.30 MGI\_ATYP<n>, Alert <n> Type Register, n = 0 - 6

The MGI\_ATYP<n> characteristics are:

#### **Purpose**

This register controls the trigger type for alert n.

If MGI\_FEATO.ALERT\_NUM < 0b001, MGI\_ATYP0 is RESO.

If MGI\_FEATO.ALERT\_NUM < 0b010, MGI\_ATYP1 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b011, MGI\_ATYP2 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b100, MGI\_ATYP3 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b101, MGI\_ATYP4 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b110, MGI\_ATYP5 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b111, MGI\_ATYP6 is RES0.

#### **Attributes**

MGI\_ATYP<n> is a 32-bit register.

#### Field descriptions

The MGI\_ATYP<n> bit assignments are:



# Bits [31:3]

Reserved, RESO.

# ALT\_TYP, bits [2:0]

Alert Type.

| Value | Meaning                                                                                                                                                                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b000 | No alert - Alert is disabled.                                                                                                                                                                                                                                                        |
| 0b001 | Upper threshold - Alert condition occurs when any monitor sample is above the programmed value.                                                                                                                                                                                      |
| 0b010 | Lower threshold - Alert condition occurs when any monitor sample is above the programmed value.                                                                                                                                                                                      |
| 0b101 | Rising delta - Alert condition occurs when any monitor sample is higher than its previous sample by the value programmed in MGI_AVAL_LOW <n> and MGI_AVAL_HIGH<n>.  If the alert delta functions are not supported, MGI_FEATO.ALT_DELTA is 0b0, then this value is reserved.</n></n> |

| Value | Meaning                                                                                                                                                                                                                                                                              |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0b110 | Falling delta - Alert condition occurs when any monitor sample is lower than its previous sample by the value programmed in MGI_AVAL_LOW <n> and MGI_AVAL_HIGH<n>.  If the alert delta functions are not supported, MGI_FEATO.ALT_DELTA is 0b0, then this value is reserved.</n></n> |

Values not listed are reserved.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b000.

## Accessing the MGI\_ATYP<n>

MGI\_ATYP<n> can be accessed through the MGI block, as follows:

| Frame | Offset           |
|-------|------------------|
| MGI   | 0x200 + (16 * n) |

# 6.1.0.31 MGI\_AVAL\_LOW<n>, Alert <n> Value Low Register, n = 0 - 6

The MGI\_AVAL\_LOW<n> characteristics are:

#### **Purpose**

This register controls the lower 32-bits of the trigger value for alert n.

If MGI\_FEAT0.ALERT\_NUM < 0b001, MGI\_AVAL\_LOW0 is RESO.

If MGI\_FEAT0.ALERT\_NUM < 0b010, MGI\_AVAL\_LOW1 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b011, MGI\_AVAL\_LOW2 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b100, MGI\_AVAL\_LOW3 is RES0.

If MGI FEATO.ALERT NUM < 0b101, MGI AVAL LOW4 is RESO.

If MGI\_FEAT0.ALERT\_NUM < 0b110, MGI\_AVAL\_LOW5 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b111, MGI\_AVAL\_LOW6 is RES0.

#### **Attributes**

MGI\_AVAL\_LOW<n> is a 32-bit register.

#### Field descriptions

The MGI\_AVAL\_LOW<n> bit assignments are:



## ALT\_VAL, bits [31:0]

Alert Value bits [31:0].

The meaning of the alert value depends on the alert type specified.

When MGI\_DATA\_INFO.MON\_DATA\_WIDTH < 31, this field width is [MON\_DATA\_WIDTH:0], otherwise is it [32:0].

Any unused bits in this field are RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_AVAL\_LOW<n>

MGI\_AVAL\_LOW<n> can be accessed through the MGI block, as follows:

| Frame | Offset           |
|-------|------------------|
| MGI   | 0x208 + (16 * n) |

# 6.1.0.32 MGI\_AVAL\_HIGH<n>, Alert <n> Value High Register, n = 0 - 6

The MGI\_AVAL\_HIGH<n> characteristics are:

#### **Purpose**

This register controls the higher 32-bits of the trigger value for alert n.

If MGI\_FEAT0.ALERT\_NUM < 0b001, MGI\_AVAL\_HIGH0 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b010, MGI\_AVAL\_HIGH1 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b011, MGI\_AVAL\_HIGH2 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b100, MGI\_AVAL\_HIGH3 is RES0.

If MGI FEATO.ALERT NUM < 0b101, MGI AVAL HIGH4 is RESO.

If MGI\_FEAT0.ALERT\_NUM < 0b110, MGI\_AVAL\_HIGH5 is RES0.

If MGI\_FEAT0.ALERT\_NUM < 0b111, MGI\_AVAL\_HIGH6 is RES0.

If MGI\_DATA\_INFO.MON\_DATA\_WIDTH < 32, All MGI\_AVAL\_HIGH<n> registers are RESO.

#### **Attributes**

MGI\_AVAL\_HIGH<n> is a 32-bit register.

### Field descriptions

The MGI\_AVAL\_HIGH<n> bit assignments are:



## ALT\_VAL, bits [31:0]

Alert value bits [63:32].

The meaning of the alert value depends on the alert type specified.

When MGI\_DATA\_INFO.MON\_DATA\_WIDTH > 31, this field width is [MON\_DATA\_WIDTH-31:0], otherwise is it RESO.

Any unused bits in this field are RESO

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_AVAL\_HIGH<n>

MGI\_AVAL\_HIGH<n> can be accessed through the MGI block, as follows:

| Frame | Offset           |
|-------|------------------|
| MGI   | 0x20C + (16 * n) |

# 6.1.0.33 MGI\_DATA<n>, Data Register <n>, n = 0 - 511

The MGI\_DATA<n> characteristics are:

#### **Purpose**

This set of registers contains the monitor sample data set.

If MGI\_DATA\_INFO.ALT\_ADDR is 0b1 this register is RES0.

This register's width and format is determined by the data width of the monitors, and if the data is packed.

This number of monitor data registers depends upon the number of monitors, the width of the monitor data and if the data is packed. For more information see Chapter 4 Data formats.

#### **Attributes**

MGI\_DATA<n> is a 32-bit register.

#### Field descriptions

The MGI\_DATA<n> bit assignments are:



## DATA, bits [31:0]

Monitor Sample Data.

This register's width and format is determined by the data width of the monitors, and if the data is packed. For more information see Chapter 4 *Data formats*.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_DATA<n>

MGI\_DATA<n> can be accessed through the MGI block, as follows:

| Frame | Offset          |
|-------|-----------------|
| MGI   | 0x700 + (4 * n) |

# 6.1.0.34 MGI\_DVLD, Data Valid Register

The MGI\_DVLD characteristics are:

#### **Purpose**

This register contains information on which of the data registers contain valid data.

This registers bit width is the number of monitors supported by the MGI.

For example, when the number of monitors is 6 this registers width is [5:0].

Register bits higher than the number of supported monitors as defined in MGI\_GRP\_ID.MON\_NUM are RESO.

#### **Attributes**

MGI\_DVLD is a 32-bit register.

### Field descriptions

The MGI\_DVLD bit assignments are:



## **DATA\_VLD**, bits [31:0]

Data Valid.

Each bit represents a monitor. For example, bit 0 represents monitor 0, and bit 3 represents monitor 3.

The bit width of this field is MGI\_GRP\_ID.MON\_NUM + 1.

The data valid values are cleared to 0b0 when MGI\_SMPID\_START is updated.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_DVLD

MGI\_DVLD can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xF00  |

## 6.1.0.35 MGI\_TAG0, Tag Register 0

The MGI\_TAG0 characteristics are:

#### **Purpose**

This register contains bits [31:0] of the tag input value.

This register contains the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this register is RES0.

## **Attributes**

MGI\_TAG0 is a 32-bit register.

## Field descriptions

The MGI\_TAG0 bit assignments are:



## TAG\_31\_0, bits [31:0]

Tag value bits 31:0.

This field contains bits [31:0] of the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_TAG0

MGI\_TAG0 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xF10  |

# 6.1.0.36 MGI\_TAG1, Tag Register 1

The MGI\_TAG1 characteristics are:

#### **Purpose**

This register contains bits [63:32] of the tag input value.

This register contains the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this register is RES0.

When MGI\_FEAT0.TAG\_LEN is < 32 this register is RES0.

#### **Attributes**

MGI\_TAG1 is a 32-bit register.

### Field descriptions

The MGI\_TAG1 bit assignments are:



## TAG\_63\_32, bits [31:0]

Tag value bits 63:32.

This field contains bits [63:32] of the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this field is RES0.

When MGI\_FEAT0.TAG\_LEN is < 32 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_TAG1

MGI\_TAG1 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xF14  |

# 6.1.0.37 MGI\_TAG2, Tag Register 2

The MGI\_TAG2 characteristics are:

#### **Purpose**

This register contains bits [95:64] of the tag input value.

This register contains the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this register is RES0.

When MGI\_FEAT0.TAG\_LEN is < 64 this register is RES0.

#### **Attributes**

MGI\_TAG2 is a 32-bit register.

### Field descriptions

The MGI\_TAG2 bit assignments are:



## TAG\_95\_64, bits [31:0]

Tag value bits 95:64.

This field contains bits [95:64] of the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this field is RES0.

When MGI\_FEAT0.TAG\_LEN is < 64 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_TAG2

MGI\_TAG2 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xF18  |

# 6.1.0.38 MGI\_TAG3, Tag Register 3

The MGI\_TAG3 characteristics are:

#### **Purpose**

This register contains bits [128:96] of the tag input value.

This register contains the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this register is RES0.

When MGI\_FEAT0.TAG\_LEN is < 96 this register is RES0.

#### **Attributes**

MGI\_TAG3 is a 32-bit register.

### Field descriptions

The MGI\_TAG3 bit assignments are:



## TAG\_128\_96, bits [31:0]

Tag value bits 128:96.

This field contains bits [12:96] of the tag input value captured and updated when the first value of the monitor sample data set is updated in the Data Registers.

When MGI\_FEAT0.TAG\_IN is 0b0 this field is RES0.

When MGI\_FEAT0.TAG\_LEN is < 96 this field is RES0.

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x00000000.

## Accessing the MGI\_TAG3

MGI\_TAG3 can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xF1C  |

# 6.1.0.39 MGI\_SMPID\_START, Count Sample Identifier Start Register

The MGI\_SMPID\_START characteristics are:

#### **Purpose**

This register contains the Count Sample ID updated immediately before the first value of the monitor sample data set is updated in the Data Registers.

#### **Attributes**

MGI\_SMPID\_START is a 32-bit register.

#### Field descriptions

The MGI SMPID START bit assignments are:



## SMPID\_START\_STATUS, bits [31:28]

Count Sample Start ID Status.

This field contains the Count Sample ID status/type in SMPID\_START\_VALUE updated immediately before the first value of the monitor sample data set is written to MGI\_DATA<n>.

For more information on the format of this register, see section 4.2.1 Sample identifier format

| Value  | Meaning                 |  |
|--------|-------------------------|--|
| 0b0000 | Uninitialized / Invalid |  |
| 0b1000 | Count Sample ID Value.  |  |

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0000.

### SMPID\_START\_VALUE, bits [27:0]

Count Sample Start ID Value.

This field contains the Count Sample ID value as indicated in SMPID\_START\_STATUS updated immediately before the first value of the monitor sample data set is written to MGI\_DATA<n>.

For more information on the format of this register, see section 4.2.1 Sample identifier format

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x0000000.

## Accessing the MGI\_SMPID\_START

MGI\_SMPID\_START can be accessed through the MGI block, as follows:

# 6.1. Register Summary

| Frame | Offset |
|-------|--------|
| MGI   | 0xF40  |

Access on this interface is RO.

# 6.1.0.40 MGI\_SMPID\_END, Count Sample Identifier End Register

The MGI\_SMPID\_END characteristics are:

#### **Purpose**

This register contains the Count Sample ID copied from MGI\_SMPID\_START immediately after the last value of the monitor sample data set is updated in the Data Registers.

#### **Attributes**

MGI\_SMPID\_END is a 32-bit register.

#### Field descriptions

The MGI SMPID END bit assignments are:



#### SMPID\_END\_STATUS, bits [31:28]

Count Sample End ID Status.

This field contains the Count Sample ID status/type in SMPID\_END\_VALUE copied from MGI\_SMPID\_START immediately after the last value of the monitor sample data set is updated in MGI\_DATA<n>.

For more information on the format of this register, see section 4.2.1 Sample identifier format

| Value  | Meaning                               |
|--------|---------------------------------------|
| 0b0000 | Uninitialized / Invalid / Powered off |
| 0b1000 | Count Sample ID Value.                |

The reset behavior of this field is:

• On a Cold reset, this field resets to 0b0000.

#### SMPID\_END\_VALUE, bits [27:0]

Count Sample End ID Value.

This field contains the Count Sample ID value as indicated in SMPID\_END\_STATUS copied from MGI\_SMPID\_START immediately after the last value of the monitor sample data set is updated in MGI\_DATA<n>.

For more information on the format of this register, see section 4.2.1 Sample identifier format

The reset behavior of this field is:

• On a Cold reset, this field resets to 0x0000000.

#### Accessing the MGI\_SMPID\_END

MGI\_SMPID\_END can be accessed through the MGI block, as follows:

# 6.1. Register Summary

| Frame | Offset |
|-------|--------|
| MGI   | 0xF48  |

Access on this interface is RO.

# 6.1.0.41 MGI\_IIDR, Implementation Identification Register

The MGI\_IIDR characteristics are:

#### **Purpose**

This register contains information about the implementation revision of the MGI.

#### **Attributes**

MGI IIDR is a 32-bit register.

#### Field descriptions

The MGI\_IIDR bit assignments are:

| Ľ | 31 20      | 19 16   | 15 12    | 11 0 1      |
|---|------------|---------|----------|-------------|
|   | PRODUCT_ID | VARIANT | REVISION | IMPLEMENTER |

#### PRODUCT\_ID, bits [31:20]

Product Identifier.

IMPLEMENTATION DEFINED value identifying the MGI part.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

# VARIANT, bits [19:16]

Implementation Variant.

IMPLEMENTATION DEFINED value used to distinguish product variants, or major revisions of the product.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### REVISION, bits [15:12]

Implementation Revision.

IMPLEMENTATION DEFINED value used to distinguish minor revisions of the product.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### IMPLEMENTER, bits [11:0]

Implementer identification.

[11:8] The JEP106 continuation code of the implementer.

[7] Always 0.

[6:0] The JEP106 identity code of the implementer.

For an Arm implementation, bits [11:0] are 0x43B.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

# Accessing the MGI\_IIDR

MGI\_IIDR can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xFC0  |

Access on this interface is RO.

# 6.1.0.42 MGI\_AIDR, Architecture Identification Register

The MGI\_AIDR characteristics are:

#### **Purpose**

This register contains information about the implementer and the implementation of the MGI.

# Attributes

MGI\_AIDR is a 32-bit register.

#### Field descriptions

The MGI\_AIDR bit assignments are:



#### Bits [31:8]

Reserved, RESO.

# ARCH\_REV\_MAJOR, bits [7:4]

Architecture Major Revision.

- 0x1 System Monitoring Control Framework Architecture Major Revision 1.
- Other Values Reserved.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### ARCH\_REV\_MINOR, bits [3:0]

Architecture Minor Revision.

- 0x0 System Monitoring Control Framework Architecture Minor Revision 0.
- Other Values Reserved.

The reset behavior of this field is:

• On a Cold reset, this field resets to an IMPLEMENTATION DEFINED value.

#### Accessing the MGI\_AIDR

MGI\_AIDR can be accessed through the MGI block, as follows:

| Frame | Offset |
|-------|--------|
| MGI   | 0xFC8  |

Access on this interface is RO.

Part A Appendixes

| Chapter A1     |           |
|----------------|-----------|
| Monitor Serial | Interface |

This section describes the recommended Monitor Serial Interface (MSI) protocol.

# **A1.1 Introduction**

The Monitor Serial Interface (MSI) is a simple synchronous unidirectional serial protocol, intended to reduce the routing requirement between units, for example a Monitor Group Interface and a Monitor Local Interface. It is not intended to be a high speed or high bandwidth connection.

The protocol is based on the receiver detecting a Start Bit and then knowing, and counting, the number of data bits transmitted. The number of transmitted bits can either be fixed, or based upon IMPLEMENTATION DEFINED information within the transmitted MSI data.

The protocol can be pipelined to allow for crossing large distances.

A specification of the MSI data section for the System Monitoring Control Framework (SMCF) is in section 3.3 *Command format*.

# A1.2 Signals

This section describes the signals of the MSI and their functions.

Table A1.1 shows the MSI signals.

Table A1.1: MSI interface signal list

| Name     | Width | Source       | Description |
|----------|-------|--------------|-------------|
| MSICLK   | 1     | Clock Source | Clock       |
| MSIDATA  | 1     | Transmitter  | Serial Data |
| MSIREADY | 1     | Receiver     | Ready       |

#### A1.2.1 MSICLK

- MSICLK is the MSI clock. It is synchronous at the transmitter and receiver.
- All signals are sampled on the rising edge of **MSICLK**.

#### A1.2.2 MSIDATA

- I MSIDATA is the MSI serial data.
- R The serial data signal carries one bit of the data for each positive edge of MSICLK.
- R When not transmitting **MSIDATA** is driven LOW.

# A1.2.3 MSIREADY

- MSIREADY indicates that the receiver can accept a data bit transfer in the current clock cycle.
- R The receiver asserts **MSIREADY** HIGH when it can accept a data bit on the interface.
- R The receiver de-asserts **MSIREADY** LOW when it cannot accept a data bit on the interface.

# A1.3 MSI packet format

This section describes the format for packets sent on the MSI.

The packet consists of a Start Bit, a data section, and an End Bit.

Figure A1.1 shows the MSI packet format.



Figure A1.1: MSI packet format

# A1.3.1 Start Bit

R A HIGH bit when there is not ongoing transfer indicates the start of the data packet.

#### A1.3.2 Data section

- This contains the data being transmitted.
- R The data section minimum length is 8-bits.
- R The data section maximum length is IMPLEMENTATION DEFINED.
- If the transmitter is using a variable length data section, the length of the data section must be able to be determined by the receiver from the first eight transmitted data bits.
- U A transmitter and a receiver might have an agreed fixed data section length. The specification of this length is outside the specification of this protocol.

#### A1.3.3 End Bit

R A LOW End Bit following the data indicates the end of the packet to provide a separator between packets.

# A1.4 MSI operation

Ι The transmitter starts a transfer by putting the Start Bit on MSIDATA, it then places an additional data bit on MSIDATA for every MSICLK cycle that the receiver asserts MSIREADY HIGH until the data transfer is complete. It then puts the End Bit on MSIDATA.

Figure A1.2 shows an example basic MSI packet transfer.



Figure A1.2: MSI operation

#### The sequence is:

- At t1 the transmitter sends the Start Bit by setting **MSIDATA** HIGH.
- At t2-t9, because MSIREADY is HIGH the transmitter updates the data on MSIDATA every MSICLK rising edge.
- At t10 the transmitter sends the *End Bit* by setting **MSIDATA** LOW.
- At t11 the transmitter is not sending another transfer so keeps **MSIDATA** LOW.

In the MSICLK cycle immediately following the End Bit the transmitter can put another Start Bit on MSIDATA to send another packet.

Figure A1.3 shows consecutive MSI packet transfers.



Figure A1.3: MSI operation with multiple packets

### The sequence is:

- At t1 the transmitter sends the Start Bit by setting MSIDATA HIGH.
- At t2-t9, because MSIREADY is HIGH the transmitter updates the data on MSIDATA every MSICLK rising edge.
- At t10 the transmitter sends the End Bit by setting **MSIDATA** LOW.
- At t11 the transmitter sends another packet so sends the Start Bit by setting MSIDATA HIGH.
- At t12-t19, because MSIREADY is HIGH the transmitter updates the data on MSIDATA every MSICLK rising edge.
- At t20 the transmitter sends the End Bit by setting **MSIDATA** LOW.
- At t21 the transmitter is not sending another transfer so keeps **MSIDATA** LOW.

If a transfer is not being sent on the MSI, MSIDATA is set LOW.

When a transfer is not being sent the receiver can use the Start Bit as an indication that a transfer is starting. The receiver can de-assert MSIREADY before or at the start of the transfer to maintain this indication until it is ready to start accepting data.

Figure A1.4 shows an example MSI packet transfer delayed at the start due to the de-assertion of MSIREADY.

156



Figure A1.4: MSI initial delay by de-asserting MSIREADY

#### The sequence is:

- At t1 the transmitter sends the Start Bit by setting MSIDATA HIGH.
- At t2-t3, because MSIREADY is LOW the transmitter keeps the Start Bit on MSIDATA.
- At t4-t11, because MSIREADY is HIGH the transmitter updates the data on MSIDATA every MSICLK rising edge.
- At t12 the transmitter sends the *End Bit* by setting **MSIDATA** LOW.
- At t13 the transmitter is not sending another transfer so keeps **MSIDATA** LOW.

When the receiver has seen the Start Bit, meaning that on a rising edge of MSICLK the Start Bit is on MSIDATA and MSIREADY is HIGH, it can use MSIREADY to pause the data mid-transfer. However, when the Start Bit has been accepted it cannot rely on any condition, like MSIDATA being HIGH when the MSIREADY is de-asserted, to indicate that a transfer is still ongoing. It is required to keep track of the length of the transfer, and amount of received data, for this purpose.

Figure A1.5 shows an example MSI packet transfer delayed mid transfer due to the de-assertion of MSIREADY.



Figure A1.5: MSI mid transfer delay by de-asserting MSIREADY

# The sequence is:

- At t1 the transmitter sends the Start Bit by setting MSIDATA HIGH.
- At t2-t5, because **MSIREADY** is HIGH the transmitter updates the data on **MSIDATA** every **MSICLK** rising edge.
- At t6-t8, because **MSIREADY** is LOW the transmitter keeps D3 on **MSIDATA**.
- At t9-t12, because MSIREADY is HIGH the transmitter updates the data on MSIDATA every MSICLK rising edge.
- At t13 the transmitter sends the *End Bit* by setting **MSIDATA** LOW.
- At t14 the transmitter is not sending another transfer so keeps MSIDATA LOW.

If the transmitter puts the Start Bit on **MSIDATA** while **MSIREADY** is de-asserted LOW, it can be removed while the **MSIREADY** remains LOW. However, when the Start Bit has been seen at the receiver, when the Start Bit is on **MSIDATA** and **MSIREADY** is HIGH then the entire packet must be transferred.

Figure A1.6 shows an example MSI packet transfer being canceled.



Figure A1.6: MSI transfer cancellation

#### The sequence is:

- At t1 the transmitter sends the Start Bit by setting MSIDATA HIGH.
- At t2-t3, because **MSIREADY** is LOW the transmitter keeps the Start Bit on **MSIDATA**.
- At t4, the transmitter wants to cancel the transfer, because **MSIREADY** has not yet been asserted for the transfer it can remove the Start Bit from **MSIDATA**.
- At t5 the transmitter is not sending another transfer so keeps **MSIDATA** LOW.
- If a transfer is ongoing and MSIREADY is de-asserted LOW the transmitter maintains the current value on MSIDATA.
- If a transfer is ongoing and **MSIREADY** is asserted HIGH the transmitter puts the next data bit or the *End Bit* on **MSIDATA**.
- R If a transfer is not ongoing the transmitter can place the Start Bit on **MSIDATA** to start a transfer regardless of the state of **MSIREADY**.
- R If the Start Bit is on **MSIDATA** it can be removed, and the transfer canceled, only if the Start Bit is on **MSIDATA** and **MSIREADY** is de-asserted LOW.

# A1.5 MSI use with Monitor Group and Monitor Local Interfaces

To send data in both directions two interfaces are required.

Figure A1.7 shows the MSI connections between a group and local interface.



Figure A1.7: Monitor Group to Local Interface MSI connections

# A1.6 Crossing asynchronous clock domains

- The protocol is designed to be sent and received with a synchronous clock. If an asynchronous domain boundary is required, the domain crossing must be done with a bridging component.
  - This bridging component receives the message data and then uses an IMPLEMENTATION DEFINED process to pass that across the clock domain boundary. It then transmits the data with the MSI protocol in the new clock domain. This must be done so that the message data can be sent one bit for each clock cycle, as required by the protocol, for the entire message in the new clock domain.
- U The requirement to send the data one bit for each clock cycle in the new domain could imply the entire message must be transmitted across the clock domain boundary before re-transmission starts. This depends upon the method of crossing and the ratios of the clock domains.
- This type of bridge component must be able cope with the receipt of multiple subsequent messages without losing data, either with sufficient buffering or the use of **MSIREADY**.
- U Because subsequent receivers can delay the receipt of message data with **MSIREADY** then this specification recommends that functionality to hold off incoming data with **MSIREADY** is implemented when buffering capacity is reached to prevent data loss.

| Chapter A2                                                                                    |
|-----------------------------------------------------------------------------------------------|
| Jse models                                                                                    |
|                                                                                               |
|                                                                                               |
| This section describes example use models for the System Monitoring Control Framework (SMCF). |
|                                                                                               |
|                                                                                               |
|                                                                                               |
|                                                                                               |
|                                                                                               |
|                                                                                               |
|                                                                                               |
|                                                                                               |

# **A2.1 Introduction**

The following section describes some example use cases and related control procedures for the SMCF. These are example use-cases for illustration and do not intend to provide a comprehensive list of potential uses.

# A2.2 Power management data collection in a large core-count SoC example

In a large core-count SoC, the power management controller typically needs to collect a large amount of data relating to temperature, processor performance, and other related data. It needs to perform this on a constant and regular basis to make power management decisions. These include core DVFS points and other operating parameters related to core performance and thermal or power limits.

In this example, each core has a set of temperature sensors and a set of Activity Monitoring Units (AMUs) from which data needs to be collected.

Because there are many cores, this creates a large set of sensor and monitor data to be collected. If the power controller had to perform peripheral accesses to each monitor for sample control and data collection the absolute time taken for each access would accumulate. With increasing monitor count this becomes too large to be feasible, or even possible.

In this example, the SMCF performs the collection of this data and outputs it to a memory-mapped location that is efficient for the power controller to access. This removes the need for the power controller to perform many peripheral accesses.

The SMCF also alleviates issues of power management compared with centralized data collection. For instance, if using a centralized data collector, for example a traditional DMA engine, coordination is required with the power management control to ensure the collector does not access powered off cores. The SMCF removes this issue with its distributed nature allowing it to be placed inside or near power domains. Using the connection and disconnection mechanism to connect or reconnect MLIs, based on the power management mechanisms that are orthogonal to the sensor and monitor management, then the coordination is managed by the SMCF.

The sample collector can initiate monitor sampling from local registers, or a shared timer, to generate a simultaneous trigger to each Monitor Group Interface (MGI). This enables samples on all enabled monitors with minimal skew between samples.

#### A2.2.1 Example structure

Each core has a set of temperature sensors that the central SoC power management must monitor to manage thermal limits. Additionally, it also monitors the core AMUs that provide data relating to processor activity. These two are arranged as separate groups. An additional group is included for any sensors within the core that require reading, but not on a periodic basis. This third group is not described further in this section. The structure for each core is shown in Figure A2.1.



Figure A2.1: SMCF structure in each core

Figure A2.2 shows a simplified SoC structure.



Figure A2.2: SoC SMCF structure

The trigger generator shown in Figure A2.2 indicates required integration logic so the power controller can write to a single location to initiate an input trigger on all MGI interfaces simultaneously. It could also include a status indicator that the power controller can read to determine when the action is complete.

An alternative to this would be to send an input trigger to one MGI, and then use the output trigger on the same MGI to send an input trigger to the next MGI, then continuing this to make a chain through all MGI. The last MGI sends a trigger back to the power controller trigger generator logic to indicate that the operation is complete. This could reduce the routing of the trigger signals. However, there are disadvantages, to maintain the chain no MGIs can be powered off, and there is potentially sample skew between the various samples. Whether these are issues depends upon the system topology and system requirements.

This structure can be easily extended to add more sensors or groups of sensors as required. It can also be extended to support multiple cores if the physical location of the MGI is amenable to providing interfaces for them.

Figure A2.3 shows an example of combining the sensors and monitors from two cores into a single set of monitor groups.



Figure A2.3: Combining groups for multiple cores

If both cores can be powered off independently, this implementation could require their MGIs to be placed external to those power domains and use the disconnection mechanism to allow the correct indication of powered off sensors.

# A2.2.2 Optional features required

The following features are required in the SMCF to perform this function.

- · DMA Interface.
- Input Trigger.
- Sample Delay (at a size to meet the user requirements).

# A2.2.3 Control procedures

The control procedure is based on a power controller consuming the data on a periodic basis timed by the power controller itself, typically using a timer interrupt.

#### A2.2.3.1 Initial configuration

Each monitor group is setup with initial parameters. This includes enabling the required set of sensors and monitors, and programming the memory-mapped DMA location and monitor mode settings.

The initial setup procedure includes the following steps for each MGI to be periodically sampled.

- 1. Program MGI\_SMP\_CFG to configure samples to start on the input trigger.
- 2. Program MGI\_WRCFG so data is written on every monitor sample data set completion.
- 3. Program MGI WADDR<n> with the address where the data from this group is to be written.
- 4. Program MGI\_WREN to enable the writing out of completed monitor sample data sets.
- 5. Program MGI\_SMP\_DLY with the required sample delay value.
- 6. Program MGI\_MON\_REQ to enable the required monitors.
- 7. Read MGI MON STAT to ensure the monitors have been enabled.
- 8. Program MGI\_MODE\_BCAST and MGI\_MODE\_REQ<n> to set any required monitor modes.
- 9. Read MGI\_MODE\_STAT<n> to ensure any required modes have been set.

10. Program MGI\_SMP\_EN to enable sampling.

When this programming is complete the MGI starts a sample whenever there is an input trigger event.

The sample delay setting is used to make the sample data more current to when the processing takes place. For instance, if sampling only takes a short time, relative to the sampling period, then the data might be somewhat out of date before the power controller comes to read and process it. The sample delay function delays the start of the sample from the input trigger by the number of MGI cycles specified in MGI\_SMP\_DLY, see Figure A2.4. When calculating the required sample delay value, the parameters that need to be considered are:

- The power controller's processing period
- The power controller's data processing time
- The monitor sampling time
- The required time for the writing out of monitor data

#### A2.2.3.2 Continuous actions

The ongoing procedure is as follows:

- 1. A power controller timer interrupt event occurs (this happens on a regular tick within the power controller, for instance at approximately a millisecond rate)
- 2. The power controller processes data from all MGIs at the memory-mapped locations where it was written by the MGI DMA interfaces.
  - If this is the first time this has occurred since the MGIs were enabled, there is not any data available yet, so this action is skipped.
- 3. The power controller uses its trigger generation logic to broadcast an input trigger to all MGI.
- 4. The power controller then waits for the next timer interrupt.

Figure A2.4 shows this process.



Figure A2.4: Continuous sampling timing diagram

# A2.3 Self Monitoring

In a small scale SoC, like one used in the IoT space, there can be sensors that are required to be constantly monitored but the data only acted upon if the sensor gives a specific output or crosses a threshold. This might be temperature data or data from other system sensors or monitors. In this type of SoC, there might not be a separate core for managing this data, so constant processing is not required and could be a burden on a processor with other tasks.

In this case the requirement is to sample constantly but only alert when an event of interest has occurred.

# A2.3.1 Example structure

The MGI is monitoring a single sensor or multiple sensors, with interrupts connected to a processor.

The timing of the sampling periods can be done by either using the MGI internal periodic timer, or with an external timer generating events for the input trigger. The latter is more useful if there are multiple MGIs that need to be timed as this prevents having a timer running in each MGI.

In this example it is assumed that the MGI internal periodic timer is being used.

# A2.3.2 Optional features required

- · Periodic timer.
- Alerts (as required)

#### A2.3.3 Control procedures

## A2.3.3.1 Initial configuration

The initial setup procedure includes the following steps for each MGI to be periodically sampled.

- 1. Program MGI\_SMP\_PER to configure the interval between monitors samples.
  - This value must be larger than the time taken to perform a sample.
- 2. Program MGI\_SMP\_CFG to configure periodic sampling.
- 3. Program MGI\_ATYP<n> to setup any required alerts.
- 4. Program MGI\_AVAL\_LOW<n> and MGI\_AVAL\_HIGH<n> to setup the required values relating to the alert types.
- 5. Program MGI\_IRQ\_MASK to unmask the required alert interrupt events.
- 6. Program MGI\_MON\_REQ to enable the required monitors.
- 7. Read MGI MON STAT to ensure the monitors have been enabled.
- 8. Program MGI\_MODE\_BCAST and MGI\_MODE\_REQ<n> to set any required monitor modes.
- 9. Read MGI\_MODE\_STAT<n> to ensure any required modes have been set.
- 10. Program MGI\_SMP\_EN to enable sampling.

When this programming is complete the MGI starts a sample on every programmed period and sends an interrupt when an alert is triggered.

# A2.3.3.2 Continuous actions

The only actions required are to respond to an alert interrupt when it occurs.

The sequence of actions when an interrupt is received is:

- 1. Read MGI\_IRQ\_STAT to determine the cause of the interrupt.
- 2. Take IMPLEMENTATION DEFINED actions based on the interrupt status.

# Chapter A2. Use models A2.3. Self Monitoring

- This could involve reading the monitor data from the MGI and taking actions based on the values read.
- 3. Write 0x1 to the relevant resolved interrupt event bit in MGI\_IRQ\_STAT.

The interrupt might remain asserted if there are multiple interrupt events and only the status of certain events is cleared.

The most current monitor sample data set can be read from the MGI at any point regardless of the presence of an interrupt event. The data can be checked to ensure it has not been updated during a read by using MGI\_SMPID\_START and MGI\_SMPID\_END. For more information on this process see 4.2 Sample identifiers.

| Chapte<br><b>Monito</b> | r A3<br>or Group Interfaces and Monitor Local Interfaces                                                                                                                     |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | This section describes implementation options for the interfaces between a Monitor Group Interface (MGI) and a                                                               |
|                         | Monitor Local Interface (MLI) in the System Monitoring Control Framework (SMCF). This section also describes the use of the Arm Low Power Interfaces (LPI) on MGIs and MLIs. |

# A3.1 MGI to MLI interfaces

# A3.1.1 Multiple monitors for each MLI

In a typical implementation each monitor has its own MLI interface, but this is not a requirement and can depend on the type and structure of the monitor.

For instance, some monitors might be delivered as a hub to share some of the parts common to several sensors and produce a more efficient design. Alternatively, an MLI might interface to an FSM that reads data from several closely located monitors.

These instances typically only require a single MLI to support them. In this case, the assignment of monitors can be done in one of two ways, either:

- The monitors can be described as separate entities in the MGI and the commands for each monitor routed onto the same interface to the MLI.
- The monitors can be described as a single monitor in the MGI that outputs several monitor data values.

The first method has the advantage of being able to individually manage monitors, for example enabling and disabling each monitor and setting different monitor modes. However, this adds more complexity in an MLI because it has to parse each command and direct it to the relevant monitor. Also, the MGI has to be designed to route commands for separate monitors over the same MLI interface.

The second method is easier to implement but reduces flexibility because from an MGI perspective it must be enabled and disabled as a single monitor. This requires each monitor to have the same mode and generate data on each sample.

An alternate approach is to have multiple interfaces on the MGI that communicate with a single MLI that controls all the monitors. This reduces the MGI complexity but keeps the complexity in the MLI and increases the routing between the two components.

#### A3.1.2 Low Power Interface use with MGI and MLIs

The Arm Low Power Interfaces (LPI) provide a mechanism to allow components to safely enter a logical state for entry into low power modes. This section describes how these interfaces can enhance the functionality of the MGI and MLI components.

For more details on the LPIs and its use see [1] and [2].

#### A3.1.2.1 MGI LPI

When an MGI has an LPI this can be used to request it to enter a low power state. When the LPI requests a power mode where the MGI does not perform sampling, like power off, this mechanism can be used to update the sample identifier. The sample identifier is, optionally, written out by the DMA interface with the monitor data. This can indicate the MGI is powered off, so the controlling agent knows why the data is not being updated. For more information on sample identifier values see 4.2.1 Sample identifier format.

Also, on the exit of the MGI from a low power mode, the LPI can be used to generate the Configuration Request interrupt event.

# A3.1.2.2 MLI LPI

When an MLI has an LPI this can be used to request it to enter a low power state. This typically only needs to generate communication with an MGI when the MLI is in a different power domain. When the LPI requests a power mode where the MLI does not perform sampling, like power off, this can be used to send a Disconnect command to the MGI. When an acknowledgment to this command is received the MLI can accept the LPI request

Chapter A3. Monitor Group Interfaces and Monitor Local Interfaces A3.1. MGI to MLI interfaces

and be powered off. For more information on MLI connection and disconnection see 2.9 MLI connection and disconnection.

Also, at the exit of the MLI from a low power mode the LPI can be used to generate a Connect command to reconnect the MLI to the MGI.

| Chapter A4           |
|----------------------|
| Security Integration |

This section describes any security consideration that might be required when using the System Monitoring Control Framework (SMCF) to collect sensitive data. This includes how to control access to the Monitor Group Interfaces (MGI).

#### A4.1 Introduction

Monitors and sensors in the SoC might provide data that is considered sensitive, because it might contain information about the system that could be used maliciously if exposed at an inappropriate level.

Therefore, access restrictions to the data might be required. This means access to SMCF MGIs should be limited to agents in the system with the required level of trust. This section describes some examples of how the SMCF MGIs can be integrated to meet limited access requirements. The specific requirements are system dependent.

# A4.1.1 M-Profile System without TrustZone

This section is describes a system with an Arm M-Profile core as the main processor, where the processor does not have TrustZone capabilities.

In this case, access to the SMCF MGI can be limited by only allowing access to privileged software.

In the Cortex-M3 this can be done by attaching the MGI to the External Private Peripheral Bus (EPPB), that only allows privileged access, or alternately by attaching the MGI on the main system bus and using a component to prevent accesses based on the AHB bus **HPROTS[1]** bit. This bit indicates if the access is privileged or unprivileged. When the access is unprivileged it should be treated as RAZ/WI.

For more information on the AHB signals, see [3].

# A4.1.2 M-Profile System with TrustZone

This section is describes a system with an Arm M-Profile core as the main processor, where the processor has TrustZone capabilities.

In this case, access to the SMCF MGI can be limited by the TrustZone functionality. Only accesses from secure software should be allowed. When the access is non-secure it should be treated as RAZ/WI.

The security status of the access is indicated on the bus. For a processor with an AHB interface, for instance the Cortex-M33, this is indicated on the AHB **HNONSECS** signal. For an M-profile processor with a AXI interface, for instance the Cortex-M55, this is indicated on the AXI **ARPROT[1]** and **AWPROT[1]** signals.

For more information on the AHB and AXI signals, see [4] and [3].

#### A4.1.3 A-Profile System with a System Control Processor

This section is describes a system with an Arm A-Profile core as the main processor, where there is an additional processor that performs as a System Control Processor (SCP). The SCP is a trusted agent running platform dependent firmware.

In this case, the SCP is the agent that has exclusive access to the SMCF MGI. The SCP typically uses the data for its own purposes in managing various aspect of the SoC, including power control. The application processor, or other system agents, can then request access to the data from the SCP, for example, through a Message Handling Unit (MHU) using the System Control and Management Interface (SCMI) Sensor Management protocol. The SCP can then control if access is permitted and if so, then what level of detail is shared. For example, the SCP might choose to only share consolidated or averaged values of certain data, or might completely restrict access a certain class of data.

For more information on SCMI, see [5].

# A4.1.4 A-Profile System with TrustZone

This section is describes a system with an Arm A-Profile core as the main processor, where it uses TrustZone to determine the correct access to monitors in the system.

In this case, access to the SMCF MGI can be limited by the TrustZone functionality. Only accesses from secure software should be allowed. When the access is non-secure it should be treated as RAZ/WI.

The security status of the access is indicated on the bus. For a processor with an CHI interface this is indicated on the NS bit in the CHI request flit. For a processor with a AXI interface this is indicated on the AXI **ARPROT[1]** and **AWPROT[1]** signals.

For more information on the AHB and AXI signals, see [4] and [6].

# Glossary

AHB Advanced High-performance Bus, see [3] **AMU** Activity Monitoring Unit **AXI** Advanced eXtensible Interface, see [4] CHI See [6] **DMA Direct Memory Access** LPI Low Power Interface, see [1] **LSB** Least Significant Bit MGI Monitor Group Interface MLI Monitor Local Interface

#### **Monitor Data Value**

A single data value produced from a monitor. A monitor can produce more than one data value for each monitor sample.

# **Monitor Sample Data Set**

The complete set of all sampled monitor data values from all enabled and connected monitors in an MGI.

**MSB** 

Most Significant Bit

MSI

Monitor Serial Interface

## Relatively always-on

Indicates a power domain that can be powered off, but is powered on whenever the specified child domain is powered on.

RES0

A reserved bit.

**SCMI** 

Glossary

System Control and Management Interface, see [5]

**SMCF** 

System Monitoring Control Framework

SoC

System on Chip