# arm CHINA

# Cortex®-M52 AT650, Cortex®-M52 with TrustZone AT651 and Cortex®-M52 MVE Extension AT652

# **Software Developer Errata Notice**

Date of issue: 30-Sep-23

Non-Confidential

Copyright  $^\circ$  2022-2023 Arm Technology (China) Co., Ltd. (or its affiliates) and Copyright  $^\circ$  2019-2021 Arm Limited (or its affiliates). All rights reserved.

Document version: 4.0
Document ID: SPD-CPU-AT650-000009



## Non-Confidential proprietary notice

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm Technology (China) Co., Ltd. ("Arm China"). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM CHINA PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm China makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM CHINA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM CHINA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm China's customers is not intended to create or refer to any partnership relationship with any other company. Arm China may make changes to this document at any time and without notice.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

Arm China is a trading name of Arm Technology (China) Co., Ltd. The words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its affiliates) in the People's Republic of China and/or elsewhere. All rights reserved. Visit <a href="https://www.arm.com/company/policies/trademarks">https://www.arm.com/company/policies/trademarks</a> and <a href="https://www.armchina.com/usestandard">https://www.armchina.com/usestandard</a> for full guidance on using Arm's trademarks. Other brands and names mentioned in this document may be the trademarks of their respective owners.

Copyright © 2022-2023 Arm Technology (China) Co., Ltd. (or its affiliates). Copyright © 2019-2021 Arm Limited (or its affiliates).

Version: 4.0

All rights reserved.

Arm Limited. Company 02557590 registered in England. 110 Fulbourn Road, Cambridge, England CB1 9NJ.

Arm Technology (China) Co., Ltd. registered in China. Room 201, Building A, No. 1 First Qianwan Road, Qianhai Shengang Cooperation Zone, Shenzhen, the People's Republic of China.

(LES-PRE-20349 - Arm China)

## Confidentiality status

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm China and the party that Arm China delivered this document to.

Unrestricted Access is an Arm China internal classification.

#### Product status

The information in this document is final, that is for a developed product.

#### Web address

http://www.armchina.com

## Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### Feedback on this document

If you have comments on content, send an e-mail to support-team@armchina.com giving:

- The document revision or version.
- The document number: SPD-CPU-AT650-000009.
- If applicable, the page number(s) to which your comments refer.
- A concise explanation of your comments.

Arm China also welcomes general suggestions for additions and improvements.

# **Contents**

| roduction                                                                                                                                                                          | 5    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Scope                                                                                                                                                                              | 5    |
| Categorization of errata                                                                                                                                                           | 5    |
| ange control                                                                                                                                                                       | 6    |
| rata summary table                                                                                                                                                                 | 8    |
| rata descriptions                                                                                                                                                                  | 9    |
| Category A                                                                                                                                                                         | 9    |
| Category A (rare)                                                                                                                                                                  | 9    |
| Category B                                                                                                                                                                         | 9    |
| Category B (rare)                                                                                                                                                                  | 9    |
| Category C                                                                                                                                                                         | 10   |
| C00214116 PMU events L1D_CACHE, L1D_CACHE_REFILL, L1D_CACHE_RD, L1D_CACHE_MISS_RD, LL_CAHCE_RD and LL_CACHE_MISS_RD are incorrectly implemented in the data cache or unified cache | . 10 |
| C00214189 Unprivileged debug transactions to the EVENTSPR.NMI registers can pend interrupt                                                                                         | .12  |
| C00214321 EPSR.B bit might not set correctly when LDMIA has exact two destination registers and one of them is PC                                                                  | . 13 |
| C00214322 The DWT might generate a Data trace PC value packet with incorrect PC when an SVC instruction is delayed by PPB write and at the same time a new interrupt is invoked.   |      |
| C00214380 I-Cache/U-Cache LFB can't be cleared correctly by CMO or ISB                                                                                                             | . 15 |
| C00214484 Unprivileged debugger access to DPDLPSTATE register incorrectly modifies register state                                                                                  | . 17 |
| C00214486 Floating-point multiple load store instructions which specify unimplemented registers may write to unexpected memory locations and update register incorrectly           | . 18 |
| C00215210 ST_RETIRED PMU event is inaccurate when a CC failed VMRS FPCXT_NS or FPCXT_S instruction executed                                                                        | . 19 |
| C00215763 Stepping a vector load/store instruction which cause lockup might not enter debug state or DebugMonitor exception when expected                                          | . 20 |
| C00216080 PMU event L1D_CACHE is incorrectly implemented in the unified cache                                                                                                      | .21  |
| C00216383 VLDR+VDDUP (with implicit LE) overlap and uncorrectable ECC error occurs, core-ETM gives wrong lockup preferred exception return address                                 | .22  |

# Introduction

# Scope

This document describes errata categorized by level of severity. Each description includes:

- The current status of the erratum.
- Where the implementation deviates from the specification and the conditions required for erroneous behavior to occur.
- The implications of the erratum with respect to typical applications.
- The application and limitations of a workaround where possible.

# Categorization of errata

Errata are split into three levels of severity and further qualified as common or rare:

Category A A critical error. No workaround is available or workarounds are impactful. The error is

likely to be common for many systems and applications.

Category A (Rare) A critical error. No workaround is available or workarounds are impactful. The error is

likely to be rare for most systems and applications. Rare is determined by analysis,

verification, and usage.

Category B A significant error or a critical error with an acceptable workaround. The error

is likely to be common for many systems and applications.

Category B (Rare) A significant error or a critical error with an acceptable workaround. The error is likely to

be rare for most systems and applications. Rare is determined by analysis, verification, and

usage.

Category C A minor error.

# **Change control**

Errata are listed in this section if they are new to the document, or marked as "updated" if there has been any change to the erratum text. Fixed errata are not shown as updated unless the erratum text has changed. The errata summary table on page 8 identifies errata that have been fixed in each product revision.

#### 30-Sep-2023: Changes in document version 4.0

| ID                                  | Status | Area | Cat | Summary |  |
|-------------------------------------|--------|------|-----|---------|--|
| No errata in this document version. |        |      |     |         |  |

#### 9-Dec-2022: Changes in document version 3.0

| ID        | Status | Area       | Cat | Summary                                                                                                                                  |
|-----------|--------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| C00216080 | New    | Programmer | С   | PMU event L1D_CACHE is incorrectly implemented in the unified cache                                                                      |
| C00216383 | New    | Programmer | С   | VLDR+VDDUP (with implicit LE) overlap and uncorrectable ECC error occurs, core-ETM gives wrong lockup preferred exception return address |

#### 27-July-2022: Changes in document version 2.0

| ID        | Status | Area       | Cat | Summary                                                                                                                                                                    |  |
|-----------|--------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| C00214116 | New    | Programmer | С   | PMU events, L1D_CACHE, L1D_CACHE_REFILL, L1D_CACHE_RD, L1D_CACHE_MISS_RD, LL_CAHCE_RD and LL_CACHE_MISS_RD, are incorrectly implemented in the data cache or unified cache |  |
| C00214189 | New    | Programmer | С   | Unprivileged debug transactions to the EVENTSPR.NMI registers can pend interrupt                                                                                           |  |
| C00214321 | New    | Programmer | С   | EPSR.B bit might not set correctly when LDMIA has exact two destination registers and one of them is PC                                                                    |  |
| C00214322 | New    | Programmer | С   | The DWT might generate a Data trace PC value packet with incorrect PC when an SVC instruction is delayed by PPB write and at the same time a new interrupt is invoked      |  |
| C00214380 | New    | Programmer | С   | I-Cache/U-Cache LFB can't be cleared correctly by CMO or ISB                                                                                                               |  |
| C00214484 | New    | Programmer | С   | Unprivileged debugger access to DPDLPSTATE register incorrectly modifies register state                                                                                    |  |
| C00214486 | New    | Programmer | С   | Floating-point multiple load store instructions which specify unimplemented registers may write to unexpected memory locations and update register incorrectly             |  |
| C00215210 | New    | Programmer | С   | ST_RETIRED PMU event is inaccurate when a CC failed VMRS FPCXT_NS or FPCXT_S instruction executed                                                                          |  |

#### Cortex®-M52 AT650, Cortex®-M52 with TrustZone AT651 and Cortex®-M52 MVE Extension AT652 Software Developer Errata Notice

| ID        | Status | Area       | Cat | Summary                                                                                                                         |  |
|-----------|--------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|
| C00215763 | New    | Programmer |     | Stepping a vector load/store instruction which cause lockup might not enter debug state or DebugMonitor exception when expected |  |

#### 30-April-2022: Changes in document version 1.0

| ID                                  | Status | Area | Cat | Summary |  |
|-------------------------------------|--------|------|-----|---------|--|
| No errata in this document version. |        |      |     |         |  |

# Errata summary table

The errata associated with this product affect the product versions described in the following table.

| ID        | Area Cat Summary |   | Found in version                                                                                                                                                                          | Fixed in vision |      |
|-----------|------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|
| C00214116 | Programmer       | С | PMU events, L1D_CACHE,<br>L1D_CACHE_REFILL, L1D_CACHE_RD,<br>L1D_CACHE_MISS_RD, LL_CAHCE_RD and<br>LL_CACHE_MISS_RD, are incorrectly<br>implemented in the data cache or unified<br>cache | r0p0            | rOp1 |
| C00214189 | Programmer       | С | Unprivileged debug transactions to the EVENTSPR.NMI registers can pend interrupt                                                                                                          | rOpO            | rOp1 |
| C00214321 | Programmer       | С | EPSR.B bit might not set correctly when LDMIA has exact two destination registers and one of them is PC                                                                                   | r0p0            | rOp1 |
| C00214322 | Programmer       | С | The DWT might generate a Data trace PC value packet with incorrect PC when an SVC instruction is delayed by PPB write and at the same time a new interrupt is invoked                     | rOpO            | rOp1 |
| C00214380 | Programmer       | С | I-Cache/U-Cache LFB can't be cleared correctly by CMO or ISB                                                                                                                              | r0p0            | rOp1 |
| C00214484 | Programmer       | С | Unprivileged debugger access to DPDLPSTATE register incorrectly modifies register state                                                                                                   | r0p0            | rOp1 |
| C00214486 | Programmer       | С | Floating-point multiple load store instructions which specify unimplemented registers may write to unexpected memory locations and update register incorrectly                            | rOpO            | rOp1 |
| C00215210 | Programmer       | С | ST_RETIRED PMU event is inaccurate when a CC failed VMRS FPCXT_NS or FPCXT_S instruction executed                                                                                         | r0p0            | rOp1 |
| C00215763 | Programmer       | С | Stepping a vector load/store instruction which cause lockup might not enter debug state or DebugMonitor exception when expected                                                           | r0p0            | rOp1 |
| C00216080 | Programmer       | С | PMU event L1D_CACHE is incorrectly implemented in the unified cache                                                                                                                       | r0p0, r0p1      | r0p2 |
| C00216383 | Programmer       | С | VLDR+VDDUP (with implicit LE) overlap and uncorrectable ECC error occurs, core-ETM gives wrong lockup preferred exception return address                                                  | rOpO, rOp1      | r0p2 |

# **Errata descriptions**

## **Category A**

There are no errata in this category.

# **Category A (rare)**

There are no errata in this category.

# **Category B**

There are no errata in this category.

## **Category B (rare)**

There are no errata in this category.

## **Category C**

#### C00214116

PMU events L1D\_CACHE, L1D\_CACHE\_REFILL, L1D\_CACHE\_RD, L1D\_CACHE\_MISS\_RD, LL\_CAHCE\_RD and LL\_CACHE\_MISS\_RD are incorrectly implemented in the data cache or unified cache

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOp0. Fixed in rOp1.

#### Description

The following PMU events supported by the Cortex®-M52 processor might be counted incorrectly:

- L1D\_CACHE
- L1D\_CACHE\_RD/LL\_CACHE\_RD
- L1D\_CACHE\_MISS\_RD/LL\_CACHE\_MISS\_RD
- L1D CACHE REFILL

#### Configurations affected

This erratum affects the configurations of Cortex®-M52 with data cache or unified cache.

#### **Conditions**

This erratum can occur if data cache or unified cache is included:

- DCACTIVE is 1'b0 and there is cacheable read access.
- There is preload instruction access.
- Cache is inaccessible.

This erratum can occur if data cache is included:

• There is cache miss store access.

This erratum can occur if unified cache is included:

• There is non-code region cacheable read access.

#### **Implications**

#### L1D\_CACHE

• If it is used to gather statistics on the unified cache the number of recorded cache accesses will be higher than expected if there is preload instruction access.

#### L1D\_CACHE\_RD/LL\_CACHE\_RD

• If it is used to gather statistics on the unified cache, the number of recorded cache read accesses will be higher than expected if there is preload instruction access.

#### L1D\_CACHE\_MISS\_RD/LL\_CACHE\_MISS\_RD

- If it is used to gather statistics on the data cache or unified cache, the number of recorded cache miss read accesses will be higher than expected if MSCR.DCACTIVE is set to 1'b0 during running, or if there is preload instruction access, or when cache is inaccessible.
- If it is used to gather statistics on the data cache, the number of recorded cache miss read accesses will be higher than expected if there is cache miss store access.
- If it is used to gather statistics on the unified cache, the number of recorded cache miss read accesses will be higher than expected if there is non-code region cacheable instruction access.

#### L1D CACHE REFILL

• If it is used to gather statistics on the data cache or unified cache, the number of recorded cache refill accesses will be higher than expected if there is preload instruction access.

#### Workaround

Version: 4.0

#### C00214189

Unprivileged debug transactions to the EVENTSPR.NMI registers can pend interrupt.

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1

#### Description

Due to this erratum, an unprivileged debugger access to the IMPLEMENTATION DEFINED EVENTSPR can pend a Non-Maskable Interrupt (NMI). Writes to this register from an unprivileged debugger should be ignored and a fault should be returned to the debugger.

#### Configurations affected

This erratum affects all configurations of Cortex®-M52 with Halting debug, DBGLVL >0.

#### **Conditions**

The erratum part concerning EVENTSPR register occurs when all the following conditions are met:

- DAUTHCTRL.UIDAPEN is set to 0b1.
- A debugger performs an unprivileged access to EVENTSPR.

#### **Implications**

The implications of unprivileged debugger accesses to the EVENTSPR register under the conditions listed above are as follows:

• A write to the address 0xE001E400 with bit[1] set in the write-data will pend a non-maskable interrupt.

#### Note:

- There is no possibility of leaking Secure or privileged information to an unprivileged debugger.
- This erratum does not apply to software running on the processor and unprivileged software can't access the EVENTSPR register.
- The EVENTSPR register is write-only register. Therefore, this erratum has no implications for unprivileged debugger reads.
- The implications of this erratum can be mitigated by including interrupt service routines for NMI.

#### Workaround

Version: 4.0

#### C00214321

EPSR.B bit might not set correctly when LDMIA has exact two destination registers and one of them is PC

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

If PACBTI is configured and BTI enabled, some branch instructions or load to pc instructions should update EPSR.B bit to check whether the target is a landing pad instruction or not to check its target. LDMIA is also this kind of instruction if r15 is in destination list.

Due to this erratum, when Isu indicate the last uop of the LDMIA cannot be killed and at this time, interrupt comes, then EPSR.B bit cannot be set correctly, and cannot check its target.

#### Configurations affected

This erratum affects the configurations with PACBTI where BTI is enabled.

#### **Conditions**

This erratum can occur if:

- PACBTI feature is included and control.bti\_en is enabled.
- A load multiple instruction with exact two destinations and one is r15, base Rn should be: "!(Rn = R13 && wback)".
- The load access is word aligned.
- The addr type is Normal (not function return/exception return).
- While executing the second uop, at the window during which Isu indicate it is non-killable and interrupt comes.

#### **Implications**

EPSR.B bit set and clear happened between a branch instruction and target landing pad instruction. This pair can check whether the branch jumped to the expected target.

For the bug scenario, the EPSR.B bit will not set correctly. If the target address is the entry of malicious software, then no fault can be reported and will execute the evil code.

#### Workaround

#### Version: 4.0

#### C00214322

The DWT might generate a Data trace PC value packet with incorrect PC when an SVC instruction is delayed by PPB write and at the same time a new interrupt is invoked

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

The Armv8-M architecture (in rule RSFSC) Specifies the PC value in the Data trace PC value packet on exception entry should be the return address for the exception. This erratum can cause the Data Watchpoint and Trace (DWT) to generate a Data trace PC value packet on exception entry stacking operations with the incorrect PC value when an SVC instruction delayed by PPB write and at the same time a new interrupt is invoked.

#### Configurations affected

This erratum affects the configurations of the Cortex<sup>®</sup>-M52 processor configured with a DWT-DBGLVL>0 and ITM.

#### **Conditions**

This erratum occurs if DWT is configured to generate Data Trace PC value packet and all the following conditions occur:

- A PPB write store instruction followed by an SVC instruction.
- A new interrupt arrives when SVC on the first cycle of retire stage.

#### **Implications**

When the above scenario happens, the PC value of the Data Trace PC value packet is incorrectly point to the SVC's instruction address.

#### Workaround

#### C00214380

#### I-Cache/U-Cache LFB can't be cleared correctly by CMO or ISB

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1

#### Description

Signature 1: Self-modifying code failure if code is in LFB

When MSCR.ICACTIVE is toggled from 1 to 0, the cacheline data in LFB will remain for a while. At this moment if self-modifying code such as software breakpoint insertion is executed on this cacheline, the operation might be failed due to inconsistent data between memory and LFB. Because PE cannot have latest data in memory but only obsolete data in LFB. The inconsistency cannot be resolved by ISB or CMO. But the situation would be gone automatically after another non-cacheable data filled into LFB to replace the original cacheable data.

Signature 2: DCISW and DCCISW cannot invalidate data in LFB DCISW and DCCISW in the Armv8-M architecture are cache maintenance operations to clear specific cacheline by set/way. However, if the cacheline is in the LFB before allocation to cache memory, it can't be invalidated by DCISW and DCCISW.

#### **Configurations Affected**

Signature 1: Affects the configurations of Cortex®-M52 with instruction cache or unified cache.

Signature 2: Affects the configurations of Cortex®-M52 with unified cache.

#### **Conditions**

Signature 1 can occur if:

• Self-modifying code is performed to address hit in LFB in cacheable, non-TCM region right away after cache is deactivated and before first LFB refill.

Signature 2 can occur if:

 Execute DCISW or DCCISW and the specific set/way of cacheline is still in U-Cache LFB.

#### **Implications**

Signature 1: If this erratum occurs, self-modifying code may fail since modified code is invisible from PF.

Signature 2: If this erratum occurs, DCISW and DCCISW cannot invalidate LFB in U-cache even if set/way matches.

Version: 4.0

AT651 and Cortex®-M52 MVE Extension AT652 Software Developer Errata Notice

Date of issue: 30-Sep-23 Cortex®-M52 AT650, Cortex®-M52 with TrustZone Version: 4.0

#### Workaround

#### C00214484

### Unprivileged debugger access to DPDLPSTATE register incorrectly modifies register state

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

The processor contains an IMPLEMENTATION DEFINED register DPDLPSTATE in the Private Peripheral Bus (PPB) region that specifies the wanted low-power state for the Debug power domain in the processor. This register is only accessible by privileged code or a privileged debugger. Due to this erratum, a write to the DPDLPSTATE register from an unprivileged debugger will return a fault, as expected, but the register state will be incorrectly updated.

#### Configurations affected

This erratum affects all configurations of the processor configured with Halting debug, DBGLVL > 0.

#### **Conditions**

This erratum occurs when Unprivileged Invasive DAP Access Enable, DAUTHCTRL.UIDAPEN = 1 (either bank), and there is a write access through an unprivileged DAP request to the DPDLPSTATE register located at address 0xE001E304.

#### **Implications**

If this erratum occurs, an unprivileged debugger write will change the state of the DPLPSTATE register. This can select a lower or higher power mode for the Debug power domain than intended by a privileged debug environment.

Note: Changing the value of the register will not change the functional behavior of the processor. Even if debug domain is powered down, it will be powered up again if a subsequent debug access is made.

#### Workaround

There is no workaround provided.

Version: 4.0

Version: 4.0

#### C00214486

Floating-point multiple load store instructions which specify unimplemented registers may write to unexpected memory locations and update register incorrectly

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

The VSTMDB/FSTMDBX, VSTMIA/FSTMIAX T1, VLDMDB/FLDMDBX T1 and VLDMIA/FLDMIAX T1 instructions specify a list of floating-point registers to write to/read from memory. The instruction encoding allows a large number of registers to be specified. It has been found that if the specified registers include those not supported by the processor, then data may be written to memory locations above the base address. And the base register or destination register may be updated to wrong value.

#### Configurations affected

This erratum affects all configurations of the Cortex®-M52 processor configured with the floating-point or M-profile Vector Extension (MVE) extensions.

#### **Conditions**

- This erratum will occur if the Processing Element (PE) executes a VSTMDB/FSTMDBX instruction with an immediate value greater than 63.
- Or this erratum will occur if the Processing Element (PE) executes a VSTMDB/VSTMIA/VLDMIA/VLDMDB T1 instruction with an immediate value exactly equal to 64 and UInt(D:Vd) is equal to 0.
- Or this erratum will occur if the Processing Element (PE) executes a FSTMDBX/FSTMIAX/ FLDMDBX/ FLDMIAX T1 instruction with an immediate value exactly equal to 65 and UInt(D:Vd) is equal to 0.

#### **Implications**

- The PE will incorrectly write to memory locations immediately above the base address (at most 32 words).
- The PE may incorrectly update base or destination register to an incorrect value.

#### Workaround

Version: 4.0

#### C00215210

# ST\_RETIRED PMU event is inaccurate when a CC failed VMRS FPCXT\_NS or FPCXT\_S instruction executed

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

ST\_RETIRED PMU event is wrongly counted when a CC failed VMRS (FPCXT\_NS, FPCXT\_S) instruction is executed.

#### Configurations affected

This erratum affects configurations of the Cortex®-M52 processor configured with Halting debug, DBGLVL > 0.

#### **Conditions**

This erratum is occurred when PMU event counter is programmed to count ST\_RETIRED event and PE execute a CC failed VMRS (FPCXT\_NS, FPCXT\_S) instruction.

#### **Implications**

When above scenario occurs, the PMU event counter will be inaccurate when counting the ST\_RETIRED event.

#### Workaround

Version: 4.0

#### C00215763

Stepping a vector load/store instruction which cause lockup might not enter debug state or DebugMonitor exception when expected

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOpO. Fixed in rOp1.

#### Description

The Armv8-M architecture (in rule RZVKS and rule RMWFT) specifies when Halting debug or DebugMonitor stepping an instruction which causes Lockup, the PE should resolve Lockup signal and enter debug state or DebugMonitor exception if it has sufficient priority. This erratum can cause the stepping vector instruction stay at Lockup but not enter debug state or DebugMonitor exception.

#### Configurations affected

This erratum affects all configurations of the Cortex<sup>®</sup>-M52 processor with the M-profile Vector Extension (MVE) extension implemented (FPMVE = 3 or 4 or 5).

#### **Conditions**

This erratum occurs when the following sequence of conditions is met:

- 1. An MVE Vector Load/Store instruction which is subject to beat-wise execution is executed.
- 2. Beat 0 of the vector load/store instruction has a fault which causes lockup while the beat 1 of the vector instruction stall in DE and be flushed at the same time when stall DE deasserted.
- 3. The processor enters lockup as expected but the step event does not occur.

#### **Implications**

When the above scenario happens, the processor enters the lockup state but a debug event does not occur.

- The processor does not Halt or trigger DebugMonitor exception.
- DESR does not indicate the missed event.

#### Workaround

Version: 4.0

#### C00216080

#### PMU event L1D CACHE is incorrectly implemented in the unified cache

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOp0 and rOp1. Fixed in rOp2.

#### Description

The PMU event L1D CACHE supported by the Cortex®-M52 processor might be counted incorrectly.

#### Configurations affected

This erratum affects the configurations of Cortex®-M52 with unified cache.

#### **Conditions**

A store to the unified cache is followed by a preload instruction.

#### **Implications**

L1D\_CACHE

If it is used to gather statistics on the unified cache, the number of recorded cache accesses will be lower than expected if a store to the unified cache is followed by a preload instruction.

#### Workaround

There is no workaround.

Version: 4.0

#### C00216383

VLDR+VDDUP (with implicit LE) overlap and uncorrectable ECC error occurs, core-ETM gives wrong lockup preferred exception return address

#### **Status**

Affects: Cortex®-M52

Fault type: Programmer category C

Fault status: Present in rOp0, rOp1, fixed in rOp2.

#### Description

A MVE vector load/store instruction overlaps with another vector instruction, and the younger one of the overlapped instructions contains an implicit LE, and the MVE vector load/store is executed in the exception handler whose priority is higher than bus-fault. If an uncorrectable ecc fault detected on vector load/store leads core to lockup, and the EPSR.ECI=5, then a wrong address packet would report to trace.

The instruction flow is like this:

0x1100: MVE0 0x1104: MVE1

0x1108: LE <0x1050>

The errata state report preferred exception return address as 0x1104. But based on architecture requirement, it should report address as 0x1050(LE target).

#### Configurations affected

This erratum affects the configurations of the Cortex®-M52 processor configured with a DBGLVL>0, ETM=1, ECC=1, FPMVE=3,4,5.

#### **Conditions**

This erratum occurs if ETM function is enabled, and all the following conditions occur:

- A vector load/store instruction overlap with other vector instructions.
- The younger MVE instruction of overlap combines with LE\_tag.
- These two instructions execute in the exception handler whose priority is higher than or equal to bus-fault.
- The vector load/store instruction itself triggered an uncorrectable ECC fault, and the ECC fault leads core to lockup.
- The lockup happened with EPSR.ECI=5.

#### **Implications**

When the above scenario happens, the ETM preferred exception return address incorrectly points to the younger instruction of overlap, rather than the LE tag target address.

Cortex®-M52 AT650, Cortex®-M52 with TrustZone AT651 and Cortex®-M52 MVE Extension AT652 Software Developer Errata Notice

#### Date of issue: 30-Sep-23 Version: 4.0

#### Workaround

There is no workaround.