# Core Tile for ARM1156T2F-S

**HBI-0154** 

**User Guide** 



# Core Tile for ARM1156T2F-S User Guide

Copyright © 2006-2011 ARM Limited. All rights reserved.

#### **Release Information**

The following changes have been made to this book.

#### **Change History**

| Date         | Issue | Confidentiality   | Change                                               |
|--------------|-------|-------------------|------------------------------------------------------|
| October 2006 | A     | Non -Confidential | First release                                        |
| October 2007 | В     | Non -Confidential | Second release updated to fix documentation defects  |
| April 2011   | С     | Non-Confidential  | Third release updated to fix a documentation defect. |

#### **Proprietary Notice**

Words and logos marked with® or ™ are registered trademarks or trademarks of ARM Limited in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM Limited in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### **Web Address**

http://www.arm.com

#### **Conformance Notices**

This section contains conformance notices.

#### Federal Communications Commission Notice

This device is test equipment and consequently is exempt from part 15 of the FCC Rules under section 15.103 (c).

#### CE Declaration of Conformity



The system should be powered down when not in use.

The Core Tile generates, uses, and can radiate radio frequency energy and may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment causes harmful interference to radio or television reception, which can be determined by turning the equipment off or on, you are encouraged to try to correct the interference by one or more of the following measures:

- ensure attached cables do not lie across the card
- reorient the receiving antenna
- increase the distance between the equipment and the receiver
- connect the equipment into an outlet on a circuit different from that to which the receiver is connected
- consult the dealer or an experienced radio/TV technician for help

| Note |  |
|------|--|
|------|--|

It is recommended that wherever possible shielded interface cables be used.

# Contents

# Core Tile for ARM1156T2F-S User Guide

|           | Pref  | ace                                               |      |
|-----------|-------|---------------------------------------------------|------|
|           |       | About this book                                   | xii  |
|           |       | Feedback                                          | xvii |
| Chapter 1 | Intro | oduction                                          |      |
| •         | 1.1   | About Core Tiles                                  | 1-2  |
|           | 1.2   | Overview of CT1156T2F-S                           | 1-3  |
|           | 1.3   | Precautions                                       | 1-10 |
| Chapter 2 | Gett  | ing Started                                       |      |
| •         | 2.1   | Using the CT1156T2F-S with an Emulation Baseboard | 2-2  |
|           | 2.2   | Using the CT1156T2F-S with a custom baseboard     |      |
|           | 2.3   | Connecting power                                  | 2-6  |
|           | 2.4   | Connecting JTAG debugging equipment               | 2-8  |
|           | 2.5   | Connecting Trace                                  |      |
| Chapter 3 | CT1   | 156T2F-S Hardware Description                     |      |
| •         | 3.1   | Core Tile architecture                            | 3-2  |
|           | 3.2   | About the ARM1156T2F-S test chip                  | 3-3  |
|           | 3.3   | Clocks                                            |      |
|           | 3.4   | Resets and interrupts                             |      |
|           | 3.5   | Power supply control                              |      |

|            | 3.6   | AXI bus multiplexing                   | . 3-20 |
|------------|-------|----------------------------------------|--------|
|            | 3.7   | Overview of Core Tile configuration    |        |
|            | 3.8   | Memory configuration                   |        |
|            | 3.9   | Register configuration                 |        |
|            | 3.10  | JTAG support                           |        |
|            | 3.11  | Trace support                          |        |
| Chapter 4  | Test  | Chip Hardware Description              |        |
| •          | 4.1   | ARM1156T2F-S test chip overview        | 4-2    |
|            | 4.2   | Memory map                             |        |
|            | 4.3   | Pin capture block                      |        |
|            | 4.4   | Clocks                                 |        |
|            | 4.5   | Test chip configuration                |        |
|            | 4.6   | Resets and interrupts                  |        |
|            | 4.7   | Debug and JTAG configuration           |        |
| Chapter 5  | CT11  | 56T2F-S Signal Descriptions            |        |
| •          | 5.1   | Header connectors                      | 5-2    |
|            | 5.2   | Trace Connectors                       |        |
|            | 5.3   | Links, test points, and LED indicators |        |
|            | 5.4   | AXI bus timing specification           |        |
| Appendix A | Spec  | eifications                            |        |
|            | A.1   | Electrical specification               | A-2    |
|            | A.2   | Mechanical details                     |        |
|            | Glos  | sarv                                   |        |
|            | 5,100 | on. j                                  |        |

# List of Tables

# Core Tile for ARM1156T2F-S User Guide

|            | Change History                     | li   |
|------------|------------------------------------|------|
| Table 3-1  | Reset signals                      | 3-13 |
| Table 3-2  | Supply current sensing             | 3-19 |
| Table 3-3  | PLD control signals                | 3-26 |
| Table 3-4  | Serial write data register         | 3-28 |
| Table 3-5  | Read serial data register          | 3-31 |
| Table 3-6  | JTAG signal description            | 3-45 |
| Table 4-1  | ARM1156T2F-S test chip address map | 4-7  |
| Table 4-2  | Pin Capture registers              | 4-9  |
| Table 4-3  | ASYNCVIC register                  | 4-11 |
| Table 4-4  | IEMCtl register                    | 4-12 |
| Table 4-5  | TC-Control register                | 4-14 |
| Table 4-6  | BLKDISABL register                 | 4-16 |
| Table 4-7  | ETMCtl register bit assignments    | 4-17 |
| Table 4-8  | PLL signal description             | 4-20 |
| Table 4-9  | Clock divider signal description   | 4-22 |
| Table 4-10 | ClkCtl register                    | 4-24 |
| Table 4-11 | ClkEnCtl register                  | 4-25 |
| Table 4-12 | Config-init register               |      |
| Table 4-13 | VIC interrupt sources              | 4-30 |
| Table 4-14 | Test chip TAP instructions         | 4-31 |
| Table 4-15 | ARM1156T2F-S TAP ID register       | 4-33 |
| Table 4-16 | Test chip TAP ID register          | 4-34 |
|            |                                    |      |

| Table 5-1  | Samtec part numbers                               | 5-3  |
|------------|---------------------------------------------------|------|
| Table 5-2  | HDRX signals                                      | 5-4  |
| Table 5-3  | HDRY signals                                      |      |
| Table 5-4  | HDRZ signals                                      | 5-15 |
| Table 5-5  | Trace Port A (TRACEA) connector J7                | 5-22 |
| Table 5-6  | Trace Port B (TRACEB) connector J8                | 5-23 |
| Table 5-7  | Default links                                     | 5-27 |
| Table 5-8  | Test point signal and description                 | 5-28 |
| Table 5-9  | LED functions                                     | 5-30 |
| Table 5-10 | Global timing parameters                          | 5-34 |
| Table 5-11 | CT1156T2F-S multiplexed AXI bus timing parameters |      |
| Table A-1  | Core Tile electrical characteristics at 3.3V      | A-2  |
| Table A-2  | Interface electrical characteristics at 2.5V      | A-2  |
| Table A-3  | Interface electrical characteristics at 1.8V      | A-3  |
| Table A-4  | Current requirements                              | A-4  |

# List of Figures Core Tile for ARM1156T2F-S User Guide

|             | Key to timing diagram conventions                    | XIV  |
|-------------|------------------------------------------------------|------|
| Figure 1-1  | CT1156T2F-S layout                                   | 1-3  |
| Figure 1-2  | CT1156T2F-S and Emulation Baseboard                  | 1-4  |
| Figure 1-3  | System block diagram                                 | 1-6  |
| Figure 2-1  | Core Tile, Logic Tile, and an Emulation Baseboard    | 2-3  |
| Figure 2-2  | EB power connectors                                  | 2-6  |
| Figure 2-3  | JTAG connection to an Emulation Baseboard            |      |
| Figure 2-4  | Trace connection with RealView Trace                 | 2-11 |
| Figure 3-1  | CT1156T2F-S block diagram                            | 3-2  |
| Figure 3-2  | Clock routing and hardware initialization            | 3-6  |
| Figure 3-3  | Power-on ARM1156T2F-S test chip configuration timing | 3-8  |
| Figure 3-4  | Reset routing                                        | 3-11 |
| Figure 3-5  | Baseboard and CT1156T2F-S power-on reset sequence    | 3-12 |
| Figure 3-6  | Voltage control and voltage and current monitoring   | 3-16 |
| Figure 3-7  | CT1156T2F-S AXI bus multiplexing scheme              | 3-20 |
| Figure 3-8  | CT1156T2F-S AXI mux timing                           | 3-22 |
| Figure 3-9  | ARM1156T2F-S AXI multiplexing logic                  | 3-23 |
| Figure 3-10 | 4-wire serial interface timing                       | 3-27 |
| Figure 3-11 | Configuration timing – power-on reset                | 3-33 |
| Figure 3-12 | Configuration timing – full software reset           |      |
| Figure 3-13 | Configuration timing – system reset                  | 3-37 |
| Figure 3-14 | JTAG debug mode routing (nCFGEN=1)                   | 3-47 |
| Figure 3-15 | JTAG configuration mode routing (nCFGEN=0)           | 3-48 |
|             |                                                      |      |

| Figure 3-16 | Additional JTAG configuration mode routing             |       |
|-------------|--------------------------------------------------------|-------|
| Figure 3-17 | JTAG debug (normal) mode scan chain routing (nCFGEN=1) | 3-50  |
| Figure 3-18 | JTAG configuration mode scan chain (nCFGEN=0)          |       |
| Figure 3-19 | JTAG loopback control                                  | 3-53  |
| Figure 4-1  | Top-level view of ARM1156T2F-S test chip               | 4-2   |
| Figure 4-2  | ASYNCVIC register bit assignments                      | 4-11  |
| Figure 4-3  | IEMCtl register bit assignments                        | 4-12  |
| Figure 4-4  | TC-Control register bit assignments                    | 4-14  |
| Figure 4-5  | BLKDISABL register bit assignments                     | 4-16  |
| Figure 4-6  | ETMCtl register bit assignments                        | 4-17  |
| Figure 4-7  | PLL block diagram                                      | 4-19  |
| Figure 4-8  | Clock divider block diagram                            | 4-21  |
| Figure 4-9  | ClkCtl bit assignments                                 | 4-24  |
| Figure 4-10 | ClkEnCtl bit assignments                               | 4-25  |
| Figure 4-11 | Config-init bit assignments                            |       |
| Figure 4-12 | Test chip and ARM1156T2F-S TAP controller connections  | 4-32  |
| Figure 4-13 | TAP ID register                                        | 4-33  |
| Figure 5-1  | HDRX, HDRY, and HDRZ (upper) pin numbering             | 5-2   |
| Figure 5-2  | AMP Mictor connector                                   | 5-22  |
| Figure 5-3  | Location of links (top)                                | 5-25  |
| Figure 5-4  | Location of links (bottom)                             | 5-26  |
| Figure 5-5  | Test point location                                    | 5-28  |
| Figure 5-6  | LED indicator location                                 |       |
| Figure 5-7  | CT1156T2F-S multiplexed AXI bus input setup timing     | 5-34  |
| Figure 5-8  | CT1156T2F-S multiplexed AXI bus output valid timing    | 5-35  |
| Figure A-1  | Board outline (top view)                               | . A-5 |

# **Preface**

This preface introduces the RealView Core Tile for ARM1156T2F-S and its reference documentation. It contains the following sections:

- About this book on page xii
- Feedback on page xvii.

#### About this book

This book describes how to set up and use the Core Tile for ARM1156T2F-S (CT1156T2F-S).

#### Intended audience

This book has been written for experienced hardware and software developers to aid the development of ARM-based products using the CT1156T2F-S as part of a development system.

# Using this book

This book is organized into the following chapters:

# Chapter 1 Introduction

This chapter introduces Core Tiles and the CT1156T2F-S.

## Chapter 2 Getting Started

This chapter describes how to set up and prepare the CT1156T2F-S for

## Chapter 3 CT1156T2F-S Hardware Description

This chapter describes the on-board hardware of the CT1156T2F-S.

#### Chapter 4 Test Chip Hardware Description

This chapter describes the features of the ARM1156T2F-S test chip which affect the CT1156T2F-S.

## Chapter 5 CT1156T2F-S Signal Descriptions

This chapter provides a summary of signals present on the CT1156T2F-S connectors, test points, LED indicators, and the links that can be modified to change signal routing.

## Appendix A Specifications

This appendix contains the electrical, timing, and mechanical specifications for the CT1156T2F-S.

# Typographical conventions

The following typographical conventions are used in this document:

**bold** Highlights ARM signal names within text, and interface elements

such as menu names. This style is also used for emphasis in

descriptive lists where appropriate.

*italic* Highlights special terminology, cross-references and citations.

monospace Denotes text that can be entered at the keyboard, such as

commands, file names and program names, and source code.

monospace Denotes a permitted abbreviation for a command or option. The

underlined text can be entered instead of the full command or

option name.

monospace italic Denotes arguments to commands or functions where the argument

is to be replaced by a specific value.

monospace bold Denotes language keywords when used outside example code.

#### Other conventions

This document uses other conventions. They are described in the following sections:

- Timing diagrams
- Signals on page xiv
- Bytes, Halfwords, and Words on page xv
- Bits, bytes, K, and M on page xv
- Register fields on page xv.
- Numbering on page xv.

## **Timing diagrams**

The figure named *Key to timing diagram conventions* on page xiv explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



### Key to timing diagram conventions

# **Signals**

When a signal is described as being asserted, the level depends on whether the signal is active HIGH or active LOW. Asserted means HIGH for active high signals and LOW for active low signals:

Prefix n Active LOW signals are prefixed by a lowercase n except in the case of AXI, AHB or APB reset signals. These are named ARESETn, HRESETn and PRESETn respectively.

**Prefix A** Denotes global *Advanced eXtensible Interface* (AXI) signals:

**Prefix AR** Denotes AXI read address channel signals.

**Prefix AW** Denotes AXI write address channel signals.

**Prefix B** Denotes AXI write response channel signals.

**Prefix C** Denotes AXI low-power interface signals.

**Prefix H** AHB signals are prefixed by an upper case H.

**Prefix P** APB signals are prefixed by an upper case P.

**Prefix R** Denotes AXI read data channel signals.

**Prefix W** Denotes AXI write data channel signals.

# Bytes, Halfwords, and Words

Byte Eight bits.

**Halfword** Two bytes (16 bits).

Word Four bytes (32 bits).

**Quadword** 16 contiguous bytes (128 bits).

# Bits, bytes, K, and M

**Suffix b** Indicates bits.

**Suffix B** Indicates bytes.

**Suffix K** When used to indicate an amount of memory means 1024. When used to

indicate a frequency means 1000.

**Suffix M** When used to indicate an amount of memory means  $1024^2 = 1048576$ .

When used to indicate a frequency means 1 000 000.

# Register fields

All reserved or unused address locations must not be accessed as this can result in unpredictable behavior of the device.

All reserved or unused bits of registers must be written as zero, and ignored on read unless otherwise stated in the relevant text.

All registers bits are reset to logic 0 by a system reset unless otherwise stated in the relevant text.

Unless otherwise stated in the relevant text, all registers support read and write accesses. A write updates the contents of the register and a read returns the contents of the register.

All registers defined in this document can only be accessed using word reads and word writes, unless otherwise stated in the relevant text.

# Numbering

The document numbering convention is:

#### <br/><br/>dase><number>

For example:

- 0x7B4 is a hexadecimal value of 7B4
- 9 is a decimal value of 9

• b00001111 is an eight-bit binary value of 00001111.

# **Further reading**

This following publications by ARM Limited provide additional information on using the Core Tile and related products:

- *ARM1156T2F-S Technical Reference Manual* (ARM DDI 0290)
- ARM11 MBIST Controller Technical Reference Manual (ARM DDI 0289)
- L220 Cache Controller Technical Reference Manual (ARM DDI 0329)
- RealView® Emulation Baseboard User Guide (ARM DUI 0303)
- *LT-XC2V4000+ User Guide* (ARM DUI 0186B)
- ARM RealView AT1 Analyzer Tile User Guide (ARM DUI 0189)
- *AMBA® Specification* (ARM IHI 0011)
- AMBA 3 AXI Protocol Specification (ARM IHI 0022)
- *ARM Architecture Reference Manual* (ARM DDI 0100)
- *ADS Tools Guide* (ARM DUI 0067)
- ADS Debuggers Guide (ARM DUI 0066)
- ADS Debug Target Guide (ARM DUI 0058)
- ADS Developer Guide (ARM DUI 0056)
- *ADS CodeWarrior IDE Guide* (ARM DUI 0065)
- RealView Debugger User Guide (ARM DUI 0153)
- RealView Compilers and Libraries Guide (ARM DUI 0205)
- RealView Linker and Utilities Guide (ARM DUI 0206)
- RealView ICE User Guide (ARM DUI 0155).

## **Feedback**

ARM Limited welcomes feedback both on the ARM Core Tiles and on the documentation.

#### Feedback on this document

If you have any comments about this document, send email to errata@arm.com giving:

- the document title
- the document number
- the page number(s) to which your comments refer
- an explanation of your comments.

General suggestions for additions and improvements are also welcome.

#### Feedback on the ARM Core Tiles

If you have any comments or suggestions about these products, contact your supplier giving:

- the product name
- an explanation of your comments.

Preface

# Chapter 1 Introduction

This chapter introduces Core Tiles. It contains the following sections:

- *About Core Tiles* on page 1-2
- Overview of CT1156T2F-S on page 1-3
- *Precautions* on page 1-10.

| ——— Note |  |
|----------|--|
|          |  |

This guide covers the HBI-0154 (CT1156T2F-S) printed-circuit board.

This board supports the ARM1156T2F-S test chip. The availability of Core Tiles however, depends on the availability of individual test chips. Contact your sales representatives for details on currently available Core Tiles.

#### 1.1 About Core Tiles

Core Tiles are development boards that enable you to develop products based on ARM® processors and AMBA® interfaces. Core Tiles are built around test chips, which are ASIC implementations of one or more ARM processors. Core Tiles provide one or more AMBA interfaces from the processor so that it can be connected to an AMBA-based system. See the *AMBA Specification* (ARM IHI 0011) and the *AMBA 3 AXI Protocol Specification* (ARM IHI 0022) for further information.

The Core Tile must be used in conjunction with a specific baseboard that implements the necessary system and memory controllers in an FPGA. For example, the CT1156T2F-S when combined with the RealView® Emulation Baseboard (EB) will provide a standalone system for product development. Third-party or custom development systems may also be used with a Core Tile.

Core Tiles do not have power or JTAG connectors. The tiles must be stacked on a baseboard that provides power and JTAG connections. The Core Tiles also require a reference clock (or clocks) to be supplied by the attached baseboard.

Through-board connectors on tile products allow stacking of multiple tiles. Multiple combinations of Core Tile and Logic Tile can be used to create a multiprocessor system.

For debug, a Realview Analyzer Tile can be used to provide access to signals on the tile header connectors.

# 1.2 Overview of CT1156T2F-S

The major components on the CT1156T2F-S are as follows:

- ARM1156T2F-S test chip
- tile headers on the top and bottom of the board
- bus interface logic
- clock selection and initialization logic
- controllable power supply for the test chip core and PLL
- test chip power monitoring logic
- configuration and control PLD
- AXI bus multiplexing logic.

Figure 1-1 shows the layout of a CT1156T2F-S.



Figure 1-1 CT1156T2F-S layout

Figure 1-2 shows a CT1156T2F-S together with an EB. When using the EB, typically tile site 2 is occupied by a Logic Tile which can be used for custom peripheral development or to hold a synthesized core.

Refer to the *LT-XC2V4000+ Logic Tile User Guide* (ARM DUI 0186B) for details on the Logic Tile which can be used for system prototyping.



Figure 1-2 CT1156T2F-S and Emulation Baseboard

# 1.2.1 System architecture

Figure 1-3 on page 1-6 shows the architecture of a typical hardware development system consisting of a CT1156T2F-S and an EB. For details of the peripheral devices implemented on the EB and the available interfaces see *RealView Emulation Baseboard User Guide* (ARM DUI 0303).

# 1.2.2 External logic

The EB provides:

- power and JTAG connectors
- a reference clock
- a serial interface to the CT1156T2F-S PLD that loads the desired configuration
- initialization values to the PLD for the PLL and clock divider in the test chip
- peripheral devices (for example, memory controller, interrupt controller, system and reset controller, serial I/O). See *RealView Emulation Baseboard User Guide* (ARM DUI 0303) for details.

The external connectors and control logic are also provided by the EB. The FPGA on the EB provides system control functions for the CT1156T2F-S. See Chapter 3 *CT1156T2F-S Hardware Description*, and the documentation for your EB for more details.

| —— Note ———                                                                     |
|---------------------------------------------------------------------------------|
| The FPGA on the external baseboard must be loaded with an appropriate image. An |
| application note, giving information on the FPGA images for the combination of  |
| products that you are using may be available. Please refer to the documentation |
| provided on the product CD and the ARM website                                  |
| <pre>(http://www.arm.com/documentation/Application_Notes/index.html)</pre>      |
|                                                                                 |



Figure 1-3 System block diagram

#### 1.2.3 ARM processor test chip

The name of the Core Tile reflects the test chip fitted. The CT1156T2F-S has an ARM1156T2F-S test chip that includes an ARM1156 processor, a L220 level 2 cache controller (not implemented in all versions of the test chip), and a subsystem based on PrimeCell® components that is built around an AXI, AHB and APB infrastructure.



For more details on processors and test chips, see the *Technical Reference Manual* for the processor family. If there are variations between test chips for the same processor family these are described in documents in the *product\_name*\docs\test chips directory of the product CD.

The core configuration signals are driven by the PLD or the FPGA on the baseboard, or set by resistor links on the Core Tile. In a production ASIC, these core configuration signals are permanently tied HIGH or LOW. However, you can change the Core Tile PLD register values via a 4-wire serial link by writing values to the system registers in the baseboard, in order to experiment with different processor configurations. See *Overview of Core Tile configuration* on page 3-25 for details.

#### 1.2.4 PLD

The PLD on the Core Tile receives configuration signals from the serial link, controlled by the baseboard.

The CT1156T2F-S PLD outputs signals that control:

- the DACs that control the power supplies for the test chip
- the clock control registers that control the reference clock source to the core
- the multiplexed AXI bus interface
- the test chip resets and configuration signals.

The PLD transmits status signals to the serial link:

- Stable clocks indicators (PLLLOCK, PLLLOCKX, ISPnLOCK)
- the value of the test chip voltages
- the current drawn from the test chip core and PLL
- a PLD identifier (PLDVER) that can be used to identify the version of the PLD image
- a Core Tile build identifier (BUILDID) that can be used to identify the CT1156T2F-S build variant.

Different Core Tiles might also transmit signals that are specific to that tile. For example, the CT1156T2F-S transmits an ARM1156T2F-S test chip PLL locked signal, **PLLLOCKX**.

User control of the signals present in the serial interface is possible through the system control registers on the baseboard.

#### 1.2.5 Processor bus

The test chip on the CT1156T2F-S has a single AXI bus interface. See *Bus interface characteristics* on page A-2 for parametric data.

# 1.2.6 Memory

The ARM1156T2F-S test chip has on chip memory. See *Memory configuration* on page 3-39 for details of the ARM1156T2F-S test chip memory system. If additional system memory is required, you can add PISMO Expansion Memory Modules to a baseboard that supports the PISMO standard. See the *Realview Emulation Baseboard User Guide* (ARM DUI 0303) for details.

# 1.2.7 Clock generation

The primary reference clock for the CT1156T2F-S is provided by the attached baseboard or a Logic Tile fitted above the CT1156T2F-S. See *Clocks* on page 3-5 for details of the CT1156T2F-S clocking system.

#### 1.2.8 JTAG

The CT1156T2F-S does not have a JTAG connector. You must use the JTAG connector on the baseboard. See *JTAG support* on page 3-44 for details of the CT1156T2F-S JTAG interface.

# 1.2.9 Power supply control

Interface logic on the CT1156T2F-S enables you to control and read the test chip core and PLL supply voltages. The current drawn by the test chip core and PLL can also be read to monitor power. The voltage control range available is set during board manufacture.

The CT1156T2F-S uses 3V3 and 5V supplies connected through power-blades in the header connectors. See *Header connectors* on page 5-2 for details.

The 3V3 supply is used to directly power CT1156T2F-S components and to locally generate **ARM\_VDDIO**, an optional 1V8 or 2V5 supply.

The 5V supply is used to locally generate three supplies:

- VDDCORE (1V0)
- PLLVDD (2V5)
- VDDPLD (1V8)

See *Power supply control* on page 3-15 for details on the voltage control logic.

#### 1.2.10 Indicators

The CT1156T2F-S has a Power Good LED indicator for the VDDCORE 1V0 power supply and four User LEDs. See *LED indicators* on page 5-29 for details. For details on indicators present on the Logic Tiles, Interface Modules, and baseboard products, see the documentation supplied with the product.

# 1.3 Precautions

This section contains safety information and advice on how to avoid damage to the Core Tile.

# 1.3.1 Ensuring safety

# 1.3.2 Preventing damage

The Core Tile is intended for use within a laboratory or engineering development environment. It is supplied without an enclosure and this leaves the board sensitive to electrostatic discharges and allows electromagnetic emissions.



To avoid damage to the Core Tile you must observe the following precautions:

- never subject the tile to high electrostatic potentials
- always wear a grounding strap when handling the tile
- only hold the tile by the edges
- avoid touching the component pins or any other metallic element.

Do not use the board near equipment that could be:

- sensitive to electromagnetic emissions (such as medical equipment)
- a transmitter of electromagnetic emissions.

# Chapter 2 Getting Started

This chapter describes how to set up and prepare the CT1156T2F-S for use. It contains the following sections:

- *Using the CT1156T2F-S with an Emulation Baseboard* on page 2-2
- Using the CT1156T2F-S with a custom baseboard on page 2-4
- *Connecting power* on page 2-6
- Connecting JTAG debugging equipment on page 2-8
- Connecting Trace on page 2-10

| 1 | Note |  |
|---|------|--|
|   |      |  |

The information in this chapter provides only a general overview. Details on using a Core Tile with different ARM products are covered in application notes. Ensure that you use the correct application note and FPGA image for your configuration.

The CT1156T2F-S must be used with a baseboard that provides the configuration control and additional peripherals. This requirement is fully met by the EB. The FPGA on the baseboard must contain an image that is explicitly designed to interface with the CT1156T2F-S.

# 2.1 Using the CT1156T2F-S with an Emulation Baseboard

A typical processor development system is shown in Figure 2-1 on page 2-3.

To set up a development system using the Emulation Baseboard (EB):

| 1. | Fit the CT1156T2F-S to tile site 1 on the EB.                                                                                                                                             |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | You may optionally place a RealView Analyzer Tile between the baseboard and the CT1156T2F-S to enable monitoring of signals using a logic analyser.                                       |
| 2. | Program the FPGA on the EB with the appropriate image by following the procedure detailed in Application Note AN158 on the Versatile CD.  ———————————————————————————————————             |
|    | Ensure that the correct image is used. An incorrect image can damage the boards                                                                                                           |
| 3. | Power down the EB.                                                                                                                                                                        |
| 4. | Fit a Logic Tile to tile site 2 on the EB if required.                                                                                                                                    |
| 5. | Program the FPGA on the Logic Tile with the appropriate image by following the procedure detailed in Application Note AN151 on the Versatile CD.                                          |
|    | Note                                                                                                                                                                                      |
|    | The Logic Tile can contain both additional master and slave peripherals. You may optionally place an Interface Tile above the Logic Tile to provide access to the additional peripherals. |
|    |                                                                                                                                                                                           |



– Note –

Figure 2-1 Core Tile, Logic Tile, and an Emulation Baseboard

For details on how to load and run applications on an Emulation Baseboard system, see the *RealView Emulation Baseboard User Guide* (ARM DUI0303).

# 2.2 Using the CT1156T2F-S with a custom baseboard

If you are designing a custom baseboard to accept a CT1156T2F-S, you must ensure that your board meets the following requirements:

#### Mechanical layout

The mechanical layout is described in *Mechanical details* on page A-5.

# Power supplies

The CT1156T2F-S uses 3V3 and 5V supplies connected through power-blades in the header connectors. See *Header connectors* on page 5-2 for details.

The 3V3 supply (**3V3\_VDDIO**) powers CT1156T2F-S components, the PLD bank that interfaces to the CT1156T2F-S I/O, and the test chip I/O (VDDPAD). Alternatively, an optional onboard supply (**ARM\_VDDIO**) can provide the test chip I/O voltage (VDDPAD) at 1V8 or 2V5. When used, this supply also powers the three PLD I/O banks and the AXI bus demultiplexers that interface to the test chip I/O pins.

The 5V supply powers three onboard regulators that provide the **VDDCORE**, **PLLVDD**, and **VDDPLD** supplies required by the test chip and the CT1156T2F-S PLD:

#### **VDDCORE**

A 1V0 power supply that provides internal power for:

- ARM1156T2F-S (VDDCORE\_ARM)
- ETM11CS (VDDCORE\_ETM)
- test chip internal logic (VDDCORE TC)
- PLL digital power (PLLVDD10).

## **PLLVDD**

A 2V5 power supply that provides analog power for the PLL (PLLVDD25).

#### **VDDPLD**

A 1V8 power supply that provides internal power for the PLD (VDDPLD).

See *Power supply control* on page 3-15 for details on the voltage control logic.

#### Clock control

Your primary reference clock must be supplied by an attached Logic Tile or baseboard. The CT1156T2F-S clocking system is described in Chapter 3 *CT1156T2F-S Hardware Description* and the

ARM1156T2F-S test chip specific clocking requirements are described in Chapter 4 *Test Chip Hardware Description*.

See also the *ARM1156T2F-S Processor Technical Reference Manual* (ARM DDI 0290).

#### JTAG control

The CT1156T2F-S does not have a JTAG connector. The baseboard must provide a JTAG connector and route the JTAG signals to the header signals on the Core Tile. JTAG routing is described in *JTAG support* on page 3-44 and *Debug and JTAG configuration* on page 4-31.

# **Bus configuration signals**

Due to pin limitations on header HDRX, the ARM1156T2F-S AXI bus is distributed through multiplexers to the baseboard. The custom baseboard must use a similar multiplex scheme to access the ARM1156T2F-S AXI bus. See *AXI bus multiplexing* on page 3-20 for details.

#### **AXI** slaves

In order for the ARM1156T2F-S to boot, the baseboard must implement AXI slaves that cover the 4GB memory map.

# 2.3 Connecting power

CT1156T2F-S power is supplied through power-blades in the header connectors. The power source is connected to the baseboard.

# 2.3.1 Supplying power to the EB

If the EB is not inserted into a PCI enclosure, you must connect the supplied 12VDC brick power supply to power socket J28 or an external bench power supply to the screw-terminal connector J27. See Figure 2-2.



Figure 2-2 EB power connectors

—— Note ———

If you are using the supplied brick power supply connected to J28, the Standby/power push button S7 toggles the power on and off.

If you are using an external power supply connected to J27, or you are powering the board from the PCI backplane, the Standby/power switch is not used and power is controlled by shutting down the external power source.

| Caution |  |
|---------|--|
| Caution |  |

You must only use one power source for the system. Use only the PCI connector, J27, or J28, do not, for example, use the PCI connector and J27 at the same time.

If you are using separate 5V and 3V3 bench supplies, always set sensible current limits. The 3V3 supply should follow the 5V supply on power up. On the EB, the 3V3 supply follows the 5V supply after an initial 1ms delay.

# 2.4 Connecting JTAG debugging equipment

The Core Tile does not have a JTAG connector, but there are JTAG signals present on the header connectors. The Core Tile must be used with a baseboard that provides a JTAG connector. External JTAG equipment can be used to:

Download and debug programs.

You can connect *RealView ICE* (RVI) or other JTAG debuggers to the external JTAG connector and download and debug programs.

 Download new images to the PLD on the Core Tile or to FPGAs or PLDs present on other attached boards.

For a CT1156T2F-S attached to an EB, either RVI or the USB debug port on the EB can be used for downloading FPGA images, but only RVI can be used for debug.

Selection between debugging programs and downloading new images to the FPGA is controlled by the CONFIG link or slide-switch on the baseboard. See the documentation supplied with the baseboard for more details on connecting JTAG and using the CONFIG link or slide-switch.



Because the Core Tile does not provide nonvolatile memory, programs are lost if the power is removed. Use flash memory for nonvolatile storage.

The flash memory can be:

- any unused space in the baseboard NOR flash
- nonvolatile memory available in the PISMO memory expansion slots on the baseboard.

Do not use spare EB configuration flash space (address range: 0x4C000000–0x4DFFFFFF) for program storage.

See the *Programmer's Reference* chapter in the *RealView Emulation Baseboard User Guide* (DUI0303) for details of the EB memory map.

The JTAG connector provides a set of signals that allow debugging equipment to be used. If you are debugging a development system with multiple tiles, connect the JTAG debugging equipment to the baseboard and the JTAG signals will be routed through any connected tiles. See *JTAG loopback control* on page 3-53 for details of the JTAG routing within a tile stack.

The JTAG debug and configuration paths are described in *JTAG support* on page 3-44 and *Debug and JTAG configuration* on page 4-31.

## 2.4.1 Connecting a JTAG device to the EB

The JTAG setup for the EB and RVI is shown in Figure 2-3. (Refer to the documentation supplied with your debugger for information on connecting other JTAG interface products.)



Figure 2-3 JTAG connection to an Emulation Baseboard

# 2.5 Connecting Trace

The ARM1156T2F-S test chip contains an *Embedded Trace Macrocell* (ETM) and Trace connectors are provided on the CT1156T2F-S. Use the JTAG connector on the baseboard to provide the JTAG signals that are required for controlling the ETM.



Trace tools using multiplexed trace packets (such as RealView Trace) require only one Mictor connector (Trace Port A). The CT1156T2F-S supports both multiplexed (one trace connector) and demultiplexed mode (two trace connectors). The second connector is present to support trace tools that use demultiplexed trace packets. The trace size supported by the connectors is medium (16-bit packets).

For details of the Mictor connector and the Trace port signals see *Trace Connectors* on page 5-22.

For more details on using Trace, see the documentation supplied with your Trace hardware.

## 2.5.1 Connecting the Trace Port Analyzer

For RealView Trace, connect the *Trace Port Analyzer* (TPA) to the adaptor board and plug the adaptor into the CT1156T2F-S as shown in Figure 2-4 on page 2-11. RealView Trace requires a RealView ICE JTAG unit connected to the baseboard. The Ethernet and power supply cables connect to the RealView ICE unit.



The high-density cable from the RealView ICE box requires a buffer board to connect to the JTAG connector on the baseboard.

The low-density cable can be used to connect the RealView ICE box directly to the baseboard JTAG connector, but this interface operates at lower speed.



Figure 2-4 Trace connection with RealView Trace

Getting Started

# Chapter 3 CT1156T2F-S Hardware Description

This chapter describes the on-board hardware of the CT1156T2F-S. It contains the following sections:

- *Core Tile architecture* on page 3-2
- About the ARM1156T2F-S test chip on page 3-3
- *Clocks* on page 3-5
- Resets and interrupts on page 3-9
- Power supply control on page 3-15
- AXI bus multiplexing on page 3-20
- Overview of Core Tile configuration on page 3-25
- *Memory configuration* on page 3-39
- Register configuration on page 3-41
- JTAG support on page 3-44

| Note _ |  |
|--------|--|
|--------|--|

The HBI-0154 board supports the CT1156T2F-S test chip, but the availability of boards depends on the availability of test chips. Contact your sales representatives for details on currently available Core Tiles.

# 3.1 Core Tile architecture

The high level architecture of the CT1156T2F-S is shown in Figure 3-1.



Figure 3-1 CT1156T2F-S block diagram

# 3.2 About the ARM1156T2F-S test chip

The ARM1156T2F-S test chip is a proof-of-concept vehicle for the ARM1156T2F-S processor and is built for two reasons:

- it enables you to functionally validate the ARM1156T2F-S processor on the silicon process it is built on
- you can use it as a building block to create prototype systems designed for product and operating system development

The ARM1156T2F-S test chip functionality consists of:

- ARM1156T2F-S processor featuring
  - ARM v6 architecture
  - ARM and Thumb 2 instruction sets
  - Single Instruction, Multiple-Data (SIMD) DSP instructions
  - 16KB ICache and 16KB DCache with parity checking
  - 64KB ITCM and 64KB DTCM
  - Instruction and Data *Memory Protecton Units* (MPUs)
  - Vector Floating-Point (VFP) coprocessor
  - external coprocessor interface with CP14 and CP15 coprocessors implemented internally
  - trace support
  - JTAG-based debug
- Memory BIST Controller for testing RAM blocks within the ARM1156T2F-S processor
- L220 level 2 cache controller (not implement in all versions of the test chip)
- CoreSight ARM11 Embedded Trace Macrocell (ETM11CS)
- ARM11 Embedded Trace Buffer (ETB11)
- AXI Configurable Interconnect (ACI)
- external AMBA 3 AXI interface
- AXI RAM blocks, 256KB x2
- AHB Exclusive Access Monitor (ExAcMo64) with byte writable AHB SRAM block, 16KB
- AHB sub-system comprising:
  - Vectored Interrupt Controller (VIC)
  - Pin Capture Block (PCAPT)
  - ETB11 AHB access
  - AHB to APBv3 Bridge (APB Bridge)

- APB sub-system comprising:
  - dummy slave (generates AXI SLVERR responses)
  - ETM11CS APB access
- PLL and clock generation
- boundary scan logic
- input and output pads.

| Note |  |
|------|--|
|------|--|

The L220 secondary cache controller is not implemented in all versions of the ARM1156T2F-S test chip and the supported secondary cache size may vary. The accompanying *Release Note* for the Core Tile gives details of the secondary cache implementation of the test chip.

For more details see Chapter 4 *Test Chip Hardware Description* on page 4-1 and the *ARM1156T2F-S Processor Technical Reference Manual* (ARM DDI 0290).

#### 3.3 Clocks

The CT1156T2F-S requires a single external reference clock, **REFCLK**. This clock is routed via header HDRZ either from the board below as **CLK\_NEG\_UP\_IN**, or the board above as **CLK\_NEG\_DN\_IN**, depending on the position of the CT1156T2F-S in the system stack and the board combination used.

The CT1156T2F-S also has an on-board 24MHz clock generator. This clock is used by logic inside the CT1156T2F-S PLD.

As shown in Figure 3-2 on page 3-6 clock distribution and phase control of the AXI clock, **ACLKX** from the test chip is provided on board by an ispClock5620 programmable clock generator. The ispClock5620 is PLL based and provides independent programmable control of termination, slew-rate, and timing skew. All configuration information is stored on-chip in nonvolatile EEPROM memory. The CT1156T2F-S uses the ispClock5620 in a single pre-programmed standalone configuration.

| Note  |  |
|-------|--|
| 11010 |  |

Figure 3-2 on page 3-6 is a simplified clock distribution diagram. The additional deskewed clock sources are used to multiplex the AXI port signals from the test chip onto the CT1156T2F-S header HDRX. See *AXI bus multiplexing* on page 3-20 for details.

## 3.3.1 Clock routing

The clock routing for the CT1156T2F-S and EB combination is shown in Figure 3-2 on page 3-6. This figure also shows the clock hardware initialization signals.

Selection of the clock source for the Core Tile is controlled by **CLKSEL** from the CT1156T2F-S PLD. **CLKSEL** selects the clock source as **CLK\_NEG\_DN\_IN** from the board above, or **CLK\_NEG\_UP\_IN** from the board below. The value of **CLKSEL** is set locally during power up by the CT1156T2F-S PLD.



Figure 3-2 Clock routing and hardware initialization

#### 3.3.2 Clock setting in reset mode

Clock setting in reset mode requires the initialization of the test chip PLL and the test chip Clock Divider. Hardware initialization is controlled by firmware on the system baseboard.

#### PLL initialization

The PLLREFDIVX[3:0], PLLFBDIVX[7:0], and PLLOUTDIVX[3:0] divider values for the test chip PLL are set directly by the PLD on the CT1156T2F-S using the pins provided on the test chip. During reset, initialization values for the test chip PLL are transferred from the system baseboard to the CT1156T2F-S PLD via the 4-wire serial interface. See *Clock routing and hardware initialization* on page 3-6 for interconnect details.

#### **Clock Divider initialization**

During reset the **CONFIGINITX**, **nCONFIGRSTX**, **RVALIDX**, and **RDATAX**[31:10] signals are driven by the CT1156T2F-S PLD to initialize the *Config-init register* in the test chip. The values written to this register are initialization values for fields in the test chip *ClkCtl register*. This register sets the division ratios of the test chip *Clock* Divider. See *Test chip configuration* on page 4-27 and *Clock divider* on page 4-20 for further information.

Enables clocking of the test chip configuration registers.

#### nCONFIGRSTX

Resets the test chip configuration registers.

#### **CONFIGINITX**

The CONFIGINITX pulse defines valid data on the RDATAX[31:0] bus and is HIGH for at least two REFCLK cycles.

——Note ———

CONFIGINITX enables simultaneous clocking of all test chip configuration registers. To prevent corruption of data in the register set, RVALIDX and all bits of RDATAX[31:0] must be valid when CONFIGINITX is HIGH.

The **nCONFIGRSTX** and **CONFIGINITX** test chip configuration signals are controlled by the CT1156T2F-S PLD and are not accessible at the Core Tile headers.

The ARM1156T2F-S test chip power-on configuration timing is shown in Figure 3-3.



Figure 3-3 Power-on ARM1156T2F-S test chip configuration timing

# 3.4 Resets and interrupts

This section describes the reset and interrupt signals and contains the following sections:

- Resets
- *Interrupts* on page 3-14.

#### 3.4.1 Resets

This section describes the resets and contains the following subsections:

- Baseboard reset
- ARM1156T2F-S test chip reset
- Reset routing
- Reset sequence on page 3-12.

Several resets are required by the baseboard and the CT1156T2F-S test chip.

#### **Baseboard reset**

The reset logic on the baseboard initializes attached Logic Tiles and Core Tiles, the system FPGA, and external controllers as a result of a reset. The baseboard has several reset sources and generates several reset signals.

The EB reset sources and the function of the EB reset signals are described in the *RealView Emulation Baseboard User Guide* (ARM DUI0303).

The baseboard generates the **nSYSPOR**, **nSYSRST**, **nWARMRST** and **nCOLDRST** signals for the CT1156T2F-S.

## ARM1156T2F-S test chip reset

The following signals are used to reset the ARM1156T2F-S test chip:

- nPORESETX
- nRESETX

The function of these signals is described in Chapter 4 *Test Chip Hardware Description*, in *Resets* on page 4-29.

# **Reset routing**

The reset routing between the baseboard, CT1156T2F-S logic, and the ARM1156T2F-S test chip is shown in Figure 3-4 on page 3-11 and comprises of:

**nSYSPOR** Power-on reset, active LOW.

**nSYSRST** System reset, active LOW.

**nCOLDRST** CT1156T2F-S specific software reset, active LOW.

**nWARMRST** CT1156T2F-S specific system reset, active LOW.

**PLLLOCKX** ARM1156T2F-S test chip PLL locked, active HIGH.

**ISP\_nLOCK** ispClock5620 clock generator PLL locked, active LOW.

**GLOBAL\_DONE** System FPGAs configured, active HIGH, open-collector.

**D\_nSRST** Debug TAP controller reset. Active LOW, open-collector.



Figure 3-4 Reset routing

## Reset sequence

Correct initialization of a Core Tile and its associated baseboard requires a timed reset sequence. Details of the EB reset sequence are detailed in the *RealView Emulation Baseboard User Guide* (ARM DUI 0303). The power-on reset timing required when using a CT1156T2F-S in combination with a baseboard is shown in Figure 3-5. The reset signals are described in Table 3-1 on page 3-13.



Figure 3-5 Baseboard and CT1156T2F-S power-on reset sequence

# **Reset signals**

Table 3-1 describes the reset signals. A reset controller, implemented in the baseboard system FPGA, monitors the reset sources and generates the appropriate reset signals.

Table 3-1 Reset signals

| Name        | Function                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nBOARDPOR   | This signal resets the baseboard system FPGA.  This signal is also used to generate <b>D_nTRST</b> at power on.                                                                                                                                                                                                                                                                          |
| D_nTRST     | Open-collector debug TAP controller reset (the baseboard drives this signal with <b>nBOARDPOR</b> .)                                                                                                                                                                                                                                                                                     |
| GLOBAL_DONE | A configuration signal, active during reset. This is an open-collector configuration signal that goes HIGH when all FPGAs have finished configuring. The system is held in reset until this signal goes HIGH.                                                                                                                                                                            |
| nSYSPOR     | Power-on reset signal that initializes the reset level state machine in the baseboard system FPGA. There is a fixed 7µs delay after <b>GLOBAL_DONE</b> goes HIGH before <b>nSYSPOR</b> is released. Functions also as the power-on reset signal for the ARM1156T2F-S test chip logic.                                                                                                    |
| nCOLDRST    | A Core Tile specific software reset signal generated from <b>nSYSPOR</b> by the baseboard system FPGA.                                                                                                                                                                                                                                                                                   |
| ISP_nLOCK   | An ispClock5620 clock generator status signal. ISP_nLOCK indicates when the clock generator is locked to ACLKX. It is used with PLLLOCKX to control the PLLLOCK bit that is used by the baseboard reset controller to determine when all clocks are stable and the main system reset, nSYSRST and the CT1156T2F-S specific reset, nWARMRST can be released.                              |
| PLLLOCKX    | A PLL status signal. <b>PLLLOCKX</b> indicates when the ARM1156T2F-S test chip PLL is locked to <b>REFCLK</b> . It is used with <b>ISP_nLOCK</b> to control the <b>PLLLOCK</b> bit that is used by the baseboard reset controller to determine when all clocks are stable and the main system reset, <b>nSYSRST</b> and the CT1156T2F-S specific reset, <b>nWARMRST</b> can be released. |
| PLLLOCK     | A CT1156T2F-S status signal sent to the baseboard via the 4-wire serial interface. <b>PLLLOCK</b> goes HIGH when <b>PLLLOCKX</b> and <b>ISP_nLOCK</b> indicate that all CT1156T2F-S derived clocks are stable.                                                                                                                                                                           |
| nSYSRST     | Main system reset.                                                                                                                                                                                                                                                                                                                                                                       |
| nWARMRST    | A Core Tile specific system reset signal generated from <b>nSYSRST</b> by the baseboard system FPGA.                                                                                                                                                                                                                                                                                     |
| nPORESETX   | ARM1156T2F-S test chip logic power-on reset.                                                                                                                                                                                                                                                                                                                                             |
| nRESETX     | ARM1156T2F-S test chip reset.                                                                                                                                                                                                                                                                                                                                                            |

#### 3.4.2 Interrupts

This section describes the interrupts and contains the following subsections:

- FIQ and IRQ interrupts
- Debug communications interrupts

#### FIQ and IRQ interrupts

The ARM1156T2F-S *Fast Interrupt Request*, **nFIQ** and normal interrupt request, **nIRQ** inputs are supported at the HDRZ header pins, Z205 and Z206 respectively. When used with the EB, the **nFIQ** and **nIRQ** inputs are controlled by separate *Generic Interrupt Controllers* (GICs) in the FPGA. The GICs service interrupt inputs from further FPGA devices, external peripherals, the PCI expansion bus, and the PISMO memory expansion bus. See *RealView Emulation Baseboard User Guide* (ARM DUI 0303) for further information on EB interrupt handling.

A FIQ is externally generated by taking the **nFIQ** signal input LOW. While the use of nested **nFIQ** interrupts is not recommended, if this cannot be avoided, you must save any corruptible registers and re-enable FIQs and interrupts after handling the exception.



An IRQ is externally generated by a LOW level on the **nIRQ** input. An IRQ has a lower priority than a FIQ, and is masked on entry to a FIQ sequence.

### **Debug communications interrupts**

The debug communication channel interrupts **COMMTX** and **COMMRX** from the ARM1156T2F-S are supported at the HDRZ header pins, Z211 and Z210 respectively. When used with the EB, the **COMMTX** and **COMMRX** outputs are routed as interrupt requests to the GIC in the FPGA that generates the IRQ to the ARM1156T2F-S.

**COMMTX** indicates that the communications channel is available for the processor to pass messages to the debugger.

**COMMRX** indicates to the processor that messages are available for the processor to read.

# 3.5 Power supply control

The baseboard system FPGA implements registers and a 4-wire serial interface to the CT1156T2F-S PLD to enable you to:

- change the voltage supplied to the ARM1156T2F-S test chip by writing values to the serially-programmed *digital to analog converters* (DACs)
- read CT1156T2F-S on-board voltages and currents from an 8-channel 12-bit *analog to digital converter* (ADC).

The voltage control and voltage and current monitoring scheme is shown in simplified form in Figure 3-6 on page 3-16.

The serial write data register in the CT1156T2F-S PLD is updated continuously with values from the system registers in the baseboard system FPGA. These values control **VOLTAGE\_CTRLA** and **VOLTAGE\_CTRLB** that set the voltages applied to the ARM1156T2F-S test chip.

The system registers in the baseboard system FPGA are continually updated with voltage and current monitoring values from the serial read data register in the CT1156T2F-S PLD.

The DAC and ADC data values are transferred via the 4-wire serial interface.



Figure 3-6 Voltage control and voltage and current monitoring

## 3.5.1 Setting the CT1156T2F-S test chip voltage

The core voltages depend on:

- The feedback resistors for the regulators
  - resistors R73, R74, and R75 are the feedback resistors for the VDDCORE 1V0 supply that provides VDDCORE\_TC,
     VDDCORE\_ETM, VDDCORE\_ARM, and PLLVDD10 voltages to the ARM1156T2F-S test chip
  - resistors R82, R83, and R84 are the feedback resistors for the PLLVDD25 PLL 1V2 supply
  - resistors R88, R89, and R90 are the feedback resistors for the optional ARM\_VDDIO 1V8 or 2V5 supply (set at manufacture).
  - resistors R126, and R127 are the feedback resistors for the VDDPLD 1V8 supply.

| ——Note |  |
|--------|--|
| 11010  |  |

These resistors define the supply voltages at power-on and the adjustment range for the **VDDCORE** and **PLLVDD10** supplies, These resistors are fitted at manufacture to give the correct core and PLL voltage for the ARM1156T2F-S test chip.

Unauthorized modification of these resistor values will invalidate the product warranty. Only use the DAC and ADC interfaces provided to adjust and read the supply voltages.

• The values loaded into the PLD for the DAC settings. The values provide a positive or negative offset to the default power-on voltages.

The output voltages are given by

- VDDCORE = 0.8V \* (1 + ([R75/R73] + [R75/R74])) (Idac\*R75)
- PLLVDD25 = 0.6V \* (1 + ([R84/R82]+[R84/R83])) (Idac\*R84)
- ARM\_VDDIO = 0.8V \* (1 + [R90/R88]+[R90/R89])
- VDDPLD = 0.6V \* (1 + [R127/R126])

——— Note ————

Idac is the current sourced at **VOLTAGE\_CTRLA** or **VOLTAGE\_CTRLB** by the associated DAC. The current range is 0 to  $50\mu$ A. At power up Idac is set to  $25\mu$ A.

The resistor values are chosen to give a  $\pm 0.1$ V adjustment range for **VDDCORE**, and a  $\pm 0.25$ V adjustment range for **PLLVDD25**. The default value loaded into the 8 bit DAC is 0x80. A value of 0xFF gives maximum negative offset from the default

(-0.1V for **VDDCORE** and -0.25V for **PLLVDD25**) and a value of 0x0 gives maximum positive offset from the default (+0.1V for **VDDCORE** and +0.25V for **PLLVDD25**).

| ——— Note |  |
|----------|--|

See the *Application Note* for your baseboard for details of the baseboard system registers that control the CT1156T2F-S voltages. *Application Notes* are available on the CD that accompanied the product and from the ARM website at:

http://www.arm.com/documentation/Application\_Notes/index.html.

## 3.5.2 Reading the voltages and currents

The ADC on the CT1156T2F-S continuously reads the voltages and currents and updates the read serial data register in the CT1156T2F-S PLD. The PLD sends these values over the 4-wire serial interface to the baseboard.

The ADC is a 12 bit serial converter and uses an external 2.048V reference. The LSB of the ADC reading corresponds to  $500\mu V$  (the 2.048V reference of the ADC divided by 4096).

The formulae to calculate the supply voltages are:

```
VDDCORE=INT(ADC[11:0] * (500*10-6))

PLLVDD25=INT(ADC[11:0] * (1*10-3))

ARM_VDDIO=INT(ADC[11:0] * (1*10-3))
```

Voltages proportional to the supply currents are developed across  $R_{\text{sense}}$  resistors. Each of the sense resistors has a voltage amplifier that has a fixed gain of 100. This is necessary because the voltage developed across the sense resistor is too low to measure directly with the ADC.

The formula to calculate the current (I) drawn by a supply is:

```
I = (V/R_{SENSE}) * 100
```

The default R<sub>SENSE</sub> values for the power supplies and the voltage to current relationship are shown in Table 3-2

Table 3-2 Supply current sensing

| Power Supply | R <sub>SENSE</sub> | Volt/Amp |
|--------------|--------------------|----------|
| VDDCORE_TC   | R76=0.025Ω         | 2.5V     |
| VDDCORE_ETM  | R77=0.25Ω          | 25V      |
| VDDCORE_ARM  | R78=0.025Ω         | 2.5V     |
| PLLVDD10     | R79=1Ω             | 100V     |
| PLLVDD25     | R85=1Ω             | 100V     |

| Note |  |
|------|--|
|      |  |

See the *Application Note* for your baseboard for details of the baseboard system registers that monitor the CT1156T2F-S currents. *Application Notes* are available on the CD that accompanied the product and from the ARM website at:

http://www.arm.com/documentation/Application\_Notes/index.html.

#### **Power LED**

The power-good signal (**PGOOD**) from the **VDDCORE** supply step-down regulator is pulled LOW if the output voltage is not within  $\pm 7.5\%$ .

The **PGOOD** signal is buffered and drives the CT1156T2F-S on board POWER LED indicator, D1. See *LED indicators* on page 5-29 for details of all the CT1156T2F-S indicators.

# 3.6 AXI bus multiplexing

This section describes the AXI bus multiplexing. A multiplexing scheme is necessary to reduce the number of pins required on the HDRX header.

## 3.6.1 Multiplexing scheme

The CT1156T2F-S AXI bus multiplexing and demultiplexing scheme is shown in Figure 3-7.



Figure 3-7 CT1156T2F-S AXI bus multiplexing scheme

Data is multiplexed as follows:

**Dout** is split bitwise into data **Dout/A** and **Dout/B** and is multiplexed onto **Mux** depending on the level of **CLKin**. When **CLKin** is HIGH, **Dout/A** is selected and when **CLKin** is LOW, **Dout/B** is selected. For example, when **CLKin** is HIGH, **WDATAX[31:0]** is selected and when **CLKin** is LOW, **WDATAX[63:32]** is selected. See *HDRX signals* on page 5-3 for details of the AXI multiplexed signals.

Data is de-multiplexed as follows:

| <b>Dout/A</b> is present on <b>Mux</b> when <b>CLKin</b> is HIGH and is latched onto <b>DeMuxLatch</b> |
|--------------------------------------------------------------------------------------------------------|
| when <b>CLKin</b> goes LOW. <b>Dout/B</b> is present on <b>Mux</b> when <b>CLKin</b> is LOW and is     |
| passed straight through as DeMux. DeMuxLatch and DeMux are combined bitwise as                         |
| Din.                                                                                                   |
|                                                                                                        |

——Note ————

CLKin is driven by distributed outputs from the ispClock5620 clock generator. The ispClock5620 clock generator is driven by ACLKX from the ARM1156T2F-S test

chip.

This design requires that **Dout** is generated on the rising edge of **CLKin**, and that **Din** is captured on the rising edge of **CLKin**.

The multiplexer timing requirements at the board headers are shown in Figure 3-8 on page 3-22.



Timing requirements;

Toh min = 0ns (output hold)
Tov max = 2ns (output valid)
Tis max = 2ns (Input setup)
Tih max = 0ns (input hold)
Tmux max = 6ns (multiplexer and board delay)

The CLKin is the clock driven into the ARM1156T2F-S Test Chip from the Core Tile. All I/O timing must be with respect to this clock.

Figure 3-8 CT1156T2F-S AXI mux timing

# **AXI multiplexing logic**

The practical implementation of the AXI multiplexing is shown in Figure 3-9 on page 3-23.



Figure 3-9 ARM1156T2F-S AXI multiplexing logic

The AXI bus clock, **ACLKX** from the ARM1156T2F-S test chip is distributed to the multiplexer, *PI3B16233A* and the latch, *74ALVCH16373A*. Phase control of these signals is critical for the correct operation of the mux/demux scheme at high AXI clock frequencies. Phase control is achieved with the ispClock5620 clock generator. This minimizes clock skew issues in the multiplexing logic. The clock generator non-volatile configuration settings are JTAG configurable when the CT1156T2F-S is in JTAG configuration mode. See *JTAG control and clock routing* on page 3-47 for further details.

# **AXI signal routing**

The AXI bus signals are 2:1 multiplexed onto pins X0 through to X143 on the CT1156T2F-S HDRX header.

See *HDRX signals* on page 5-3 for pinout information.

## Sideband signal routing

In addition to the Core Tile generic HDRZ connections, a number of additional signals are required when interfacing to the ARM1156T2F-S test chip. These signals are connected to pins Z205 through to Z231 on the CT1156T2F-S HDRZ header. These signals include interrupts, resets, debug, and trace support. Several of these signals are passed through the CT1156T2F-S PLD to provide CT1156T2F-S I/O to ARM1156T2F-S test chip I/O voltage translation. See CT1156T2F-S PLD on page 3-25 for further details.

## 3.7 Overview of Core Tile configuration

The ARM1156T2F-S test chip, clock source, voltage levels, and a number of system parameters are configurable on the CT1156T2F-S. In a final product, core configuration is static and the core configuration signals are tied HIGH or LOW and the voltage and clocks are fixed. However, the CT1156T2F-S allows you to program these signals for experimentation.

There are several ways that CT1156T2F-S configuration occurs:

| • | The  | CT11      | 56T2F | 7_ Q D | I D  |
|---|------|-----------|-------|--------|------|
| • | 1110 | $c_{111}$ |       | /) L   | LIJ. |

This is the primary configuration source. The PLD serial registers are described in CT1156T2F-S serial registers on page 3-41.

| ——Note |  |
|--------|--|
| 11000  |  |

The extent of configuration performed by the CT1156T2F-S PLD is dependant on the type of reset applied to the Core Tile.

CT1156T2F-S specific configuration registers in the baseboard system FPGA.
These registers allow you to change several of the parameters controlled by the
CT1156T2F-S PLD.

See *Application Note AN158 (ARM DAI 0158)* supplied on the Versatile CD for details of the registers implemented in the EB system FPGA.

- Signals present on the Core Tile connector HDRZ.
- Control registers in the ARM1156T2F-S test chip.

The control registers in the test chip are described in Chapter 4 *Test Chip Hardware Description*.

• Control registers in the ARM1156T2F-S.

For details of the registers in the ARM1156T2F-S see the *ARM1156T2F-S Technical Reference Manual* (ARM DDI 0290)

#### 3.7.1 CT1156T2F-S PLD

The CT1156T2F-S PLD performs the following functions:

- loading of data to the DACs that control the programmable power supplies (see *Power supply control* on page 3-15)
- reading of data from the ADCs that monitor the ARM1156T2F-S test chip voltages and currents (see *Reading the voltages and currents* on page 3-18)

- configuring the ARM1156T2F-S test chip PLL on power up (see *Clocks* on page 3-5)
- initializing the ARM1156T2F-S test chip *Config-init register* (see *Config-init register* on page 4-27)
- controlling resets to the ARM1156T2F-S test chip (see *Resets* on page 3-9)
- I/O voltage translation from **3V3\_VDDIO** to **ARM\_VDDIO** for the Z bus sideband signals:
  - DEWPT
  - IEBKPT
  - **USERINX[3:0]**
  - USEROUTX[3:0]
  - ETMEXTIN
  - ETMEXTOUT
  - EDBGRO

\_\_\_\_\_ Note \_\_\_\_\_

The application notes supplied on the CD reference included FPGA and PLD images for the current ARM supported baseboard and tile combinations.

The CT1156T2F-S PLD is controlled by the serial interface signals listed in Table 3-3. These signals connect to the baseboard via the HDRZ header.

Table 3-3 PLD control signals

| Signal    | Description                                                    |
|-----------|----------------------------------------------------------------|
| PLDCLK    | Clocks data into or out of the PLD                             |
| PLDD1     | Serial data input to PLD                                       |
| PLDD0     | Serial data output from PLD                                    |
| PLDRESETn | Resets the serial interface and signals the start of transfers |

The baseboard system FPGA implements registers that hold values sent to and received from the CT1156T2F-S PLD using the 4-wire serial interface. The baseboard system FPGA provides the baseboard serialization and deserialization logic required for the interface. The CT1156T2F-S interface timing is shown in Figure 3-10 on page 3-27.



Figure 3-10 4-wire serial interface timing

Data is output on the rising edge of **PLDCLK** and sampled on the falling edge. The interface is reset and re-synchronized by **PLDRESETn** after each 73 bit serial transfer. The rising edge of **PLDRESETn** also indicates the start of a transfer. The data is transferred MSB first in both directions across the interface.

| Note                                                                                                                                                                                    |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| The <b>PLDD0</b> serial data stream from the CT1156T2F-S PLD is only 30 bits long. Bits <b>PLDD0[29:0]</b> are used to transfer the data, <b>PLDD0[72:30]</b> are reserved and tied LOV |  |
| Table 3-4 on page 3-28 describes the CT1156T2F-S PLD <i>Serial write data register</i> fields and the corresponding PLD pins.                                                           |  |
| Note                                                                                                                                                                                    |  |
| Not all 73 bits in the <i>Serial write data register</i> serial data stream are used by the CT1156T2F-S, some are reserved for future use.                                              |  |
|                                                                                                                                                                                         |  |

Table 3-4 Serial write data register

| Field Name<br>(Corresponding PLD Pins)      | Serial Bits<br>PLDD1 | Reset Value | Definition                                                                                                                                |
|---------------------------------------------|----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| ACLKDIV (ACLKDIVX[2:0])                     | 2:0                  | b000        | Reserved (not used on CT1156T2F-S).                                                                                                       |
| PLLREFDIV (PLLREFDIVX[3:0])                 | 6:3                  | b0001       | ARM1156T2F-S test chip PLL reference divder. See <i>PLL</i> on page 4-19.                                                                 |
| PLLFBDIV<br>(PLLFBDIVX[11:0])               | 18:7                 | 0×018       | ARM1156T2F-S test chip PLL feedback divder.<br>Reserved (not used on CT1156T2F-S).                                                        |
| PLLBYPASS<br>(PLLBYPASSX)                   | 19                   | b0          | ARM1156T2F-S test chip PLL bypass select.<br>See <i>PLL</i> on page 4-19.                                                                 |
| PLLOUTDIV (PLLOUTDIVX[3:0])                 | 23:20                | b0001       | ARM1156T2F-S test chip PLL output divder. Post-scaler value for <b>PLLCLK</b> output. See <i>PLL</i> on page 4-19.                        |
| PLLCTRL (PLLCTRLX[1:0])                     | 25:24                | b00         | Reserved, must be set to b00 for correct operation. Used for ARM1156T2F-S test chip PLL control.                                          |
| REMAP-init (RDATA[0])                       | 26                   | b0          | Reserved (not used on CT1156T2F-S).                                                                                                       |
| BLKDISABL-init[7:1]<br>(RDATA[7:1])         | 33:27                | b0000000    | Initial value for the test chip BLKDISABL register. See <i>BLKDISABL</i> on page 4-15.                                                    |
| DivCore-init[5:0]<br>(RDATA[13:8])          | 39:34                | b000000     | Initial value for the DivCore field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                     |
| DivInt-init[5:0]<br>( <b>RDATA[19:14]</b> ) | 45:40                | b000000     | Initial value for the DivInt field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                      |
| DivExt-init[5:0]<br>(RDATA[25:20])          | 51:46                | b000101     | Initial value for the DivExt field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                      |
| SYNCMODEREQI/RW-init (RDATA[26])            | 52                   | b0          | Initial value for the SYNCMODEREQI and SYNCMODEREQRW fields in the test chip IEMCtl-register. See <i>IEMCtl</i> on page 4-11 for details. |

Table 3-4 Serial write data register (continued)

| Field Name<br>(Corresponding PLD Pins) | Serial Bits<br>PLDD1 | Reset Value | Definition                                                                                                                                                                                                |
|----------------------------------------|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNCMODEREQD/P-init (RDATA[27])        | 53                   | b0          | Initial value for the SYNCMODEREQP field in the test chip IEMCtl-register. See <i>IEMCtl</i> on page 4-11 for details.                                                                                    |
| AMBAClkSource-init (RDATA[28])         | 54                   | b1          | Initial value for the AMBAClkSource field in the test chip ClkCtl register and the ACLKSource field in the test chip ClkEnCtl register.  See <i>ClkCtl</i> on page 4-23 and <i>ClkEnCtl</i> on page 4-25. |
| TRUSTZONESD-init (RDATA[29])           | 55                   | b0          | Reserved (not used on CT1156T2F-S).                                                                                                                                                                       |
| TRUSTZONENSA-init (RDATA[30])          | 56                   | b1          | Reserved (not used on CT1156T2F-S).                                                                                                                                                                       |
| AXIrandom-init (RDATA[31])             | 57                   | b0          | Reserved (set to zero).                                                                                                                                                                                   |
| UBITINIT<br>(UBITINITX)                | 58                   | b0          | Reserved (not used on CT1156T2F-S).                                                                                                                                                                       |
| VINITHI<br>(VINITHIX)                  | 59                   | b0          | Location of exception vectors at reset. When HIGH: Indicates High Vecs mode.                                                                                                                              |
| INITRAM<br>(INITRAMX)                  | 60                   | b0          | Enables the ARM1156T2F-S test chip internal RAM at reset.                                                                                                                                                 |
| BIGENDIN<br>(BIGENDINX)                | 61                   | b0          | Selects big endian mode for the ARM1156T2F-S test chip.                                                                                                                                                   |
| DBGEN<br>(DBGENX)                      | 62                   | b1          | Debug enable - synchronous. When DBGEN is LOW the ARM1156T2F-S processor behaves as if in debug disabled mode.                                                                                            |

Table 3-4 Serial write data register (continued)

| Field Name<br>(Corresponding PLD Pins) | Serial Bits<br>PLDD1 | Reset Value | Definition                                                                                                                                                                                                                                                                                                   |
|----------------------------------------|----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DACDAT[7:0]<br>(DAC_DIN)               | 70:63                | 0×80        | DAC 8-bit data. Sets the <b>VDDCORE</b> or <b>PLLVDD25</b> voltage by controlling the DAC0 or DAC1 output current dependant on the value of DACSEL.                                                                                                                                                          |
| DACSEL (DAC_nCS[1:0])                  | 71                   | b0          | Selects either the VDDCORE or the PLLVDD25 voltage control DAC to receive data by setting DAC_nCS[0] or DAC_nCS[1] LOW. When DACSEL is LOW: PLLVDD25 DAC1 output current is set by DACDA[7:0]. When DACSEL is HIGH: VDDCORE DAC0 output current is set by DACDA[7:0].                                        |
| CLKSEL<br>(CLKSEL)                     | 72                   | b0          | Controls the input clock multiplexer. This multiplexer selects the <b>REFCLK</b> source for the CT1156T2F-S. When CLKSEL is LOW: <b>CLK_NEG_UP_OUT</b> from the board below is selected as the clock source. When CLKSEL is HIGH: <b>CLK_NEG_DN_IN</b> from the board above is selected as the clock source. |

Table 3-5 on page 3-31 describes the *Serial read data register* of the CT1156T2F-S PLD and the corresponding PLD pins.

| —— Note ———                                                                     |
|---------------------------------------------------------------------------------|
| There are a total of 30 bits used in the Serial read data register data stream. |
| Register contents is undefined at reset.                                        |

Table 3-5 Read serial data register

| Field Name<br>(Corresponding PLD Pins)                        | Serial Bits<br>PLDD0 | Definition                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLLOCK<br>(PLLLOCKX, ISPnLOCK)                               | 0                    | CT1156T2F-S stable clocks indicator. When PLLLOCK is HIGH:                                                                                                                                                                                                                                                                                                                                                         |
|                                                               |                      | ARM1156T2F-S test chip PLL is locked to<br><b>REFCLK</b>                                                                                                                                                                                                                                                                                                                                                           |
|                                                               |                      | <ul> <li>CT1156T2F-S ispClock5620 PLL is locked<br/>to ACLKX.</li> </ul>                                                                                                                                                                                                                                                                                                                                           |
|                                                               |                      | See Clock setting in reset mode on page 3-7.                                                                                                                                                                                                                                                                                                                                                                       |
| ARM_PLLLOCKX                                                  | 1                    | When ARM_PLLLOCKX is HIGH:                                                                                                                                                                                                                                                                                                                                                                                         |
| (PLLLOCKX)                                                    |                      | ARM1156T2F-S test chip PLL is locked to <b>REFCLK</b> .                                                                                                                                                                                                                                                                                                                                                            |
|                                                               |                      | See <i>Clock setting in reset mode</i> on page 3-7.                                                                                                                                                                                                                                                                                                                                                                |
| ISPnLOCK                                                      | 2                    | When ISPnLOCK is LOW:                                                                                                                                                                                                                                                                                                                                                                                              |
| (ISPnLOCK)                                                    |                      | CT1156T2F-S ispClock5620 PLL is locked to ACLKX.                                                                                                                                                                                                                                                                                                                                                                   |
|                                                               |                      | See <i>Clock setting in reset mode</i> on page 3-7.                                                                                                                                                                                                                                                                                                                                                                |
| ADCDAT[11:0] (ADC_nCS, ADC_DIN, ADC_CLK, ADC_SSTRB, ADC_DOUT) | 14:3                 | Power sensing 12-bit ADC interface. ADC supply voltage measurement from channels 0 to 7. Current channel is indicated by <b>ADCSEL</b> . See <i>Reading the voltages and currents</i> on page 3-18.                                                                                                                                                                                                                |
| ADCSEL[2:0] (ADC_nCS, ADC_DIN, ADC_CLK, ADC_SSTRB, ADC_DOUT)  | 17:15                | Indicates the ADC channel currently being converted:  b000 = channel 0 - VDDCORE voltage  b001 = channel 2 - VDDCORE_TC current  b010 = channel 4 - VDDCORE_ARM current  b011 = channel 6 - PLLVDD10 current  b100 = channel 1 - PLLVDD25 voltage  b101 = channel 3 - VDDCORE_ETM current  b110 = channel 5 - ARM_VDDIO voltage  b111 = channel 7 - PLLVDD25  See Reading the voltages and currents on  page 3-18. |
| PLDVER                                                        | 21:18                | PLD build version.                                                                                                                                                                                                                                                                                                                                                                                                 |
| BUILDID                                                       | 29:22                | Build variant.                                                                                                                                                                                                                                                                                                                                                                                                     |

## 3.7.2 ARM1156T2F-S test chip configuration

The CT1156T2F-S PLD configures the ARM1156T2F-S test chip PLL and the Config-init register during reset.

——— Caution ————

During normal operation, the test chip PLL and Config-init register configuration values are continually sent from the baseboard via the 4-wire serial interface. ARM recommend that the PLL configuration values are not changed without applying a reset as re-configuration of the PLL will cause it to temporarily lose lock.

The CT1156T2F-S reset signals involved in ARM1156T2F-S test chip configuration are:

**nSYSPOR** Power-on reset.

**nCOLDRST** Full software reset.

**nWARMRST** System reset.

See *Reset signals* on page 3-13 for details.

\_\_\_\_\_Note \_\_\_\_\_

The baseboard determines the conditions under which a **nCOLDRST** or **nWARMRST** are issued. See *Application Note AN158 (ARM DAI 0158)* supplied on the Versatile CD for details on how these resets are controlled by the system FPGA on the EB.

# PLL configuration

The ARM1156T2F-S test chip PLL is configured during:

- a power-on reset (**nSYSPOR**)
- a full software reset (**nCOLDRST**)
- a system reset (**nWARMRST**).

## Config-init register configuration

The ARM1156T2F-S test chip Config-init register is configured during:

- a power-on reset (**nSYSPOR**)
- a full software reset (**nCOLDRST**).



Figure 3-11 shows the initialization timing during a power-on reset (nSYSPOR),

Figure 3-11 Configuration timing – power-on reset

The initialization steps during a power-on reset are:

- 1. Baseboard system FPGA applies the resets **nSYSPOR**, **nCOLDRESET**, **nSYSRST**, **nWARMRESET** and **PLDRESETn** to the CT1156T2F-S.
- CT1156T2F-S PLD generates nPORESETX and nRESETX to the ARM1156T2F-S test chip in response to nCOLDRST and nWARMRST repectively.
- 3. Baseboard FPGA waits for **GLOBAL DONE**.
- 4. **GLOBAL\_DONE** goes HIGH indicating that all system FPGAs have been configured.
- Baseboard system FPGA generates PLDRESETn and starts sending the PLD stream with the initial values for PLL control and the ARM1156T2F-S Config-init register.
- 6. After the PLD stream is sent the CT1156T2F-S PLD sets up the PLL value directly on the ARM1156T2F-S test chip pins and the Config-init register values are placed on the **RDATAX[31:0]** bus.
- 7. CT1156T2F-S PLD generates the **nCONFIGRSTX** and **CONFIGINITX** sequence to load the Config-init register.
- 8. If **nCOLDRST** is HIGH the CT1156T2F-S PLD sets **nPORESETX** to the ARM1156T2F-S test chip HIGH.
- 9. Baseboard waits until PLLLOCK (transmitted from the CT1156T2F-S PLD by the PLD stream) is HIGH and then releases **nWARMRST**.
- 10. **nWARMRST** is released and the CT1156T2F-S PLD releases **nRESETX** to the ARM1156T2F-S test chip.

Figure 3-12 on page 3-35 shows the configuration timing during a full software reset (**nCOLDRST**).



Figure 3-12 Configuration timing – full software reset

The configuration steps during a full software reset are:

1. Baseboard system FPGA generates **nCOLDRST** and **nWARMRST**.

- CT1156T2F-S PLD generates nPORESETX and nRESETX to the ARM1156T2F-S test chip in response to nCOLDRST and nWARMRST repectively.
- 3. Baseboard system FPGA generates **PLDRESETn** and starts sending the PLD stream with the new values for PLL control and the Config-init register.
- 4. After the PLD stream is sent the CT1156T2F-S PLD sets up the new PLL value directly on the ARM1156T2F-S test chip pins and the Config-init register values are placed on the **RDATAX[31:0]** bus.
- 5. CT1156T2F-S PLD generates the **nCONFIGRSTX** and **CONFIGINITX** sequence to load the Config-init register.
- 6. If **nCOLDRST** is HIGH the CT1156T2F-S PLD sets **nPORESETX** to the ARM1156T2F-S test chip HIGH.
- 7. Baseboard waits until PLLLOCK (transmitted from the CT1156T2F-S PLD by the PLD stream) is HIGH and then releases **nWARMRST**.
- 8. **nWARMRST** is released and the CT1156T2F-S PLD releases **nRESETX** to the ARM1156T2F-S test chip.

Figure 3-13 on page 3-37 shows the configuration timing during a system reset (**nWARMRST**).

| Note                                                                                |
|-------------------------------------------------------------------------------------|
| A system reset ( <b>nWARMRST</b> ) enables reprogramming of the ARM1156T2F-S test   |
| chip PLL without reinitializing the ARM1156T2F-S test chip configuration registers. |



Figure 3-13 Configuration timing – system reset

The configuration steps during a system reset are:

- 1. Baseboard system FPGA generates a **nWARMRST**.
- 2. CT1156T2F-S PLD generates **nRESETX** to the ARM1156T2F-S test chip in response to **nWARMRST**.
- Baseboard system FPGA generates PLDRESETn and starts sending the PLD stream with new values for PLL control.
- 4. After the PLD stream is sent the CT1156T2F-S PLD sets up the new PLL value directly on the ARM1156T2F-S test chip pins.
- 5. Baseboard waits until PLLLOCK (transmitted from the CT1156T2F-S PLD by the PLD stream) is HIGH and then releases **nWARMRST**.

6. **nWARMRST** is released and the CT1156T2F-S PLD releases **nRESETX** to the ARM1156T2F-S test chip.

## 3.7.3 Core configuration from ARM CP15

The purpose of the system control coprocessor, CP15, is to control and provide status information for the functions implemented in the ARM1156T2F-S processor.

The main functions controlled by CP15 are:

- overall system control and configuration of the ARM1156T2F-S
- optional cache configuration and management
- optional Tightly-Coupled Memory (TCM) configuration and management
- optional Memory Protection Unit (MPU) configuration and management
- debug accesses to the caches
- system performance monitoring.

See the *ARM1156T2F-S Processor Technical Reference Manual* (ARM DDI 0290) for details on the CP15 registers.

# 3.8 Memory configuration

The memory subsystems implemented by the ARM1156T2F-S test chip are:

#### **ARM1156T2F-S Level 1 (L1)**

- 16KB of instruction cache
- 16KB of data cache
- 64KB of instruction TCM
- 64KB of data TCM.

#### L220 cache controller Level 2 (L2)

The L220 secondary cache controller is not implemented in all versions of the ARM1156T2F-S test chip and the supported secondary cache size may vary. The accompanying *Release Note* for the Core Tile gives details of the secondary cache implementation of the test chip.

#### AXI memory sub-system Level 3 (L3)

Two 256KB memory blocks are provided for local data and instruction storage. Memory can be clocked at the same frequency as the processor or at a synchronous lower frequency.

## AHB Exclusive Access memory sub-system Level 3 (L3)

A 16KB memory block is provided at Master Interface 2 (M2) of the AXI interconnect to enable testing of Exclusive Access memory. It is connected via an AXI to AHB bridge (AXI2AHB) and Exclusive Access Monitor block (ExAcMn64). The memory block is provided to test *Exclusive Memory Access* LDREX and STREX processor instructions. The memory is byte writeable SRAM, implemented as two blocks of 2048x32.

See ARM1156T2F-S test chip overview on page 4-2 for further details of the test chip AXI interconnect.

There is no provision for PISMO Expansion Memory Modules on the CT1156T2F-S. Main system *Level 3* (L3) memory should be located on the baseboard. If additional L3 memory is required, you can add PISMO Expansion Memory Modules to a baseboard such as the EB. Additional L3 memory may also be made available via the EB second tile site, see *Realview Emulation Baseboard User Guide* (ARM DUI 0303) for system memory details.

For details of the memory map implemented in the ARM1156T2F-S test chip see *Memory map* on page 4-7.

For general information about the L1 and L2 memory subsystems see the *ARM1156T2F-S Technical Reference Manual* (ARM DDI 0290) and the *L220 Cache Controller Technical Reference Manual* (ARM DDI 0329).

# 3.9 Register configuration

This section describes the CT1156T2F-S specific registers and contains the following subsections:

- ARM1156T2F-S test chip registers
- CT1156T2F-S serial registers
- Baseboard system FPGA registers on page 3-42

## 3.9.1 ARM1156T2F-S test chip registers

The ARM1156T2F-S test chip peripheral space is distributed across the 32-bit processor address space (0x0000,0000 to 0xFFFF,FFFF). Peripherals are aliased throughout their allocated address range. Three areas are reserved for external AXI port accesses. In addition, if a peripheral is disabled by writing to the ARM1156T2F-S test chip BLKDISABL register, accesses to the disabled peripheral are redirected to the external AXI interface. See *Memory map* on page 4-7 for details of a peripheral's base address and register offset values.

| Caution |  |
|---------|--|
|         |  |

When you access the ARM1156T2F-S test chip peripheral space, you must use single accesses of 32-bit aligned type, otherwise an abort, due to slave error, is generated.

## 3.9.2 CT1156T2F-S serial registers

The CT1156T2F-S PLD implements two registers, the *Serial write data register* and the *Serial read data register*. These registers mirror the content of CT1156T2F-S specific registers implemented in the baseboard system FPGA. The registers are continually updated via a 4-wire serial link to ensure that the content of the CT1156T2F-S and baseboard registers remains coherent.

The bit allocations for the *Serial write data register* are shown in *Serial write data register* on page 3-28. The bit allocations for the *Serial read data register* are shown in *Read serial data register* on page 3-31.

The *Serial write data register* and the *Serial read data register* are only accessible via the 4-wire serial link. Changing or reading the contents of these registers is only possible by using Core Tile specific registers implemented in the baseboard system FPGA. Not all fields in the *Serial write data register* are user configurable, some are pre-configured by the baseboard system FPGA.

## 3.9.3 Baseboard system FPGA registers

A baseboard configures and reads the status of a Core Tile using system registers implemented in the baseboard FPGA. The baseboard communicates with the Core Tile using a 4-wire serial interface. See *Serial write data register* on page 3-28 and *Read serial data register* on page 3-31 for details of the CT1156T2F-S serial registers.

The system registers implemented in the baseboard FPGA are specific to the combination of baseboard and Core Tile used and are described in a separate *Application Note* supplied on the CD that accompanied the product.

Application Notes are also available from the ARM website at: www.arm.com/documentation/Application\_Notes/index.html.

The 4-wire write serial interface transfers:

## ARM1156T2F-S test chip initialization values

These fields in the serial stream initialize the ARM1156T2F-S test chip:



These values are only written to the ARM1156T2F-S test chip during power-on reset (**nSYSPOR**) or a system reset (**nCOLDRESET**).

- REMAP-init (not used on CT1156T2F-S)
- BLKDISABLE-init[7:1]
- DivCore-init[5:0]
- DivInt-init[5:0]
- DivExt-init[5:0]
- SYNCMODEREOI/RW-init
- SYNCMODEREQD/P-init
- AMBAClkSource-init
- TRUSTZONESD-init (not used on CT1156T2F-S)
- TRUSTZONESA-init (not used on CT1156T2F-S)
- AXIrandom-init (reserved set to zero)

The ARM1156T2F-S test chip initialization fields are described in *Serial write data register* on page 3-28.

## ARM1156T2F-S test chip configuration values

These fields in the serial stream allow configuration of the CT1156T2F-S:

- ACLKDIV
- PLLREFDIV
- PLLFBDIV
- PLLBYPASS
- PLLOUTDIV
- PLLCTRL
- UBITINIT
- VINITHI
- INITRAM
- BIGENDIN
- DBGEN
- DACDA
- DACSEL
- CLKSEL

The CT1156T2F-S configuration fields are described in *Serial write data register* on page 3-28.

The 4-wire read serial interface transfers:

**CT1156T2F-S status values** These fields in the serial stream allow status monitoring of the CT1156T2F-S:

- PLLLOCK
- ARM\_PLLLOCKX
- ISPnLOCK
- ADCDAT
- ADCSEL
- PLDVER
- BUILDID

The CT1156T2F-S status monitoring fields are described in *Read serial data register* on page 3-31.

# 3.10 JTAG support

JTAG signals are present on both the upper and lower HDRZ connectors. An external board provides the JTAG connector and the routing of the JTAG signals from the connector to HDRZ (see *JTAG control and clock routing* on page 3-47). The Core Tile routes the JTAG scan path through devices on the board. The logic devices that are placed in the Core Tile scan chain depend on the JTAG mode:

| Debug mode                   | Debug mode is the default mode used for general system development and debug. In this mode, the JTAG signals flow through the Debug Scan Chain (this scan chain connects to the ARM1156T2F-S test chip only). The JTAG signals used for debug are identified by the $\mathbf{D}_{-}$ prefix. |  |  |  |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                              | Note                                                                                                                                                                                                                                                                                         |  |  |  |
|                              | Common access to the ARM1156T2F-S DBGTAP controllers is available in this mode. See <i>Debug</i> on page 4-32.                                                                                                                                                                               |  |  |  |
| Configuratio                 | n mode                                                                                                                                                                                                                                                                                       |  |  |  |
|                              | In configuration mode the PLD, clock generator, and the ARM1156T2F-S test chip are placed into the scan chain. This mode allows the programmable logic devices in the system to be reprogrammed and the ARM1156T2F-S test chip registers to be configured.                                   |  |  |  |
|                              | To select configuration mode, the baseboard pulls the <b>nCFGEN</b> signal LOW on the Core Tile. This reroutes the JTAG scan path. The JTAG signals used for configuration are identified by the $\mathbf{C}_{-}$ prefix.                                                                    |  |  |  |
|                              | Note                                                                                                                                                                                                                                                                                         |  |  |  |
|                              | Access to the ARM1156T2F-S test chip boundary scan TAP controller is available in this mode. See <i>JTAG Configuration</i> on page 4-32.                                                                                                                                                     |  |  |  |
| Table 3-6 on p               | page 3-45 provides a description of the JTAG signals.                                                                                                                                                                                                                                        |  |  |  |
| Note                         |                                                                                                                                                                                                                                                                                              |  |  |  |
| In the descripthardware that | tion in Table 3-6 on page 3-45, the term JTAG equipment refers to any can drive the JTAG signals to devices in the scan-chain. Typically, E is used, although you can also use hardware from third-party suppliers                                                                           |  |  |  |

Table 3-6 JTAG signal description

| Name                          | Description                                                              | Function                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| nBSTAPEN                      | Boundary scan TAP enable                                                 | In configuration mode, the boundary scan TAP logic in a test chip is enabled.                                                                                                                                                                                                                                                     |  |  |  |
|                               |                                                                          | Note                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                               |                                                                          | nBSTAPEN drives the nBSTAPENX control pin on the ARM1156T2F-S test chip. In JTAG configuration mode, nBSTAPEN is LOW and the ARM1156T2F-S test chip TAP controller is enabled. In JTAG debug mode, nBSTAPEN is HIGH and the DBGTAP controller in the ARM1156T2F-S is enabled.                                                     |  |  |  |
| EDGREQ                        | Debug request<br>(from JTAG equipment)                                   | <b>EDGREQ</b> is a request to the ARM1156T2F-S to enter the debug state.                                                                                                                                                                                                                                                          |  |  |  |
| DBGACK                        | Debug acknowledge<br>(to JTAG equipment)                                 | <b>DBGACK</b> indicates to the debugger that the ARM1156T2F-S has entered debug state.                                                                                                                                                                                                                                            |  |  |  |
| nCFGEN                        | Configuration enable<br>(controlled by config<br>slide-switch on the EB) | nCFGEN is an active LOW signal used to put all boards in the tile stack into configuration mode. In configuration mode all FPGAs and PLDs are connected to the scan chain so that they can be configured by the JTAG equipment.                                                                                                   |  |  |  |
| nRTCKEN                       | Return <b>TCK</b> enable (from Core Tile to EB)                          | nRTCKEN is an active LOW signal driven by any Core Tile that requires RTCK to be routed back to the JTAG equipment. If nRTCKEN is HIGH, the baseboard drives RTCK LOW. If nRTCKEN is LOW, the baseboard drives the TCK signal back up the stack to the JTAG equipment.                                                            |  |  |  |
| nTRST,<br>D_nTRST,<br>C_nTRST | Test reset<br>(from JTAG equipment)                                      | This active LOW open-collector signal is used to reset the JTAG port and the associated debug circuitry on the processor. It is asserted at power-up by each module, and can be driven by the JTAG equipment.  D_nTRST is the reset for the debug mode scan chain and C_nTRST is the reset for the configuration mode scan chain. |  |  |  |
|                               |                                                                          | D_nTRST is always tied to D_nSRST. C_nTRST is tied to D_nTRST when configuration mode is enabled.                                                                                                                                                                                                                                 |  |  |  |

Table 3-6 JTAG signal description (continued)

| Name                 | Description                               | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RTCK,<br>D_RTCK      | Return TCK (to JTAG equipment)            | Some devices sample <b>TCK</b> (for example a synthesizable core with only one clock), and this has the effect of delaying the time when a component actually captures data. <b>RTCK</b> is a mechanism for returning the sampled clock to the JTAG equipment, so that the clock is not advanced until the synchronizing device has captured the data. In a multiple device JTAG chain, the <b>D_RTCK</b> output from a component connects to the <b>TCK</b> input of the down-stream device. The <b>RTCK</b> signal on the EB connector HDRZ returns <b>TCK</b> to the JTAG equipment. <b>D_RTCK</b> is the <b>RTCK</b> signal in the debug scan chain. <b>RTCK</b> is not available in the configuration mode scan chain. |  |  |
| TCK, D_TCK,<br>C_TCK | Test clock<br>(from JTAG equipment)       | TCK synchronizes all JTAG transactions. TCK connects to all JTAG components in the scan chain. Series termination resistors are used to reduce reflections and maintain good signal integrity. TCK flows up the stack of modules and connects to each JTAG component. However, if there is a device in the scan chain that synchronizes TCK to some other clock, then all down-stream devices are connected to the RTCK signal on that component (see RTCK).  D_TCK is the clock for the debug mode scan chain and C_TCK is the clock for the configuration mode scan chain.                                                                                                                                                |  |  |
| TDI, D_TDI,<br>C_TDI | Test data in (from JTAG equipment)        | TDI goes up the stack of tiles from the baseboard (or Interface Module) and then back down the stack (as TDO) connecting to each component in the scan chain.  D_TDI is the data signal for the debug mode scan chain and C_TDI is the data signal for the configuration mode scan chain.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| TDO, D_TDO,<br>C_TDO | Test data out (to JTAG equipment)         | TDO is the return path of the data input signal TDI. For a stack of RealView products, TDI goes up to the top of the stack and returns down as TDO. The JTAG components are connected in the return path so that the length of track driven by the last component in the chain is kept as short as possible.  D_TDO is the data signal for the debug mode scan chain and C_TDO is the data signal for the configuration mode scan chain.                                                                                                                                                                                                                                                                                    |  |  |
| TMS, D_TMS,<br>C_TMS | Test mode select<br>(from JTAG equipment) | TMS controls transitions in the tap controller state machine. TMS connects to all JTAG components in the scan chain.  D_TMS is the control signal for the debug mode scan chain and C_TMS is the control signal for the configuration mode scan chain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |

## 3.10.1 JTAG control and clock routing

Figure 3-14 shows the JTAG *Debug Mode* routing of the **D\_nTRST**, **D\_TCK**, and **D\_TMS** signals to the ARM1156T2F-S test chip. The bus switches, unless otherwise indicated, are controlled by **nCFGEN** from the baseboard. JTAG debug mode routing is selected when **nCFGEN** is HIGH. This is the default baseboard setting.



At power-up, the baseboard **nSYSPOR** power-on-reset signal initializes the boundary scan tap controller and the DBGTAP controller in the ARM1156T2F-S test chip by forcing **ARM\_nTRST** LOW.



Figure 3-14 JTAG debug mode routing (nCFGEN=1)

The JTAG input and output routing shown in Figure 3-14 on page 3-47 is for a single tile. In this case, no tile is connected to the upper HDRZ header and **D\_TCK\_OUT**, and **D\_RTCK** from the upper HDRZ header, are not used. For details on JTAG input and output routing in a tile stack, see *JTAG loopback control* on page 3-53. JTAG loopback routing is controlled by **nTILE\_DET**.

Figure 3-15 shows the JTAG *Configuration Mode* routing of the **C\_nTRST**, **C\_TCK**, and **C\_TMS** signals to the ARM1156T2F-S test chip. The bus switches, unless otherwise indicated, are controlled by **nCFGEN** from the baseboard. JTAG configuration mode routing is selected when **nCFGEN** is LOW.

\_\_\_\_\_Note \_\_\_\_\_

To select JTAG configuration mode, pull the **nCFGEN** signal LOW on the CT1156T2F-S to reroute the JTAG scan path.



Figure 3-15 JTAG configuration mode routing (nCFGEN=0)

The Core Tile JTAG input and output routing shown in Figure 3-15 on page 3-48 is for a single tile. In this case, no tile is connected to the upper HDRZ header and **D\_TCK\_OUT**, and **D\_RTCK** from the upper HDRZ header, are not used. For details on Core Tile JTAG input and output routing in a tile stack, see *JTAG loopback control* on page 3-53. JTAG loopback routing is controlled by **nTILE\_DET**.



The ispClock generator does not have a **nTRST** pin. The TAP controller is reset by keeping **TMS** HIGH, this forces its TAP controller into the *Test-Logic-Reset* steady state within 5 **TCK** cycles. *Test-Logic-Reset* is also the power-on default state.

Figure 3-16 shows the distribution of the critical **C\_TCK** and **C\_TMS** signals to the remaining JTAG configurable devices on the CT1156T2F-S. Buffered versions of the signals, **C\_TCK\_OUT** and **C\_TMS\_OUT** are provided at the upper HDRZ header to drive the **C\_TCK** and **C\_TMS** inputs of the next tile in a tile stack.



Figure 3-16 Additional JTAG configuration mode routing

## 3.10.2 JTAG debug mode scan chain routing

Figure 3-17 on page 3-50 shows the JTAG *Debug Mode* scan chain routing.

In JTAG debug (normal) mode the ARM1156T2F-S test chip is connected in the debug scan chain. The bus switches, unless otherwise indicated, are controlled by **nCFGEN** from the baseboard. JTAG debug mode routing is selected when **nCFGEN** is HIGH. This is the default baseboard setting.

The JTAG input and output routing shown in Figure 3-17 is for a single tile. In this case, no tile is connected to the upper HDRZ header and **D\_TDO\_IN** and **C\_TDO\_IN** are not used. For details on JTAG input and output routing in a tile stack, see *JTAG loopback control* on page 3-53. JTAG loopback routing is controlled by **nTILE\_DET**.



Figure 3-17 JTAG debug (normal) mode scan chain routing (nCFGEN=1)

## 3.10.3 JTAG configuration mode scan chain routing

Figure 3-18 shows the JTAG Configuration Mode routing.

In JTAG configuration mode all the JTAG configurable devices (ISP clock generator, PLD, and ARM1156T2F-S test chip) are connected in the configuration scan chain. The bus switches are controlled by **nCFGEN** from the baseboard. JTAG configuration mode routing is selected when **nCFGEN** is LOW.

The JTAG input and output routing shown in Figure 3-18 is for a single tile. In this case, no tile is connected to the upper HDRZ header and **D\_TDO\_IN** and **C\_TDO\_IN** are not used. For details on JTAG input and output routing in a tile stack, see *JTAG loopback control* on page 3-53. JTAG loopback routing is controlled by **nTILE\_DET**.



Figure 3-18 JTAG configuration mode scan chain (nCFGEN=0)

## 3.10.4 JTAG loopback control

A number of tiles may be stacked above the baseboard. Figure 3-19 on page 3-53 shows the TDI, TDO, and RTCK loopback control for a multi-tile stack. The JTAG debug and configuration TDI signals from the baseboard, **D\_TDI** and **C\_TDI** are made available to every tile in the stack by feeding through from the lower to the upper header HDRZ on each tile. The bus switches are controlled by **nTILE\_DET**. If a tile is the top tile in the stack **nTILE\_DET** remains pulled HIGH. **C\_TDI** and **D\_TDI** loopback is then achieved by the bus switches connecting this last tile in the stack to the **C\_TDI** and **D\_TDI** signals. For tiles further down the stack **nTILE\_DET** is pulled LOW by the tile above and these tiles connect to the **C\_TDO\_OUT** and **D\_TDO\_OUT** signals from the tile above.

**D\_RTCK** is made available from every tile in the stack by feeding through from the upper to the lower header HDRZ on each tile. The bus switches are controlled by **nTILE\_DET**. If a tile is the top tile in the stack **nTILE\_DET** remains pulled HIGH. **D\_RTCK** loopback is then achieved by the bus switches connecting **D\_TCK\_OUT** from this last tile in the stack to **D\_RTCK**. For tiles further down the stack **nTILE\_DET** is pulled LOW by the tile above and these tiles connect to the **D\_TCK\_OUT** signal from the tile below.



Figure 3-19 JTAG loopback control

# 3.11 Trace support

The ARM1156T2F-S test chip contains an *Embedded Trace Macrocell* (ETM11CS). Trace connectors are provided on the CT1156T2F-S. The JTAG connector on the baseboard provides the JTAG signals that are required for controlling the ETM11CS in the test chip.

| the test chip.                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| See <i>Connecting Trace</i> on page 2-10 for details on connecting <i>RealView Trace</i> (RVT).                                                                                                                                                                                                                                                  |
| Note                                                                                                                                                                                                                                                                                                                                             |
| Trace tools such as <i>RealView Trace</i> (RVT) that use multiplexed trace packets, require only one Mictor connector (Trace Port A). The CT1156T2F-S supports both multiplexed (one trace connector) and demultiplexed mode (two trace connectors). The second connector is present to support trace tools that use demultiplexed trace packets |
| See <i>Trace Connectors</i> on page 5-22 for details of the connector pinout and the Mictor connector used on the CT1156T2F-S.                                                                                                                                                                                                                   |
| Note                                                                                                                                                                                                                                                                                                                                             |
| To connect the <b>ETMEXTIN</b> signal from the Core Tile headers to the <b>EXTIN[0]</b> inpu of the ETM, you need to program the internal test chip register ETMCtl at address 0xCF20011C with the value 0x00000003. See <i>Register Definitions</i> on page 4-9.                                                                                |
|                                                                                                                                                                                                                                                                                                                                                  |

# Chapter 4 **Test Chip Hardware Description**

This chapter provides details of the ARM1156T2F-S test chip which affect the CT1156T2F-S.

It contains the following sections:

- *ARM1156T2F-S test chip overview* on page 4-2
- *Memory map* on page 4-7
- *Pin capture block* on page 4-9
- *Clocks* on page 4-18
- Resets and interrupts on page 4-29
- Debug and JTAG configuration on page 4-31

Refer to the ARM1156T2F-S Technical Reference Manual, L220 Cache Controller Technical Reference Manual, and the Vectored Interrupt Controller Technical Reference Manual for further details on the major test chip components.

# 4.1 ARM1156T2F-S test chip overview

Figure 4-1 shows, in simplified form, the top-level functionality of the test chip.



Figure 4-1 Top-level view of ARM1156T2F-S test chip

## 4.1.1 Block descriptions

The test chip is based on the standard generic test chip used in the validation of ARM processors. It differs from the generic test chip in having an AXI primary interface rather than the AHB interface of the generic test chip.

#### ARM1156T2F-S

The ARM1156T2F-S has a number of configuration options. The configuration options chosen for the test chip are:

- vector floating point unit (VFP)
- 16KB instruction cache
- 16KB data cache
- cache parity
- *Memory Protection Unit* (MPU).

## **Tightly coupled memory**

The test chip implements 64KB of instruction tightly coupled memory (ITCM) and 64KB of data tightly coupled memory (DTCM). The RAM blocks are external to the ARM1156T2F-S.

## ARM1156T2F-S memory BIST controller

This block provides a BIST controller for the RAM blocks within the ARM1156T2F-S. For details see the *ARM11 MBIST Controller Technical Reference Manual* (ARM DDI 0289).

## **Validation coprocessors**

Two validation coprocessors are included in the test chip to allow the validation kit supplied with the ARM1156T2F-S deliverables to be executed.

# CoreSight embedded trace macrocell

The CoreSight embedded trace macrocell (ETM11CS) allows real time trace of program execution.

#### **Embedded trace buffer**

The embedded trace buffer (ETB11) allows trace data to be stored on chip so that it can be downloaded to a Trace Port Analyzer (TPA) at a later point.

#### Level 2 cache controller

The Level 2 Cache Controller (L2CC) is the AXI based L220 component and is used to improve performance when the ARM1156T2F-S test chip is connected to slow external memory. It provides an additional level of caching to that provided within the ARM1156T2F-S.

\_\_\_\_\_Note \_\_\_\_\_

Not all versions of the ARM1156T2F-S test chip implement the L2CC component, in which case, a dummy module is implemented that acts as a feed-through, providing similar behavior as if the L2CC was disabled. Refer to the *Release Note* provided with the CT1156T2F-S deliverables for details of L2CC implementation.

#### **IEM slices**

These components are from the ARM *Intelligent Energy Management* (IEM) portfolio and allow the ARM1156T2F-S, ETM11CS and L220, when implemented, to run at a higher clock frequency than the on-chip AXI sub-system. These blocks are capable of supporting asynchronous clocks, but they are restricted to synchronous clocking in the ARM1156T2F-S test chip.

----- Note ------

These blocks serve only as clock synchronizers and do not provide dynamic clock switching for IEM use.

#### **AXI** bus matrix

The bus matrix is a three master, five slave component that allows any master to access any of the five slaves.

The slave ports on the AXI matrix are:

- external AXI interface
- test chip RAM block 0
- test chip RAM block 1

- AHB RAM block
- AHB sub-system.

See *PrimeCell AXI Configurable Interconnect (PL300) Technical Reference Manual* (ARM DDI 0354) for further details on the AXI bus matrix component. The address ranges covered by each of these slave ports is documented in the *Memory map* on page 4-7.

#### **AXI RAM blocks**

Two 256KB blocks of on-chip RAM are provided. These blocks allow instructions and data to be stored on chip, and allow benchmarks to be performed without the penalties incurred when accessing slow external memory. The RAM blocks can run either at the same clock frequency as the ARM1156T2F-S or at a synchronous lower frequency.

#### **AHB RAM block**

This AHB RAM block is used to verify the correct operation of exclusive memory accesses **LDREX** and **STREX** to L3 shared memory. It is not intended to be used as general purpose SRAM. It is a small 16KB SRAM, and implemented as two blocks of 2048x32 RAM.

#### AXI to AHB bridge

The AXI to AHB bridge (AXI2AHB) converts the AXI bus protocol into the AHB bus protocol to allow access to the AHB exclusive access monitor (ExAcMn64).

#### Exclusive access monitor

This component is used to monitor exclusive accesses made by the ARM1156T2F-S. It provides an exclusive access pass or fail indication to the processor.

#### AHB sub-system

A number of components within the test chip use the AHB bus protocol rather than the AXI protocol. The final slave port (M1) of the AXI bus matrix is used to service these AHB components.

## AXI to AHB bridge

The AXI to AHB bridge (AXI2AHB) converts the AXI bus protocol into the AHB bus protocol to allow access to the AHB sub-system.

#### Bus resizer

The Bus Resizer (64 to 32 downsizer) translates 64-bit transfers from the ARM1156T2F-S into 32-bit transfers for the AHB subsystem. The preceding blocks BLSconv, AhbBe, and SyncDn convert the AXI2AHB bridge protocol to the AHB-lite protocol and allow the AHB sub-system to run at a lower synchronous frequency than the AXI system.

#### Slave to Master Multiplexer and Decoder

A slave to master multiplexer (MuxS2M) and decoder, not shown in Figure 4-1 on page 4-2, selects data and transfer responses from the different slaves on the AHB-lite bus for the AHB master.

## APB bridge

The APB bridge (AHB2APBv3) translates the AHB bus protocol into the APBv3 protocol for the on-chip APB peripherals.

## Vectored interrupt controller

The vectored interrupt controller (VIC II) is included to reduce interrupt latency. See *ARM PrimeCell Vectored Interrupt Controller (PL192) Technical Reference Manual* (ARM DDI 0273) for further details.

## Pin Capture block

The pin capture block (PCAPT) provides control and monitoring of the configuration pins of the ARM1156T2F-S. See *Pin capture block* on page 4-9 for register details.

# 4.2 Memory map

| The address ma | n of the | ARM11   | 156T2F-S | test  | chip is  | shown i  | n Table 4-1. |
|----------------|----------|---------|----------|-------|----------|----------|--------------|
| The address ma | p or the | TITLITI | 150121 5 | tobt. | CIIIP IS | DITOWNIT | n ruore i r  |

——Note ———Peripherals are multiple mapped throughout their allocated address range.

Each of the peripherals may be disabled by programming the BLKDISABL register. Any access to a disabled peripheral is redirected to the external AXI interface. See *Pin capture block* on page 4-9 for further information on the BLKDISABL register.

Table 4-1 ARM1156T2F-S test chip address map

| Block     | Address                     | Size   | Description                                                          |
|-----------|-----------------------------|--------|----------------------------------------------------------------------|
| EXT_AXI_1 | 0x00000000 to<br>0x3EFFFFFF | 1008MB | Access to external AXI port.                                         |
| Dummy     | 0x3F000000 to<br>0x3F07FFFF | 512KB  | Dummy slave. Generates AXI SLVERR error responses. Can be disabled.  |
| Spare     | 0x3F080000 to<br>0x3F0FFFFF | 512KB  | Spare region. Generates AXI DECERR error responses. Can be disabled. |
| AHBVIC    | 0x3F100000 to<br>0x3F1FFFFF | 1MB    | Control port for vectored interrupt controller (VIC).                |
| Reserved  | 0x3F200000 to<br>0x3F2FFFFF | 1MB    | Reserved memory space.                                               |
| Reserved  | 0x3F300000 to<br>0x3F37FFFF | 512KB  | Reserved memory space.                                               |
| Reserved  | 0x3F380000 to<br>0x3F3FFFFF | 512KB  | Reserved memory space.                                               |
| Reserved  | 0x3F400000 to<br>0x3F4FFFFF | 1MB    | Reserved memory space.                                               |
| L2CPORT   | 0x3F500000 to<br>0x3F5FFFFF | 1MB    | Level 2 cache controller port.                                       |
| L2CC      | 0x3F600000 to<br>0x3F6FFFFF | 1MB    | Level 2 cache controller.                                            |
| AHBRAM    | 0x3F700000 to<br>0x3F7FFFF  | 1MB    | SRAM, 16KB, wrapped.                                                 |

Table 4-1 ARM1156T2F-S test chip address map (continued)

| Block     | Address                     | Size    | Description                                       |
|-----------|-----------------------------|---------|---------------------------------------------------|
| AXIRAM1   | 0x3F800000 to<br>0x3FFFFFF  | 4MB max | SRAM, interleaved on 1KB boundaries with AXIRAM0. |
| AXIRAM0   | 0x3F800000 to<br>0x3FFFFFF  | 4MB max | SRAM, interleaved on 1KB boundaries with AXIRAM1. |
| EXT_AXI_2 | 0x40000000 to<br>0xCF1FFFFF | 2290MB  | External AXI access.                              |
| AHBPCAPT  | 0xCF200000 to<br>0xCF2FFFFF | 1MB     | Pin Capture registers.                            |
| ETB       | 0xCF300000 to<br>0xCF3FFFFF | 1MB     | ETB registers and memory.                         |
| ETM       | 0xCF400000 to<br>0xCF4FFFF  | 1MB     | ETM control registers.                            |
| EXT_AXI_3 | 0xCF500000 to<br>0xFFFFFFF  | 779MB   | External AXI access.                              |

# 4.3 Pin capture block

The Pin Capture block (PCAPT) within the ARM1156T2F-S test chip contains registers for configuring and monitoring pins on the ARM1156T2F-S processor. The PCAPT registers are primarily used to validate the ARM1156T2F-S processor. A subset of the registers that are useful to users of the CT1156T2F-S are described here.

| ——— Caution — |  |
|---------------|--|
|---------------|--|

The PCAPT address allocation is 1MB in the range 0xCF200000 to 0xCF2FFFFF. The address ranges 0xCF200000 to 0xCF200054 and 0xCF200200 to 0xCF2FFFFF are reserved. Accesses within these address ranges will have unpredictable results and may result in a system failure.

## 4.3.1 Register Definitions

The PCAPT registers are listed in Table 4-2.

**Table 4-2 Pin Capture registers** 

| Name       | Address                     | Description                                                                                                                            |
|------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| -          | 0xCF200000 to<br>0xCF200054 | Reserved. Accesses within this address range will have unpredictable results.                                                          |
| ASYNCVIC   | 0xCF200070                  | Reads the value of the ASYNCVIC control signal and enables writing of a new value pending a system reset.  See ASYNCVIC on page 4-10.  |
| ClkCtl     | 0xCF200080                  | Controls Clock divider division values.<br>See <i>ClkCtl</i> on page 4-23.                                                             |
| ClkEnCtl   | 0xCF200084                  | Controls Clock divider division values and clock sources. See <i>ClkEnCtl</i> on page 4-25.                                            |
| IEMCtl     | 0xCF200090                  | Reads the SYNCMODEACK outputs and allows the SYNCMODEREQ inputs to the ARM1156T2F-S to be controlled.  See <i>IEMCtl</i> on page 4-11. |
| TC-Control | 0xCF2000C0                  | Controls a number of features of the ARM1156T2F-S test chip. See <i>TC-Control</i> on page 4-14.                                       |

Table 4-2 Pin Capture registers (continued)

| Name      | Address                     | Description                                                                                                                                                                                                                     |
|-----------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BLKDISABL | 0xCF2000E0                  | Controls the memory map decoders in the AXI bus matrix. Enables peripherals to be removed from the memory map and the released memory space to be redirected to the external AXI interface.  See <i>BLKDISABL</i> on page 4-15. |
| ETMCtl    | 0xCF20011C                  | Controls the source of <b>ETMEXTINX</b> to the ETM. See <i>ETMCtl</i> on page 4-17.                                                                                                                                             |
| _         | 0xCF200200 to<br>0xCF2FFFFF | Reserved. Accesses within this address range will have unpredictable results.                                                                                                                                                   |

#### **ASYNCVIC**

The ASYNCVIC register allows setting and reading of **ASYNCVIC** that is used to drive the VIC interface signals **IRQADDRVSYNCEN**, **INTSYNCEN** and **nVICSYNCEN**. See *ARM PrimeCell Vectored Interrupt Controller Technical Reference Manual (PL192)* (DDI 0273) for details of the VIC port connections. By default, out of reset, this signal is driven HIGH to enable asynchronous interfaces. By writing to register bit [0] the state of the signal can be changed. Writes are held pending until the next system reset. Register bit [1] always reflects the actual state of **ASYNCVIC** and will only change after a system reset.

This register is located at PCAPTBASE+0x70 as follows:

Address [31:0]=0xCF200070

Reset by: **nPORESETX** (power-on reset).

Figure 4-2 on page 4-11 shows the ASYNCVIC register bit assignments.



Figure 4-2 ASYNCVIC register bit assignments

Table 4-3 describes the ASYNCVIC register fields.

**Table 4-3 ASYNCVIC register** 

| Bits   | Access                       | Name        | Reset value | Description                                                                         |
|--------|------------------------------|-------------|-------------|-------------------------------------------------------------------------------------|
| [31:2] | Read as zero, write ignored. | -           | 0×00000000  | Undefined.                                                                          |
| [1]    | Read only                    | ASYNCVIC    | b1          | Reads the value of the ASYNCVIC control signal.                                     |
| [0]    | Read/Write                   | NewASYNCVIC | b1          | Write new value for the ASYNCVIC control signal, to be driven at next system reset. |

## **Clock control registers**

The ClkCtl, and ClkEnCtl clock registers control clock distribution in the ARM1156T2F-S test chip and are described in *Clocks* on page 4-18.

#### **IEMCtI**

The IEMCtl register allows the IEM register slices SYNCMODEREQ inputs to be controlled and the SYNCMODEACK outputs to be read. There are also bits that allow pseudo-random strobing of SYNCMODEREQ. This can only be enabled when the corresponding SYNCMODEREQ control bit is set.

This register is located at PCAPTBASE+0x90 as follows:

Address [31:0]=0xCF200090

Reset by: **nPORESETX** (power-on reset).

Figure 4-3 on page 4-12 shows the IEMCtl register bit assignments.



Figure 4-3 IEMCtl register bit assignments

Table 4-4 describes the IEMCtl register fields.

Table 4-4 IEMCtl register

| Bits   | Access                       | Name                    | Reset value | Description                                                                                                                                                                                           |
|--------|------------------------------|-------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:9] | Read as zero, write ignored. | -                       | 0×00000     | Undefined.                                                                                                                                                                                            |
| [8]    | Read/Write                   | SYNCMODEREQP-<br>random | b0          | When HIGH enables random strobing of the SYNCMODEREQ input to the P-port IEM register slice. At pseudo-random times SYNCMODEREQP is toggled and then waits for SYNCMODEACKP before toggling again.    |
| [7]    | Read/Write                   | SYNCMODEREQRW-random    | b0          | When HIGH enables random strobing of the SYNCMODEREQ input to the RW-port IEM register slice. At pseudo-random times SYNCMODEREQRW is toggled and then waits for SYNCMODEACKRW before toggling again. |

Table 4-4 IEMCtl register (continued)

| Bits | Access     | Name                    | Reset value          | Description                                                                                                                                                                                        |
|------|------------|-------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [6]  | Read/Write | SYNCMODEREQI-<br>random | b0                   | When HIGH enables random strobing of the SYNCMODEREQ input to the I-port IEM register slice. At pseudo-random times SYNCMODEREQI is toggled and then waits for SYNCMODEACKI before toggling again. |
| [5]  | Read only  | SYNCMODEACKP            | b0                   | When HIGH indicates that the P-port IEM register slice has transitioned to synchronous mode.                                                                                                       |
| [4]  | Read only  | SYNCMODEACKRW           | b0                   | When HIGH indicates that the RW-port IEM register slice has transitioned to synchronous mode.                                                                                                      |
| [3]  | Read only  | SYNCMODEACKI            | b0                   | When HIGH indicates that the I-port IEM register slice has transitioned to synchronous mode.                                                                                                       |
| [2]  | Read/Write | SYNCMODEREQP            | SYNCMODEREQD/P-init  | IEM register slice control for the ARM1156T2F-S P-port. When HIGH the contents of the IEM register slice FIFO is multiplexed out of the AXI bus.                                                   |
| [1]  | Read/Write | SYNCMODEREQRW           | SYNCMODEREQI/RW-init | IEM register slice control for the ARM1156T2F-S RW-port. When HIGH the contents of the IEM register slice FIFO is multiplexed out of the AXI bus.                                                  |
| [0]  | Read/Write | SYNCMODEREQI            | SYNCMODEREQI/RW-init | IEM register slice control for the ARM1156T2F-S I-port. When HIGH the contents of the IEM register slice FIFO is multiplexed out of the AXI bus.                                                   |

\_\_\_\_\_Note \_\_\_\_\_

The *Config-init register* on page 4-27 holds the programmable *Reset values*.

#### **TC-Control**

The TC-Control register controls a number of the features of the ARM1156T2F-S test chip.

This register is located at PCAPTBASE+0xC0 as follows:

Address [31:0]=0xCF2000C0

Reset by: **nPORESETX** (power-on reset).

Figure 4-4 shows the TC-Control register bit assignments.



Figure 4-4 TC-Control register bit assignments

Table 4-5 describes the TC-Control register fields.

Table 4-5 TC-Control register

| Bits   | Access                       | Name     | Reset value | Description                                                    |
|--------|------------------------------|----------|-------------|----------------------------------------------------------------|
| [31:4] | Read as zero, write ignored. | -        | 0×0000000   | Undefined.                                                     |
| [3]    | Read/Write                   | FIQISNMI | b0          | When HIGH enables Non-Maskable Fast Interrupt ( <b>nFIQ</b> ). |

Table 4-5 TC-Control register (continued)

| Bits | Access     | Name          | Reset value | Description                                                                           |
|------|------------|---------------|-------------|---------------------------------------------------------------------------------------|
| [2]  | Read/Write | TEINIT        | b0          | When HIGH indicates exceptions are taken in thumb.                                    |
| [1]  | Read/Write | ForceETMPWRUP | b0          | When HIGH forces <b>ETMPWRUP</b> (ETM powered up indicator) to the ARM1156T2F-S HIGH. |
| [0]  | Read/Write | EnableVIC     | b0          | When HIGH connects interrupt inputs <b>nIRQ</b> and <b>nFIQ</b> via the VIC.          |

#### **BLKDISABL**

The BLKDISABL register controls the memory map decoders in the AXI bus matrix. By setting the appropriate register bit each of the peripherals can be removed from the memory map and the memory space automatically allocated to the external AXI interface. When all the register bits are set, all memory accesses are routed to the external AXI interface.

# —— Caution ———

This register is implemented within the pin capture block. If the pin capture block is disabled, further writes to this register will not be possible and it will not be possible to re-enable the pin capture block.

This register is located at PCAPTBASE+0xE0 as follows:

Address [31:0]=0xCF2000E0

Reset by: **nPORESETX** (power-on reset)

Figure 4-5 on page 4-16 shows the BLKDISABL bit assignments.



Figure 4-5 BLKDISABL register bit assignments

Table 4-6 describes the BLKDISABL register fields.

Table 4-6 BLKDISABL register

| Bits   | Access                       | Name        | Reset value       | Description                                |
|--------|------------------------------|-------------|-------------------|--------------------------------------------|
| [31:8] | Read as zero, write ignored. | -           | 0x000000          | Undefined.                                 |
| [7]    | Read/Write                   | TCRAM       | BLKDISABL-init[7] | Test chip RAM disable                      |
| [6]    | Read/Write                   | ETM         | BLKDISABL-init[6] | ETM disable                                |
| [5]    | Read/Write                   | ЕТВ         | BLKDISABL-init[5] | ETB disable                                |
| [4]    | Read/Write                   | PCAPT       | BLKDISABL-init[4] | Pin Capture block disable                  |
| [3]    | Read/Write                   | VIC         | BLKDISABL-init[3] | VIC disable                                |
| [2]    | Read/Write                   | RAM2        | BLKDISABL-init[2] | RAM2 memory disable                        |
| [1]    | Read/Write                   | SPARE/DUMMY | BLKDISABL-init[1] | SPARE/DUMMY region disable                 |
| [0]    | Read/Write                   | Unused      | -                 | Declared for compatibility with AMBA logic |

\_\_\_\_\_Note \_\_\_\_\_

The  $Config\text{-}init\ register$  on page 4-27 holds the programmable  $reset\ values$ .

#### **ETMCtl**

The ETM Control Register selects the input sources for the CoreSight ETM11 **EXTIN**[3:0] bus.

This register is located at PCAPTBASE+0x11C as follows:

Address [31:0]=0xCF20011C

Reset by: **nRESETX** (system reset).

Figure 4-6 shows the ETM11CS bit assignments.



Figure 4-6 ETMCtl register bit assignments

Table 4-7 describes the ETMCtl register fields.

Table 4-7 ETMCtl register bit assignments

| Bits   | Access     | Name        | Reset value | Description                                                                                                                                                                                                                                  |
|--------|------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:6] | Read/Write | -           | SBZ/UNP     | Unused                                                                                                                                                                                                                                       |
| [5:0]  | Read/Write | EtmlnputSel | b000000     | Selects input sources for the ETM11:  • bits [5:2] are reserved and must be left at the reset value b0000  • set bits [1:0] to b11 to select the ETMEXTIN input from the CT1156T2F-S HDRZ header as the source for the ETM11 EXTIN[0] input. |

#### 4.4 Clocks

This section describes the clocking requirements for the ARM1156T2F-S test chip and contains the following subsections:

- Clocking overview
- *PLL* on page 4-19
- *Clock divider* on page 4-20
- *Clock control registers* on page 4-23

### 4.4.1 Clocking overview

The CT1156T2F-S clocking scheme consists of an on-chip PLL and a programmable clock divider chain.

The PLL is programmed by the CT1156T2F-S PLD during a power-on reset or a system reset.

| Note                          |                                                    |
|-------------------------------|----------------------------------------------------|
| To maintain system integrity, | PLL programming is only possible during a power-on |
| reset or a system reset.      |                                                    |

The clock divider chain is controlled by configuring the ClkCtl, and ClkEnCtl registers in the PCAPT block in the ARM1156T2F-S test chip. Initial register values are determined by the Config-init register. The Config-init register is configured by the CT1156T2F-S PLD during power-on reset. See *Config-init register* on page 4-27.

The clock divider provides the following clocks:

- ACLKENRW
- ACLKENI
- ACLKENP
- CORECLK
- ACLKint
- ACLKENext
- ACLKext

## 4.4.2 PLL

A block diagram of the PLL is shown in Figure 4-7.



Figure 4-7 PLL block diagram

The output clock frequency is given by:

$$\mathbf{F}_{\text{clkout}} = \frac{\mathbf{F}_{\text{refclk}} \times M[7:0]}{P[5:0] \times 2^{S[1:0]} \times 2}$$

Table 4-8 provides a description of the PLL signals.

Table 4-8 PLL signal description

| Name            | Description       | Function                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLKX         | Input clock       | The input clock provides the reference frequency for the PLL. It is supplied either by the baseboard or another tile in the tile stack. See <i>Clocks</i> on page 3-5.                                                                                                                                                                                                                |
| PLLREFDIVX[3:0] | Reference divisor | The Reference divider value, P[3:0] sets the input frequency scaling for the PLL. It is set by the PLLREFDIV field in the Serial write data register.  Default value is b0001.  See Baseboard system FPGA registers on page 3-42.                                                                                                                                                     |
| PLLFBDIVX[7:0]  | Feedback divisor  | The Feedback divider value, M[7:0] sets the input to output frequency scaling for the PLL. The frequency multiplier applied is equal to M. M=0 is not permitted. It is set by the PLLFBDIV field in the <i>Serial write data register</i> .  Default value is 0x018.  See <i>Baseboard system FPGA registers</i> on page 3-42.                                                        |
| PLLOUTDIVX[3:0] | Output divisor    | The Output divider value, S[1:0] sets the output frequency scaling for the PLL. It is set by the PLLOUTDIV field in the Serial write data register.  Default value is b0001.  See Baseboard system FPGA registers on page 3-42.                                                                                                                                                       |
| PLLBYPASSX      | PLL bypass        | When HIGH bypasses the PLL and routes the input clock, <b>REFCLKX</b> as the PLL output clock, <b>PLLCLK</b> . It is controlled by the PLLBYPASS field in the <i>Serial write data register</i> . PLL bypass is used for test purposes and in the initial stages of booting the ARM1156T2F-S test chip. Default value is b0. See <i>Baseboard system FPGA registers</i> on page 3-42. |

#### 4.4.3 Clock divider

A simplified block diagram of the clock divider is shown in Figure 4-8 on page 4-21.



Figure 4-8 Clock divider block diagram

Table 4-9 provides a description of the Clock divider signals.

Table 4-9 Clock divider signal description

| Name         | Description                   | Function                                                                                                                                                                                                                                                                |
|--------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLLCLK       | PLL clock                     | The PLL clock provides the reference frequency for the Clock divider. See <i>PLL</i> on page 4-19 for details.                                                                                                                                                          |
| DIVCORE      | CORECLK divisor               | This is the <b>CORECLK</b> divider value. It is controlled by the DivCore field in the ClkCtl register. A default value is set in the DivCore-init field in the Config-init register by the CT1156T2F-S PLD during test chip initialization.                            |
| DIVInt       | ACLK and ACLKENint divisor    | This is the <b>ACLK</b> and <b>ACLKENint</b> divider value. It is controlled by the DivInt field in the ClkCtl register. A default divider value is set in the DivInt-init field in the Config-init register by the CT1156T2F-S PLD during test chip initialization.    |
| DIVExt       | ExtACLK and ExtACLKEn divisor | This is the <b>ExtACLK</b> and <b>ExtACLKEn</b> divider value. It is controlled by the DivExt field in the ClkCtl register. A default divider value is set in the DivExt-init field in the Config-init register by the CT1156T2F-S PLD during test chip initialization. |
| ACLKRatioRW  | ACLKENRW divisor              | This is the ACLKENRW divider value. It sets the CORECLK to ACLKENRW ratio. It is controlled by the ACLKRatioRW[3:0] field in the ClkEnCtl register.                                                                                                                     |
| ACLKSourceRW | ACLKENRW selector             | When HIGH ACLKENRW is sourced from the ACLKENRW divider. When LOW ACLKENRW is sourced from the ACLKENint divider. It is controlled by the ACLKSourceRW bit in the ClkEnCtl register.                                                                                    |
| ACLKRatioI   | ACLKENI divisor               | This is the ACLKENI divider value. It sets the CORECLK to ACLKENI ratio. It is controlled by the ACLKRatioI field in the ClkEnCtl register.                                                                                                                             |

Table 4-9 Clock divider signal description (continued)

| Name        | Description      | Function                                                                                                                                                                         |
|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACLKSourceI | ACLKENI selector | When HIGH ACLKENI is sourced from the ACLKENI divider. When LOW ACLKENI is sourced from the ACLKENint divider. It is controlled by the ACLKSourceI bit in the ClkEnCtl register. |
| ACLKRatioP  | ACLKENP divisor  | This is the ACLKENP divider value. It sets the CORECLK to ACLKENP ratio. It is controlled by the ACLKRatioP field in the ClkEnCtl register.                                      |
| ACLKSourceP | ACLKENP selector | When HIGH ACLKENP is sourced from the ACLKENP divider. When LOW ACLKENP is sourced from the ACLKENint divider. It is controlled by ACLKSourceP bit in the ClkEnCtl register.     |

#### 4.4.4 Clock control registers

The Pin Capture block (PCAPT) within the ARM1156T2F-S test chip contains the ClkCtl and ClkEnCtl registers that control the ARM1156T2F-S test chip clocks.

—— Caution ———

There are a number of restrictions to the way that clock generation can be controlled by the clock control registers. It is strongly advised that you use the default clock configuration settings applied by the CT1156T2F-S PLD during power-on reset.

The Pin Capture block base address, PCAPTBASE, is 0xCF20,0000.

The clock control register definitions are:

#### **CIkCtI**

This register is located at PCAPTBASE+0x80 as follows:

Address [31:0]=0xCF200080

Reset by: **nPORESETX** (power-on reset)

Figure 4-9 on page 4-24 shows the ClkCtl register bit assignments.



Figure 4-9 ClkCtl bit assignments

Table 4-10 lists the ClkCtl register fields.

Table 4-10 ClkCtl register

| Bits    | Access                       | Name          | Reset value        | Description                                                                                                                   |
|---------|------------------------------|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| [31:22] | Read as zero, write ignored. | -             | b0                 | Undefined.                                                                                                                    |
| [21]    | Read/Write                   | AMBAClkSource | AMBAClkSource-init | not used                                                                                                                      |
| [20]    | Read as zero, write ignored. | -             | b0                 | Undefined.                                                                                                                    |
| [19:14] | Read/Write                   | DivExt        | DivExt-init[5:0]   | Sets the PLLCLK to ExtACLK and ExtACLKEn divider value in the test chip Clock divider. See <i>Clock divider</i> on page 4-20. |
| [13]    | Read as zero, write ignored. | -             | b0                 | Undefined.                                                                                                                    |
| [12:7]  | Read/Write                   | DivInt        | DivInt-init[5:0]   | Sets the PLLCLK to ACLK and ACLKENint divider value in the test chip Clock divider. See <i>Clock divider</i> on page 4-20.    |
| [6]     | Read as zero, write ignored. | -             | b0                 | Undefined.                                                                                                                    |
| [5:0]   | Read/Write                   | DivCore       | DivCore-init[5:0]  | Sets the <b>PLLCLK</b> to <b>CORECLK</b> divider value in the test chip Clock divider. See <i>Clock divider</i> on page 4-20. |

\_\_\_\_\_ Note \_\_\_\_\_

The  $Config-init\ register$  on page 4-27 holds the programmable  $reset\ values$ .

#### **CIkEnCtI**

This register is located at PCAPTBASE+0x84 as follows:

Address [31:0]=0xCF200084

Reset by: **nPORESETX** (power-on reset).

Figure 4-10 shows the ClkEnCtl register bit assignments.



Figure 4-10 ClkEnCtl bit assignments

Table 4-11 lists the ClkEnCtl register fields.

Table 4-11 ClkEnCtl register

| Bits    | Access                          | Name         | Reset value        | Description                                                                                                                                                                         |
|---------|---------------------------------|--------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:20] | Read as zero,<br>write ignored. | -            | 0x000              | Undefined.                                                                                                                                                                          |
| [19]    | Read/Write                      | ACLKSourceP  | AMBAClkSource-init | When HIGH: Sources ACLKENP from the ACLKRatioP divider. When LOW: Sources ACLKENP from the ACLKENint divider. See Clock divider on page 4-20.                                       |
| [18]    | Read as zero, write ignored.    | ACLKSourceD  | b0                 | Not used in ARM1156T2F-S test chip                                                                                                                                                  |
| [17]    | Read/Write                      | ACLKSourceRW | AMBAClkSource-init | When HIGH: Sources <b>ACLKENRW</b> from the <b>ACLKRatioRW</b> divider. When LOW: Sources <b>ACLKENRW</b> from the <b>ACLKENint</b> divider. See <i>Clock divider</i> on page 4-20. |

Table 4-11 ClkEnCtl register (continued)

| Bits    | Access                       | Name        | Reset value        | Description                                                                                                                                   |
|---------|------------------------------|-------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| [16]    | Read/Write                   | ACLKSourceI | AMBAClkSource-init | When HIGH: Sources ACLKENI from the ACLKRatioI divider. When LOW: Sources ACLKENI from the ACLKENint divider. See Clock divider on page 4-20. |
| [15:12] | Read/Write                   | ACLKRatioP  | 0×0                | Sets the <b>CORECLK</b> to <b>ACLKENP</b> ratio.                                                                                              |
| [11:8]  | Read as zero, write ignored. | -           | 0x0                | Undefined.                                                                                                                                    |
| [7:4]   | Read/Write                   | ACLKRatioRW | 0x0                | Sets the CORECLK to ACLKENRW ratio.                                                                                                           |
| [3:0]   | Read/Write                   | ACLKRatioI  | 0×0                | Sets the CORECLK to ACLKENI ratio.                                                                                                            |

\_\_\_\_\_Note \_\_\_\_\_

The Config-init register on page 4-27 holds the programmable reset values.

# 4.5 Test chip configuration

The ARM1156T2F-S is configured by the CT1156T2F-S PLD using the **nCONFIGRSTX**, **CONFIGINITX**, **RVALIDX**, and **RDATAX[31:0]** inputs,

The Config-init register is mapped to **RDATAX[31:0]** for ARM1156T2F-S test chip power-on configuration. After a **nCONFIGRSTX** reset and if **RVALIDX** is HIGH, the Config-init register is loaded from **RDATAX[31:0]** on the rising edge of **CONFIGINITX**.

See Power-on ARM1156T2F-S test chip configuration timing on page 3-8 for details.

# 4.5.1 Config-init register

Figure 4-11 shows the Config-init register bit assignments.



Figure 4-11 Config-init bit assignments

Table 4-12 lists the Config-init register fields.

Table 4-12 Config-init register

| Bits    | Access                                         | Name               | Reset value | Description                                                                                                          |
|---------|------------------------------------------------|--------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| [31]    | RDATA[31] qualified by CONFIGINITX and RVALIDX | AXIrandom-init     | b0          | Reserved (set to zero).                                                                                              |
| [30:29] | Read as zero,<br>write ignored.                | -                  | b00         | Undefined.                                                                                                           |
| [28]    | RDATA[28] qualified by CONFIGINITX and RVALIDX | AMBAClkSource-init | b1          | Sets the initial value of the ACLKSource field in the test chip ClkEnCtl register. See <i>ClkEnCtl</i> on page 4-25. |

**Table 4-12 Config-init register (continued)** 

| Bits    | Access                                            | Name                  | Reset value | Description                                                                                                                                     |
|---------|---------------------------------------------------|-----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| [27]    | RDATA[27] qualified by CONFIGINITX and RVALIDX    | nSYNCMODEREQP-init    | b0          | Sets the initial value of the SYNCMODEREQ P-port bit in the test chip IEMCtl-register. See <i>IEMCtl</i> on page 4-11 for details.              |
| [26]    | RDATA[26] qualified by CONFIGINITX and RVALIDX    | nSYNCMODEREQI/RW-init | b0          | Sets the initial value of the SYNCMODEREQ I-port and RW-port bits in the test chip IEMCtl-register. See <i>IEMCtl</i> on page 4-11 for details. |
| [25:20] | RDATA[25:20] qualified by CONFIGINITX and RVALIDX | DivExt-init           | b000101     | Sets the initial value of the DivExt field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                    |
| [19:14] | RDATA[19:14] qualified by CONFIGINITX and RVALIDX | DivInt-init           | b000000     | Sets the initial value of the DivInt field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                    |
| [13:8]  | RDATA[13:8] qualified by CONFIGINITX and RVALIDX  | DivCore-init          | b000000     | Sets the initial value of the DivCore field in the test chip ClkCtl register. See <i>ClkCtl</i> on page 4-23.                                   |
| [7:1]   | RDATA[7:1] qualified by CONFIGINITX and RVALIDX   | BLKDISABL-init        | b0000000    | Sets the initial value of the BLKDISABL field in the test chip BLKDISABL register. See <i>BLKDISABL</i> on page 4-15.                           |
| [0]     | Read as zero,<br>write ignored.                   | -                     | b0          | Undefined.                                                                                                                                      |

# 4.6 Resets and interrupts

This section describes the reset and interrupt signals that enter the ARM1156T2F-S test chip pins and contains the following sections:

- Resets
- Interrupts

#### 4.6.1 Resets

The ARM1156T2F-S test chip has the following reset lines:

**nPORESETX** This is the power-on reset to the test chip. It is a full system reset

that also initializes the CP14 debug logic in the ARM1156T2F-S.

**nRESETX** This is the main test chip reset. It initializes the majority of the

processor and test chip peripheral logic.

**nCONFIGRSTX** This is the configuration reset. It initializes the configuration logic

in the ARM1156T2F-S test chip including the PLL control

registers.

### 4.6.2 Interrupts

This section describes the interrupt signals that enter the test chip and the internal *Vectored Interrupt Controller* (VIC) interrupt sources.

The ARM1156T2F-S test chip has the following interrupt lines:

**nFIQX** This is the fast interrupt input to the ARM1156T2F-S test chip.

**nIRQX** This is the normal interrupt input to the ARM1156T2F-S test chip.

## **Interrupt Routing**

Two routing options are available:

- By default, following a reset, the VIC is disabled and the nIRQX and nFIQX interrupt inputs are passed directly to the nFIQ and nIRQ inputs of the ARM1156T2F-S processor.
- If bit[0] of the TC-Control register in the PCAPT block is set HIGH, the VIC is enabled and the nFIQX and nIRQX interrupt inputs are routed to the VIC interrupt sources VICINTSOURCE[0] and VICINTSOURCE[10] respectively. The VIC nVICFIQ and nVICIRQ outputs are passed to the nFIQ and nIRQ inputs of the ARM1156T2F-S processor.

See TC-Control on page 4-14 and VIC interrupt sources on page 4-30.

## **Vectored Interrupt Controller**

The *Vectored Interrupt Controller* (VIC) is a 32-bit AHB peripheral. The AHB slave interface that controls the VIC is located at VICBASE = 0x3F100000 and has the allocated 1MB address range 0x3F100000 to 0x3F1FFFFF. VIC register addresses alias throughout this range. See the *ARM PrimeCell Vectored Interrupt Controller* (*PL192*) *Technical Reference Manual* (DDI 0273) for register details and base address offsets.

The VIC supports 32 vectored IRQ interrupts. The interrupt sources in the CT1156T2F-S test chip are listed in Table 4-13.

**Table 4-13 VIC interrupt sources** 

| Interrupt source     | Connects to | Description                                                  |
|----------------------|-------------|--------------------------------------------------------------|
| VICINTSOURCE[0]      | ~nFIQ       | Test chip nFIQ input                                         |
| VICINTSOURCE[1]      | ~nVALFIQ    | Request for a Fast Interrupt (test signal from ARM1156T2F-S) |
| VICINTSOURCE[5:2]    | b0000       | Not used                                                     |
| VICINTSOURCE[6]      | COMMRX      | Comms channel receive                                        |
| VICINTSOURCE[7]      | COMMTX      | Comms channel transmit                                       |
| VICINTSOURCE[9:8]    | b00         | Not used                                                     |
| VICINTSOURCE[10]     | ~nIRQ       | Test chip nIRQ input                                         |
| VICINTSOURCE[11]     | ~nVALIRQ    | Request for an Interrupt (test signal from ARM1156T2F-S)     |
| VICINTSOURCE[12]     | b0          | Not used                                                     |
| VICINTSOURCE[13]     | ~nPMUIRQ    | Interrupt request from System Metrics                        |
| VICINTSOURCE[14]     | ~nVALRESET  | Request for Reset (test signal from ARM1156T2F-S)            |
| VICINTSOURCE[15]     | b0          | Not used                                                     |
| VICINTSOURCE[31:116] | 0x0000      | Not used                                                     |

\_\_\_\_\_Note \_\_\_\_\_

The VIC interrupt sources are level sensitive, active HIGH. Active LOW interrupts that connect to the VIC, such as **nFIQ**, are inverted by the CT1156T2F-S test chip.

# 4.7 Debug and JTAG configuration

This section describes the Debug and JTAG hardware of the test chip. It contains the following sections:

- TAP controller
- *Debug* on page 4-32
- *JTAG Configuration* on page 4-32
- TAP ID registers on page 4-33

#### 4.7.1 TAP controller

An IEEE 1149.1 TAP controller is instantiated at the top-level of the test chip to provide a boundary scan chain. The IEEE 1149.1 TAP controller uses the same IEEE 1149.1 pins that the RealView ICE communication uses, so that the number of additional pins required is kept to a minimum.

BYPASS, EXTEST, and SAMPLE/PRELOAD instructions are the minimum functionality you require to perform the boundary scan during JTAG configuration of the test chip.

The test chip provides a specific ID code and you can obtain this using the IDCODE instruction. Table 4-14 lists the test chip TAP instructions.

**Table 4-14 Test chip TAP instructions** 

| TAP controller instruction | Instruction encoding |
|----------------------------|----------------------|
| BYPASS                     | b11111               |
| EXTEST                     | b00000               |
| IDCODE                     | b00001               |
| SAMPLE/PRELOAD             | b00010               |

A separate control pin, **nBSTAPEN**, multiplexes the IEEE 1149.1 port. See Figure 4-12 on page 4-32.

| Note _ |  |
|--------|--|
|--------|--|

When **nBSTAPEN** is HIGH, the TAP controller of the ARM1156T2F-S is used. A JTAG port synchronizer is also included as part of the ARM1156T2F-S.

Figure 4-12 on page 4-32 shows the test chip and ARM1156T2F-S TAP controller connections.



Key:

T Tri-state output

X No boundary scan on input/output pad

Figure 4-12 Test chip and ARM1156T2F-S TAP controller connections

## 4.7.2 Debug

When the **nBSTAPEN** input is HIGH the ARM1156T2F-S DBGTAP controller is selected. You can now debug the ARM1156T2F-S using a DBGTAP debugger such as RealView ICE.

# 4.7.3 JTAG Configuration

When the **nBSTAPEN** input is LOW the test chip boundary scan chain cells are controlled using the test chip TAP controller. You can now configure the test chip using its input and output pins.

All inputs and outputs, except for the 5-pin JTAG interface, **RTCK** and **nBSTAPEN**, have boundary scan cells on them.

## 4.7.4 TAP ID registers

The TAP ID code is a 32-bit number divided into multiple fields. Figure 4-13 shows the TAP ID register bit assignments.



Figure 4-13 TAP ID register

You can access the ARM1156T2F-S TAP ID code when the CT1156T2F-S is in Debug mode.

The ARM1156T2F-S TAP ID code is:

0x07B56F0F

Table 4-15 lists how the register divides the number.

Table 4-15 ARM1156T2F-S TAP ID register

| Bit field | Use             | Description                                                                                      | Value        |
|-----------|-----------------|--------------------------------------------------------------------------------------------------|--------------|
| [31:28]   | Revision number | Revision number for the ARM1156T2F-S, not necessarily the same as the test chip revision number. | 0x0          |
| [27:12]   | Part number     | [27:24] prefix. This is a fixed pattern.                                                         | 0x7          |
|           |                 | [23:20] IR length.  Identifies the length of the instruction register within the TAP.            | 0xB          |
|           |                 | [19:12] device code. This pattern identifies the ARM1156T2F-S.                                   | 0x56         |
| [11:1]    | Manufacturer ID | Holds the officially registered pattern.                                                         | b11110000111 |
| [0]       | Marker bit      | Always set to 1, as required by the JTAG specification.                                          | b1           |
|           |                 |                                                                                                  |              |

See the *ARM1156T2F-S Technical Reference Manual* (ARM DDI 0360) for details of the remaining Debug registers in the ARM1156T2F-S.

You can access the *test chip boundary scan TAP ID code* when the CT1156T2F-S is in JTAG Configuration mode.

The test chip TAP ID is:

0x0F21DF0F

Table 4-15 on page 4-33 lists how the register divides the number.

Table 4-16 Test chip TAP ID register

| Bit field | Use             | Description                                                                              | Value        |
|-----------|-----------------|------------------------------------------------------------------------------------------|--------------|
| [31:28]   | Revision number | Revision number for the test chip, not necessarily the same as the core revision number. | 0x0          |
| [27:12]   | Part number     | [27:24] prefix. This is a fixed pattern.                                                 | 0xF          |
|           |                 | [23:20] IR length.  Identifies the length of the instruction register within the TAP.    | 0x2          |
|           |                 | [19:12] device code. This pattern identifies the test chip.                              | 0x1D         |
| [11:1]    | Manufacturer ID | Holds the officially registered pattern.                                                 | b11110000111 |
| [0]       | Marker bit      | Always set to 1, as required by the JTAG specification.                                  | b1           |

# Chapter 5 CT1156T2F-S Signal Descriptions

This chapter provides a summary of signals present on the CT1156T2F-S connectors, test points, and the links that can be modified to change signal routing. It contains the following sections:

- *Header connectors* on page 5-2
- Trace Connectors on page 5-22
- Links, test points, and LED indicators on page 5-25
- *AXI bus timing specification* on page 5-32.

#### 5.1 Header connectors

Figure 5-1 shows the pin numbers and power-blade usage of the HDRX, HDRY, and HDRZ headers on the upper side of the CT1156T2F-S. For details on power supply usage see *Power supply control* on page 3-15.



Figure 5-1 HDRX, HDRY, and HDRZ (upper) pin numbering

Table 5-1 on page 5-3 lists the Samtec part numbers.

The CT1156T2F-S uses the Samtec -02- connectors on the top and the Samtec -01-connectors on the bottom of the board. The total board separation is 8mm. The Core Tiles have a maximum component height of 2.5mm on the bottom and 5mm on the top of the board. This ensures that there are no component interference problems with mated boards.



Samtec describes the QTH connector (used on the upper side of the tile) as a header and the QSH connector (used on the lower side of the tile) as a socket.

Table 5-1 Samtec part numbers

| Header        | Part number        | Mating height |
|---------------|--------------------|---------------|
| HDRX (upper)  | QTH-090-05-F-D-A   | 8mm           |
| HDRXL (lower) | QSH-090-01-F-D-A-K | 5mm           |
| HDRY (upper)  | QTH-090-05-F-D-A   | 8mm           |
| HDRYL (lower) | QSH-090-01-F-D-A   | 5mm           |
| HDRZ (upper)  | QTH-150-05-F-D-A   | 8mm           |
| HDRZL (lower) | QSH-150-01-F-D-A-K | 5mm           |

### 5.1.1 HDRX signals

Table 5-2 on page 5-4 lists the signals on the HDRX pins for the CT1156T2F-S and the baseboard. The ARM1156T2F-S AXI port signals are multiplexed onto the pins on this header.

| <br>Note |  |
|----------|--|
|          |  |

Corresponding pins on the upper and lower headers feed the signals through the tile stack.

The signal on the upper header of the CT1156T2F-S is named XUn and the signal on the lower header is named XLn, the table entry is Xxn. Replace x by L for the signal on the lower header and by U for the signal on the upper header. For example, the pin 1 signal for the lower header is **XL90** and the pin 1 signal for the upper header is **XU90** and the corresponding CT1156T2F-S signal is **ARADDRX13 / ARADDRX29**. This example also illustrates the designation used for a multiplexed signal, X / Y where signal X is present when **CLKOUTDIV** is HIGH and signal Y is present when **CLKOUTDIV** is LOW. See *Multiplexing scheme* on page 3-20 for further details of the AXI signal multiplexing.

For the EB there are two HDRX headers (tile site 1 and tile site 2). Replace the **TnX** signal prefix in the table by **T1X** or **T2X** to get the signal name for tile site 1 or 2 respectively.

Table 5-2 HDRX signals

| Core Tile signals        | Baseboard signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals        |
|--------------------------|-------------------|-----------|----------|----------------------|--------------------------|
| ARADDRX12 /<br>ARADDRX28 | TnX89             | 2         | 1        | TnX90                | ARADDRX13 /<br>ARADDRX29 |
| ARADDRX11 /<br>ARADDRX27 | TnX88             | 4         | 3        | TnX91                | ARADDRX14 /<br>ARADDRX30 |
| ARADDRX10 /<br>ARADDRX26 | TnX87             | 6         | 5        | TnX92                | ARADDRX15 /<br>ARADDRX31 |
| ARADDRX9 /<br>ARADDRX25  | TnX86             | 8         | 7        | TnX93                | ARIDX0 /<br>ARIDX2       |
| ARADDRX8 /<br>ARADDRX24  | TnX85             | 10        | 9        | TnX94                | ARIDX1 /<br>ARIDX3       |
| ARADDRX7 /<br>ARADDRX23  | TnX84             | 12        | 11       | TnX95                | ARLENX0 /<br>ARLENX2     |
| ARADDRX6 /<br>ARADDRX22  | TnX83             | 14        | 13       | TnX96                | ARLENX1 /<br>ARLENX3     |
| ARADDRX5 /<br>ARADDRX21  | TnX82             | 16        | 15       | TnX97                | ARSIZEX0 /<br>ARSIZEX1   |
| ARADDRX4 /<br>ARADDRX20  | TnX81             | 18        | 17       | TnX98                | b0 /<br>ARPROTX2         |
| ARADDRX3 /<br>ARADDRX19  | TnX80             | 20        | 19       | TnX99                | ARPROTX0 /<br>ARPROTX1   |
| ARADDRX2 /<br>ARADDRX18  | TnX79             | 22        | 21       | TnX100               | ARBURSTX0 /<br>ARBURSTX1 |
| ARADDRX1 /<br>ARADDRX17  | TnX78             | 24        | 23       | TnX101               | ARLOCKX0 /<br>ARLOCKX1   |
| ARADDRX0 /<br>ARADDRX16  | TnX77             | 26        | 25       | TnX102               | ARCACHEX0 /<br>ARCACHEX2 |
| BREADYX                  | TnX76             | 28        | 27       | TnX103               | ARCACHEX1 /<br>ARCACHEX3 |
| BVALIDX                  | TnX75             | 30        | 29       | TnX104               | ARVALIDX /<br>b0         |

Table 5-2 HDRX signals (continued)

| Core Tile signals        | Baseboard signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals      |
|--------------------------|-------------------|-----------|----------|----------------------|------------------------|
| BRESPX0 /<br>BRESPX1     | TnX74             | 32        | 31       | TnX105               | ARREADYX               |
| Xx73<br>(BIDX4)          | TnX73             | 34        | 33       | TnX106               | RDATAX0 /<br>RDATAX32  |
| BIDX1 /<br>BIDX3         | TnX72             | 36        | 35       | TnX107               | RDATAX1 /<br>RDATAX33  |
| BIDX0 /<br>BIDX2         | TnX71             | 38        | 37       | TnX108               | RDATAX2 /<br>RDATAX34  |
| AWREADYX                 | TnX70             | 40        | 39       | TnX109               | RDATAX3 /<br>RDATAX35  |
| AWVALIDX /<br>b0         | TnX69             | 42        | 41       | TnX110               | RDATAX4 /<br>RDATAX36  |
| AWCACHEX1 /<br>AWCACHEX3 | TnX68             | 44        | 43       | TnX111               | RDATAX5 /<br>RDATAX37  |
| AWCACHEX0 /<br>AWCACHEX2 | TnX67             | 46        | 45       | TnX112               | RDATAX6 /<br>RDATAX38  |
| AWLOCKX0/<br>AWLOCKX1    | TnX66             | 48        | 47       | TnX113               | RDATAX7 /<br>RDATAX39  |
| AWBURSTX0 /<br>AWBURSTX1 | TnX65             | 50        | 49       | TnX114               | RDATAX8 /<br>RDATAX40  |
| AWPROTX0 /<br>AWPROTX1   | TnX64             | 52        | 51       | TnX115               | RDATAX9 /<br>RDATAX41  |
| Xx63<br>(ARM_nRESET)     | TnX63             | 54        | 53       | TnX116               | RDATAX10 /<br>RDATAX42 |
| b0 /<br>AWPROTX2         | TnX62             | 56        | 55       | TnX117               | RDATAX11 /<br>RDATAX43 |
| AWSIZEX0 /<br>AWSIZEX1   | TnX61             | 58        | 57       | TnX118               | RDATAX12 /<br>RDATAX44 |
| AWLENX1 /<br>AWLENX3     | TnX60             | 60        | 59       | TnX119               | RDATAX13 /<br>RDATAX45 |

Table 5-2 HDRX signals (continued)

| Core Tile signals        | Baseboard<br>signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals      |
|--------------------------|----------------------|-----------|----------|----------------------|------------------------|
| AWLENX0 /<br>AWLENX2     | TnX59                | 62        | 61       | TnX120               | RDATAX14 /<br>RDATAX46 |
| AWIDX1 /<br>AWIDX3       | TnX58                | 64        | 63       | TnX121               | RDATAX15 /<br>RDATAX47 |
| AWIDX0 /<br>AWIDX2       | TnX57                | 66        | 65       | TnX122               | RDATAX16 /<br>RDATAX48 |
| AWADDRX15 /<br>AWADDRX31 | TnX56                | 68        | 67       | TnX123               | RDATAX17 /<br>RDATAX49 |
| AWADDRX14 /<br>AWADDRX30 | TnX55                | 70        | 69       | TnX124               | RDATAX18 /<br>RDATAX50 |
| AWADDRX13 /<br>AWADDRX29 | TnX54                | 72        | 71       | TnX125               | RDATAX19 /<br>RDATAX51 |
| AWADDRX12 /<br>AWADDRX28 | TnX53                | 74        | 73       | TnX126               | RDATAX20 /<br>RDATAX52 |
| AWADDRX11 /<br>AWADDRX27 | TnX52                | 76        | 75       | TnX127               | RDATAX21 /<br>RDATAX53 |
| AWADDRX10 /<br>AWADDRX26 | TnX51                | 78        | 77       | TnX128               | RDATAX22 /<br>RDATAX54 |
| AWADDRX9 /<br>AWADDRX25  | TnX50                | 80        | 79       | TnX129               | RDATAX23 /<br>RDATAX55 |
| AWADDRX8 /<br>AWADDRX24  | TnX49                | 82        | 81       | TnX130               | RDATAX24 /<br>RDATAX56 |
| AWADDRX7 /<br>AWADDRX23  | TnX48                | 84        | 83       | TnX131               | RDATAX25 /<br>RDATAX57 |
| AWADDRX6 /<br>AWADDRX22  | TnX47                | 86        | 85       | TnX132               | RDATAX26 /<br>RDATAX58 |
| AWADDRX5 /<br>AWADDRX21  | TnX46                | 88        | 87       | TnX133               | RDATAX27 /<br>RDATAX59 |
| AWADDRX4 /<br>AWADDRX20  | TnX45                | 90        | 89       | TnX134               | RDATAX28 /<br>RDATAX60 |

Table 5-2 HDRX signals (continued)

| Core Tile signals       | Baseboard signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals         |
|-------------------------|-------------------|-----------|----------|----------------------|---------------------------|
| AWADDRX3 /<br>AWADDRX19 | TnX44             | 92        | 91       | TnX135               | RDATAX29 /<br>RDATAX61    |
| AWADDRX2 /<br>AWADDRX18 | TnX43             | 94        | 93       | TnX136               | RDATAX30 /<br>RDATAX62    |
| AWADDRX1 /<br>AWADDRX17 | TnX42             | 96        | 95       | TnX137               | RDATAX31 /<br>RDATAX63    |
| AWADDRX0 /<br>AWADDRX16 | TnX41             | 98        | 97       | TnX138               | RIDX0 /<br>RIDX2          |
| WREADYX                 | TnX40             | 100       | 99       | TnX139               | RIDX1 /<br>RIDX3          |
| WVALIDX /<br>b0         | TnX39             | 102       | 101      | TnX140               | RRESPX0 /<br>RRESPX1      |
| WLASTX /<br>b0          | TnX38             | 104       | 103      | TnX141               | RLASTX / (not connected)  |
| WSTRBX3 /<br>WSTRBX7    | TnX37             | 106       | 105      | TnX142               | RVALIDX / (not connected) |
| WSTRBX2 /<br>WSTRBX6    | TnX36             | 108       | 107      | TnX143               | RREADYX                   |
| WSTRBX1 /<br>WSTRBX5    | TnX35             | 110       | 109      | TnX144               | Xx144                     |
| WSTRBX0 /<br>WSTRBX4    | TnX34             | 112       | 111      | TnX145               | Xx145                     |
| WIDX1 /<br>WIDX3        | TnX33             | 114       | 113      | TnX146               | Xx146                     |
| WIDX0 /<br>WIDX2        | TnX32             | 116       | 115      | TnX147               | Xx147                     |
| WDATAX31 /<br>WDATAX63  | TnX31             | 118       | 117      | TnX148               | Xx148                     |
| WDATAX30 /<br>WDATAX62  | TnX30             | 120       | 119      | TnX149               | Xx149                     |

Table 5-2 HDRX signals (continued)

| Core Tile signals      | Baseboard<br>signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|------------------------|----------------------|-----------|----------|----------------------|-------------------|
| WDATAX29 /<br>WDATAX61 | TnX29                | 122       | 121      | TnX150               | Xx150             |
| WDATAX28 /<br>WDATAX60 | TnX28                | 124       | 123      | TnX151               | Xx151             |
| WDATAX27 /<br>WDATAX59 | TnX27                | 126       | 125      | TnX152               | Xx152             |
| WDATAX26 /<br>WDATAX58 | TnX26                | 128       | 127      | TnX153               | Xx153             |
| WDATAX25 /<br>WDATAX57 | TnX25                | 130       | 129      | TnX154               | Xx154             |
| WDATAX24 /<br>WDATAX56 | TnX24                | 132       | 131      | TnX155               | Xx155             |
| WDATAX23 /<br>WDATAX55 | TnX23                | 134       | 133      | TnX156               | Xx156             |
| WDATAX22 /<br>WDATAx54 | TnX22                | 136       | 135      | TnX157               | Xx157             |
| WDATAX21 /<br>WDATAX53 | TnX21                | 138       | 137      | TnX158               | Xx158             |
| WDATAX20 /<br>WDATAX52 | TnX20                | 140       | 139      | TnX159               | Xx159             |
| WDATAX19 /<br>WDATAX51 | TnX19                | 142       | 141      | TnX160               | Xx160             |
| WDATAX18 /<br>WDATAX50 | TnX18                | 144       | 143      | TnX161               | Xx161             |
| WDATAX17 /<br>WDATAX49 | TnX17                | 146       | 145      | TnX162               | Xx162             |
| WDATAX16 /<br>WDATAX48 | TnX16                | 148       | 147      | TnX163               | Xx163             |
| WDATAX15 /<br>WDATAX47 | TnX15                | 150       | 149      | TnX164               | Xx164             |

Table 5-2 HDRX signals (continued)

| Core Tile signals      | Baseboard signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|------------------------|-------------------|-----------|----------|----------------------|-------------------|
| WDATAX14 /<br>WDATAX46 | TnX14             | 152       | 151      | TnX165               | Xx165             |
| WDATAX13 /<br>WDATAX45 | TnX13             | 154       | 153      | TnX166               | Xx166             |
| WDATAX12 /<br>WDATAX44 | TnX12             | 156       | 155      | TnX167               | Xx167             |
| WDATAX11 /<br>WDATAX43 | TnX11             | 158       | 157      | TnX168               | Xx168             |
| WDATAX10 /<br>WDATAX42 | TnX10             | 160       | 159      | TnX169               | Xx169             |
| WDATAX9 /<br>WDATAX41  | TnX9              | 162       | 161      | TnX170               | Xx170             |
| WDATAX8 /<br>WDATAX40  | TnX8              | 164       | 163      | TnX171               | Xx171             |
| WDATAX7 /<br>WDATAX39  | TnX7              | 166       | 165      | TnX172               | Xx172             |
| WDATAX6 /<br>WDATAX38  | TnX6              | 168       | 167      | TnX173               | Xx173             |
| WDATAX5 /<br>WDATAX37  | TnX5              | 170       | 169      | TnX174               | Xx174             |
| WDATAX4 /<br>WDATAX36  | TnX4              | 172       | 171      | TnX175               | Xx175             |
| WDATAX3 /<br>WDATAX35  | TnX3              | 174       | 173      | TnX176               | Xx176             |
| WDATAX2 /<br>WDATAX34  | TnX2              | 176       | 175      | TnX177               | Xx177             |
| WDATAX1 /<br>WDATAX33  | TnX1              | 178       | 177      | TnX178               | Xx178             |
| WDATAX0 /<br>WDATAX32  | TnX0              | 180       | 179      | TnX179               | Xx179             |

For a description of the AXI bus signals see *AMBA AXI Protocol Specification* (ARM IHI 0022), *Chapter 2 Signal Descriptions*.

## 5.1.2 HDRY signals

Table 5-3 describes the signals on the HDRY pins for the CT1156T2F-S and the baseboard. None of the HDRY pins are utilized by the CT1156T2F-S. The generic HDRY Y bus signals are listed in Table 5-3 for reference only.

| Note | <br>- |  |
|------|-------|--|
|      |       |  |

Corresponding pins on the upper and lower headers feed the generic signals through the tile stack.

The signal on the upper header is named YUn and the signal on the lower header is named YLn, the table entry is Yxn. Replace x by L for the signal on the lower header and by U for the signal on the upper header. For example, the pin 1 signal for the lower header is YL89 and the pin 1 signal for the upper header is YU89.

For the EB there are two HDRY headers (tile site 1 and tile site 2). Replace the **TnY** signal prefix in the table by **T1Y** or **T2Y** to get the signal name for tile site 1 or 2 respectively.

Table 5-3 HDRY signals

| Core Tile signals | Baseboard<br>signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|-------------------|----------------------|-----------|----------|----------------------|-------------------|
| Yx90              | TnY90                | 2         | 1        | TnY89                | Yx89              |
| Yx91              | TnY91                | 4         | 3        | TnY88                | Yx88              |
| Yx92              | TnY92                | 6         | 5        | TnY87                | Yx87              |
| Yx93              | TnY93                | 8         | 7        | TnY86                | Yx86              |
| Yx94              | TnY94                | 10        | 9        | TnY85                | Yx85              |
| Yx95              | TnY95                | 12        | 11       | TnY84                | Yx84              |
| Yx96              | TnY96                | 14        | 13       | TnY83                | Yx83              |
| Yx97              | TnY97                | 16        | 15       | TnY82                | Yx82              |
| Yx98              | TnY98                | 18        | 17       | TnY81                | Yx81              |
| Yx99              | TnY99                | 20        | 19       | TnY80                | Yx80              |

Table 5-3 HDRY signals (continued)

| Core Tile signals | Baseboard<br>signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|-------------------|----------------------|-----------|----------|----------------------|-------------------|
| Yx100             | TnY100               | 22        | 21       | TnY79                | Yx79              |
| Yx101             | TnY101               | 24        | 23       | TnY78                | Yx78              |
| Yx102             | TnY102               | 26        | 25       | TnY77                | Yx77              |
| Yx103             | TnY103               | 28        | 27       | TnY76                | Yx76              |
| Yx104             | TnY104               | 30        | 29       | TnY75                | Yx75              |
| Yx105             | TnY105               | 32        | 31       | TnY74                | Yx74              |
| Yx106             | TnY106               | 34        | 33       | TnY73                | Yx73              |
| Yx107             | TnY107               | 36        | 35       | TnY72                | Yx72              |
| Yx108             | TnY108               | 38        | 37       | TnY71                | Yx71              |
| Yx109             | TnY109               | 40        | 39       | TnY70                | Yx70              |
| Yx110             | TnY110               | 42        | 41       | TnY69                | Yx69              |
| Yx111             | TnY111               | 44        | 43       | TnY68                | Yx68              |
| Yx112             | TnY112               | 46        | 45       | TnY67                | Yx67              |
| Yx113             | TnY113               | 48        | 47       | TnY66                | Yx66              |
| Yx114             | TnY114               | 50        | 49       | TnY65                | Yx65              |
| Yx115             | TnY115               | 52        | 51       | TnY64                | Yx64              |
| Yx116             | TnY116               | 54        | 53       | TnY63                | Yx63              |
| Yx117             | TnY117               | 56        | 55       | TnY62                | Yx62              |
| Yx118             | TnY118               | 58        | 57       | TnY61                | Yx61              |
| Yx119             | TnY119               | 60        | 59       | TnY60                | Yx60              |
| Yx120             | TnY120               | 62        | 61       | TnY59                | Yx59              |
| Yx121             | TnY121               | 64        | 63       | TnY58                | Yx58              |
| Yx122             | TnY122               | 66        | 65       | TnY57                | Yx57              |
| Yx123             | TnY123               | 68        | 67       | TnY56                | Yx56              |
|                   |                      |           |          |                      |                   |

Table 5-3 HDRY signals (continued)

| Core Tile signals | Baseboard<br>signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|-------------------|----------------------|-----------|----------|----------------------|-------------------|
| Yx124             | TnY124               | 70        | 69       | TnY55                | Yx55              |
| Yx125             | TnY125               | 72        | 71       | TnY54                | Yx54              |
| Yx126             | TnY126               | 74        | 73       | TnY53                | Yx53              |
| Yx127             | TnY127               | 76        | 75       | TnY52                | Yx52              |
| Yx128             | TnY128               | 78        | 77       | TnY51                | Yx51              |
| Yx129             | TnY129               | 80        | 79       | TnY50                | Yx50              |
| Yx130             | TnY130               | 82        | 81       | TnY49                | Yx49              |
| Yx131             | TnY131               | 84        | 83       | TnY48                | Yx48              |
| Yx132             | TnY132               | 86        | 85       | TnY47                | Yx47              |
| Yx133             | TnY133               | 88        | 87       | TnY46                | Yx46              |
| Yx134             | TnY134               | 90        | 89       | TnY45                | Yx45              |
| Yx135             | TnY135               | 92        | 91       | TnY44                | Yx44              |
| Yx136             | TnY136               | 94        | 93       | TnY43                | Yx43              |
| Yx137             | TnY137               | 96        | 95       | TnY42                | Yx42              |
| Yx138             | TnY138               | 98        | 97       | TnY41                | Yx41              |
| Yx139             | TnY139               | 100       | 99       | TnY40                | Yx40              |
| Yx140             | TnY140               | 102       | 101      | TnY39                | Yx39              |
| Yx141             | TnY141               | 104       | 103      | TnY38                | Yx38              |
| Yx142             | TnY142               | 106       | 105      | TnY37                | Yx37              |
| Yx143             | TnY143               | 108       | 107      | TnY36                | Yx36              |
| Yx144             | TnY144               | 110       | 109      | TnY35                | Yx35              |
| Yx145             | TnY145               | 112       | 111      | TnY34                | Yx34              |
| Yx146             | TnY146               | 114       | 113      | TnY33                | Yx33              |
| Yx147             | TnY147               | 116       | 115      | TnY32                | Yx32              |

Table 5-3 HDRY signals (continued)

| Core Tile signals | Baseboard signals | Even pins | Odd pins | Baseboard<br>signals | Core Tile signals |
|-------------------|-------------------|-----------|----------|----------------------|-------------------|
| Yx148             | TnY148            | 118       | 117      | TnY31                | Yx31              |
| Yx149             | TnY149            | 120       | 119      | TnY30                | Yx30              |
| Yx150             | TnY150            | 122       | 121      | TnY29                | Yx29              |
| Yx151             | TnY151            | 124       | 123      | TnY28                | Yx28              |
| Yx152             | TnY152            | 126       | 125      | TnY27                | Yx27              |
| Yx153             | TnY153            | 128       | 127      | TnY26                | Yx26              |
| Yx154             | TnY154            | 130       | 129      | TnY25                | Yx25              |
| Yx155             | TnY155            | 132       | 131      | TnY24                | Yx24              |
| Yx156             | TnY156            | 134       | 133      | TnY23                | Yx23              |
| Yx157             | TnY157            | 136       | 135      | TnY22                | Yx22              |
| Yx158             | TnY158            | 138       | 137      | TnY21                | Yx21              |
| Yx159             | TnY159            | 140       | 139      | TnY20                | Yx20              |
| Yx160             | TnY160            | 142       | 141      | TnY19                | Yx19              |
| Yx161             | TnY161            | 144       | 143      | TnY18                | Yx18              |
| Yx162             | TnY162            | 146       | 145      | TnY17                | Yx17              |
| Yx163             | TnY163            | 148       | 147      | TnY16                | Yx16              |
| Yx164             | TnY164            | 150       | 149      | TnY15                | Yx15              |
| Yx165             | TnY165            | 152       | 151      | TnY14                | Yx14              |
| Yx166             | TnY166            | 154       | 153      | TnY13                | Yx13              |
| Yx167             | TnY167            | 156       | 155      | TnY12                | Yx12              |
| Yx168             | TnY168            | 158       | 157      | TnY11                | Yx11              |
| Yx169             | TnY169            | 160       | 159      | TnY10                | Yx10              |
| Yx170             | TnY170            | 162       | 161      | TnY9                 | Yx9               |
| Yx171             | TnY171            | 164       | 163      | TnY8                 | Yx8               |
|                   |                   |           |          |                      |                   |

Table 5-3 HDRY signals (continued)

| Core Tile<br>signals | Baseboard<br>signals | Even pins | Odd pins | Baseboard signals | Core Tile<br>signals |
|----------------------|----------------------|-----------|----------|-------------------|----------------------|
| Yx172                | TnY172               | 166       | 165      | TnY7              | Yx7                  |
| Yx173                | TnY173               | 168       | 167      | TnY6              | Yx6                  |
| Yx174                | TnY174               | 170       | 169      | TnY5              | Yx5                  |
| Yx175                | TnY175               | 172       | 171      | TnY4              | Yx4                  |
| Yx176                | TnY176               | 174       | 173      | TnY3              | Yx3                  |
| Yx177                | TnY177               | 176       | 175      | TnY2              | Yx2                  |
| Yx178                | TnY178               | 178       | 177      | TnY1              | Yx1                  |
| Yx179                | TnY179               | 180       | 179      | TnY0              | Yx0                  |

For a description of the AXI bus signals see *AMBA AXI Protocol Specification* (ARM IHI 0022), *Chapter 2 Signal Descriptions*.

## 5.1.3 HDRZ signals

Table 5-4 on page 5-15 describes the signals on the HDRZ pins for the CT1156T2F-S and the baseboard.

| Except for the clock and JTAG signals, and nTILE_DET, the CT1156T2F-S either has         |
|------------------------------------------------------------------------------------------|
| the same signal on the corresponding pin on the upper and lower header or a signal or    |
| the lower header only. Where there are different signals on corresponding pins, they are |

shown in the table with the suffix (U) and (L) to indicate an upper or lower header connection respectively.

— Note —

The signal on the upper header of the CT1156T2F-S is named ZUn and the signal on the lower header is named ZLn, the table entry is Zxn. Replace x by L for the signal on the lower header and by U for the signal on the upper header. For example, the pin 1 signal for the lower header is **ZL128** and the pin 1 signal for the upper header is **ZU128**.

For the EB there are two HDRZ headers (tile site 1 and tile site 2). Replace the **TnZ** signal prefix in the table by **T1Z** or **T2Z** to get the signal name for tile site 1 or 2 re respectively.

Table 5-4 HDRZ signals

| Core Tile signals | Baseboard signals | Even<br>pins | Odd<br>pins | Baseboard<br>signals | Core Tile<br>signals |
|-------------------|-------------------|--------------|-------------|----------------------|----------------------|
| Z255              | TnZ255            | 2            | 1           | TnZ128               | Zx128                |
| Z254              | TnZ254            | 4            | 3           | TnZ129               | Zx129                |
| Z253              | TnZ253            | 6            | 5           | TnZ130               | Zx130                |
| Z252              | TnZ252            | 8            | 7           | TnZ131               | Zx131                |
| Z251              | TnZ251            | 10           | 9           | TnZ132               | Zx132                |
| Z250              | TnZ250            | 12           | 11          | TnZ133               | Zx133                |
| Z249              | TnZ249            | 14           | 13          | TnZ134               | Zx134                |
| Z248              | TnZ248            | 16           | 15          | TnZ135               | Zx135                |
| Z247              | TnZ247            | 18           | 17          | TnZ136               | Zx136                |
| Z246              | TnZ246            | 20           | 19          | TnZ137               | Zx137                |
| Z245              | TnZ245            | 22           | 21          | TnZ138               | Zx138                |
| <b>Z</b> 244      | TnZ244            | 24           | 23          | TnZ139               | Zx139                |
| Z243              | TnZ243            | 26           | 25          | TnZ140               | Zx140                |
| Z242              | TnZ242            | 28           | 27          | TnZ141               | Zx141                |
| Z241              | TnZ241            | 30           | 29          | TnZ142               | Zx142                |
| Z240              | TnZ240            | 32           | 31          | TnZ143               | Zx143                |
| Z239              | TnZ249            | 34           | 33          | TnZ144               | Zx144                |
| Z238              | TnZ248            | 36           | 35          | TnZ145               | Zx145                |
| Z237              | TnZ237            | 38           | 37          | TnZ146               | Zx146                |
| Z236              | TnZ236            | 40           | 39          | TnZ147               | Zx147                |
| Z235              | TnZ235            | 42           | 41          | TnZ148               | Zx148                |
| Z234              | TnZ234            | 44           | 43          | TnZ149               | Zx149                |
| Z233              | TnZ233            | 46           | 45          | TnZ150               | Zx150                |
| Z232              | TnZ232            | 48           | 47          | TnZ151               | Zx151                |

Table 5-4 HDRZ signals (continued)

| Core Tile signals | Baseboard signals | Even<br>pins | Odd<br>pins | Baseboard<br>signals | Core Tile<br>signals |
|-------------------|-------------------|--------------|-------------|----------------------|----------------------|
| nWARMRST          | TnZ231            | 50           | 49          | TnZ152               | Zx152                |
| PLDCLK            | TnZ230            | 52           | 51          | TnZ153               | Zx153                |
| PLDRESETn         | TnZ229            | 54           | 53          | TnZ154               | Zx154                |
| PLDD0             | TnZ228            | 56           | 55          | TnZ155               | Zx155                |
| PLDD1             | TnZ227            | 58           | 57          | TnZ156               | Zx156                |
| ETMEXTOUT         | TnZ226            | 60           | 59          | TnZ157               | Zx157                |
| USEROUT3          | TnZ225            | 62           | 61          | TnZ158               | Zx158                |
| USEROUT2          | TnZ224            | 64           | 63          | TnZ159               | Zx159                |
| USEROUT1          | TnZ223            | 66           | 65          | TnZ160               | Zx160                |
| USEROUT0          | TnZ222            | 68           | 67          | TnZ161               | Zx161                |
| ETMEXTIN          | TnZ221            | 70           | 69          | TnZ162               | Zx162                |
| USERIN3           | TnZ220            | 72           | 71          | TnZ163               | Zx163                |
| USERIN2           | TnZ219            | 74           | 73          | TnZ164               | Zx164                |
| USERIN1           | TnZ218            | 76           | 75          | TnZ165               | Zx165                |
| USERIN0           | TnZ217            | 78           | 77          | TnZ166               | Zx166                |
| nCOLDRST          | TnZ216            | 80           | 79          | TnZ167               | Zx167                |
| EDBGRQ            | TnZ215            | 82           | 81          | TnZ168               | Zx168                |
| ІЕВКРТ            | TnZ214            | 84           | 83          | TnZ169               | Zx169                |
| DEWPT             | TnZ213            | 86           | 85          | TnZ170               | Zx170                |
| EXTTRIG           | TnZ212            | 88           | 87          | TnZ171               | Zx171                |
| COMMTX            | TnZ211            | 90           | 89          | TnZ172               | Zx172                |
| COMMRX            | TnZ210            | 92           | 91          | TnZ173               | Zx173                |
| BIGENDOUT         | TnZ209            | 94           | 93          | TnZ174               | Zx174                |
| STANDBYWFI        | TnZ208            | 96           | 95          | TnZ175               | Zx175                |

Table 5-4 HDRZ signals (continued)

| Core Tile signals               | Baseboard signals | Even<br>pins       | Odd<br>pins        | Baseboard<br>signals | Core Tile<br>signals  |
|---------------------------------|-------------------|--------------------|--------------------|----------------------|-----------------------|
| DBGACK                          | TnZ207            | 98                 | 97                 | TnZ176               | Zx176                 |
| nIRQ                            | TnZ206            | 100                | 99                 | TnZ177               | Zx177                 |
| nFIQ                            | TnZ205            | 102                | 101                | TnZ178               | Zx178                 |
| PLD_SPARE4                      | TnZ204            | 104                | 103                | TnZ179               | Zx179                 |
| PLD_SPARE3                      | TnZ203            | 106                | 105                | TnZ180               | Zx180                 |
| PLD_SPARE2                      | TnZ202            | 108                | 107                | TnZ181               | Zx181                 |
| PLD_SPARE1                      | TnZ201            | 110                | 109                | TnZ182               | Zx182                 |
| PLD_SPARE0                      | TnZ200            | 112                | 111                | TnZ183               | Zx183                 |
| Zx199 (STNBYWFI3)               | TnZ199            | 114                | 113                | TnZ184               | Zx184                 |
| Zx198                           | TnZ198            | 116                | 115                | TnZ185               | Zx185                 |
| Zx197                           | TnZ197            | 118                | 117                | TnZ186               | Zx186                 |
| Zx196                           | TnZ196            | 120                | 119                | TnZ187               | Zx187                 |
| Zx195 (SMPnAMP3)                | TnZ195            | 122                | 121                | TnZ188               | Zx188                 |
| Zx194 (SMPnAMP2)                | TnZ194            | 124                | 123                | TnZ189               | Zx189                 |
| Zx193 (SMPnAMP1)                | TnZ193            | 126                | 125                | TnZ190               | Zx190                 |
| Zx192 (SMPnAMP0)                | TnZ192            | 128                | 127                | TnZ191               | Zx191                 |
| CLK_POS_DN                      | CLK_POS_DN_IN     | 130                | 129                | D_nSRST              | D_nSRST               |
| CLK_NEG_DN_IN<br>CLK_NEG_DN_OUT | CLK_NEG_DN_IN     | 132 (U)<br>132 (L) | 131                | D_nTRST              | D_nTRST               |
| CLK_POS_UP                      | CLK_POS_UP_OUT    | 134                | 133 (U)<br>133 (L) | D_TDO_IN             | D_TDO_IN<br>D_TDO_OUT |
| CLK_NEG_UP_OUT<br>CLK_NEG_UP_IN | CLK_NEG_UP_OUT    | 136 (U)<br>136 (L) | 135                | D_TDI                | D_TDI                 |
| CLK_UP_MINUS2                   | CLK_UP_THRU       | 138                | 137 (U)<br>137 (L) | D_TCK_OUT            | D_TCK_OUT<br>D_TCK_IN |
| CLK_UP_MINUS1                   | CLK_OUT_PLUS1     | 140                | 139 (U)<br>139 (L) | D_TMS_OUT            | D_TMS_OUT<br>D_TMS_IN |

Table 5-4 HDRZ signals (continued)

| Core Tile signals | Baseboard signals  | Even<br>pins | Odd<br>pins        | Baseboard<br>signals | Core Tile<br>signals  |
|-------------------|--------------------|--------------|--------------------|----------------------|-----------------------|
| CLK_UP_THRU       | CLK_OUT_PLUS2      | 142          | 141                | D_RTCK               | D_RTCK                |
| CLK_DN_PLUS2      | CLK_IN_PLUS2       | 144          | 143                | C_nSRST              | C_nSRST               |
| CLK_DN_PLUS1      | CLK_IN_PLUS1       | 146          | 145                | C_nTRST              | C_nTRST               |
| CLK_DN_THRU       | CLK_DN_THRU        | 148          | 147 (U)<br>147 (L) | C_TDO_IN             | C_TDO_IN<br>C_TDO_OUT |
| CLK_GLOBAL        | CLK_GLOBAL         | 150          | 149                | C_TDI                | C_TDI                 |
| FPGA_IMAGE        | FPGA_IMAGE         | 152          | 151 (U)<br>151 (L) | C_TCK_OUT            | C_TCK_OUT<br>C_TCK_IN |
| nSYSPOR           | nSYSPOR            | 154          | 153 (U)<br>153 (L) | C_TMS_OUT            | C_TMS_OUT<br>C_TMS_IN |
| nSYSRST           | nSYSRST            | 156          | 155 (U)<br>155 (L) | nTILE_DET            | nTILE_DET<br>GND      |
| nRTCKEN           | nRTCKEN            | 158          | 157                | nCFGEN               | nCFGEN                |
| SPARE12           | SPARE12 (reserved) | 160          | 159                | GLOBAL_DONE          | GLOBAL_DONE           |
| SPARE10           | SPARE10 (reserved) | 162          | 161                | SPARE11 (reserved)   | SPARE11               |
| SPARE8            | SPARE8 (reserved)  | 164          | 163                | SPARE9 (reserved)    | SPARE9                |
| SPARE6            | SPARE6 (reserved)  | 166          | 165                | SPARE7 (reserved)    | SPARE7                |
| SPARE4            | SPARE4 (reserved)  | 168          | 167                | SPARE5 (reserved)    | SPARE5                |
| SPARE2            | SPARE2 (reserved)  | 170          | 169                | SPARE3 (reserved)    | SPARE3                |
| SPARE0            | SPARE0 (reserved)  | 172          | 171                | SPARE1 (reserved)    | SPARE1                |
| Zx64              | TnZ64              | 174          | 173                | TnZ63                | Zx63                  |
| Zx65              | TnZ65              | 176          | 175                | TnZ62                | Zx62                  |
| Zx66              | TnZ66              | 178          | 177                | TnZ61                | Zx61                  |
| Zx67              | TnZ67              | 180          | 179                | TnZ60                | Zx60                  |
| Zx68              | TnZ68              | 182          | 181                | TnZ59                | Zx59                  |
| Zx69              | TnZ79              | 184          | 183                | TnZ58                | Zx58                  |

Table 5-4 HDRZ signals (continued)

| Core Tile signals | Baseboard signals | Even<br>pins | Odd<br>pins | Baseboard<br>signals | Core Tile signals |
|-------------------|-------------------|--------------|-------------|----------------------|-------------------|
| Zx70              | TnZ70             | 186          | 185         | TnZ57                | Zx57              |
| Zx71              | TnZ71             | 188          | 187         | TnZ56                | Zx56              |
| Zx72              | TnZ72             | 190          | 189         | TnZ55                | Zx55              |
| Zx73              | TnZ73             | 192          | 191         | TnZ54                | Zx54              |
| Zx74              | TnZ74             | 194          | 193         | vZ53                 | Zx53              |
| Zx75              | TnZ75             | 196          | 195         | TnZ52                | Zx52              |
| Zx76              | TnZ76             | 198          | 197         | TnZ51                | Zx51              |
| Zx77              | TnZ77             | 200          | 199         | TnZ50                | Zx50              |
| Zx78              | TnZ78             | 202          | 201         | TnZ49                | Zx49              |
| Zx79              | TnZ79             | 204          | 203         | TnZ48                | Zx48              |
| Zx80              | TnZ80             | 206          | 205         | TnZ47                | Zx47              |
| Zx81              | TnZ81             | 208          | 207         | TnZ46                | Zx46              |
| Zx82              | TnZ82             | 210          | 209         | TnZ45                | Zx45              |
| Zx83              | TnZ83             | 212          | 211         | TnZ44                | Zx44              |
| Zx84              | TnZ84             | 214          | 213         | TnZ43                | Zx43              |
| Zx85              | TnZ85             | 216          | 215         | TnZ42                | Zx42              |
| Zx86              | TnZ86             | 218          | 217         | TnZ41                | Zx41              |
| Zx87              | TnZ87             | 220          | 219         | TnZ40                | Zx40              |
| Zx88              | TnZ88             | 222          | 221         | TnZ39                | Zx39              |
| Zx89              | TnZ89             | 224          | 223         | TnZ38                | Zx38              |
| Zx90              | TnZ90             | 226          | 225         | TnZ37                | Zx37              |
| Zx91              | TnZ91             | 228          | 227         | TnZ36                | Zx36              |
| Zx92              | TnZ92             | 230          | 229         | TnZ35                | Zx35              |
| Zx93              | TnZ93             | 232          | 231         | TnZ34                | Zx34              |

Table 5-4 HDRZ signals (continued)

| Core Tile signals | Baseboard signals | Even<br>pins | Odd<br>pins | Baseboard<br>signals | Core Tile<br>signals |
|-------------------|-------------------|--------------|-------------|----------------------|----------------------|
| Zx94              | TnZ94             | 234          | 233         | TnZ33                | Zx33                 |
| Zx95              | TnZ95             | 236          | 235         | TnZ32                | Zx32                 |
| Zx96              | TnZ96             | 238          | 237         | TnZ31                | Zx31                 |
| Zx97              | TnZ97             | 240          | 239         | TnZ30                | Zx30                 |
| Zx98              | TnZ98             | 242          | 241         | TnZ29                | Zx29                 |
| Zx99              | TnZ99             | 244          | 243         | TnZ28                | Zx28                 |
| Zx100             | TnZ100            | 246          | 245         | TnZ27                | Zx27                 |
| Zx101             | TnZ101            | 248          | 247         | TnZ26                | Zx26                 |
| Zx102             | TnZ102            | 250          | 249         | TnZ25                | Zx25                 |
| Zx103             | TnZ103            | 252          | 251         | TnZ24                | Zx24                 |
| Zx104             | TnZ104            | 254          | 253         | TnZ23                | Zx23                 |
| Zx105             | TnZ105            | 256          | 255         | TnZ22                | Zx22                 |
| Zx106             | TnZ106            | 258          | 257         | TnZ21                | Zx21                 |
| Zx107             | TnZ107            | 260          | 259         | TnZ20                | Zx20                 |
| Zx108             | TnZ108            | 262          | 261         | TnZ19                | Zx19                 |
| Zx109             | TnZ109            | 264          | 263         | TnZ18                | Zx18                 |
| Zx110             | TnZ110            | 266          | 265         | TnZ17                | Zx17                 |
| Zx111             | TnZ111            | 268          | 267         | TnZ16                | Zx16                 |
| Zx112             | TnZ112            | 270          | 269         | TnZ15                | Zx15                 |
| Zx113             | TnZ113            | 272          | 271         | TnZ14                | Zx14                 |
| Zx114             | TnZ114            | 274          | 273         | TnZ13                | Zx13                 |
| Zx115             | TnZ115            | 276          | 275         | TnZ12                | Zx12                 |
| Zx116             | TnZ116            | 278          | 277         | TnZ11                | Zx11                 |
| Zx117             | TnZ117            | 280          | 279         | TnZ10                | Zx10                 |
|                   |                   |              |             |                      |                      |

Table 5-4 HDRZ signals (continued)

| Core Tile signals | Baseboard signals | Even<br>pins | Odd<br>pins | Baseboard<br>signals | Core Tile signals |
|-------------------|-------------------|--------------|-------------|----------------------|-------------------|
| Zx118             | TnZ118            | 282          | 281         | TnZ9                 | Zx9               |
| Zx119             | TnZ119            | 284          | 283         | TnZ8                 | Zx8               |
| Zx120             | TnZ120            | 286          | 285         | TnZ7                 | Zx7               |
| Zx121             | TnZ121            | 288          | 287         | TnZ6                 | Zx6               |
| Zx122             | TnZ122            | 290          | 289         | TnZ5                 | Zx5               |
| Zx123             | TnZ123            | 292          | 291         | TnZ4                 | Zx4               |
| Zx124             | TnZ124            | 294          | 293         | TnZ3                 | Zx3               |
| Zx125             | TnZ125            | 296          | 295         | TnZ2                 | Zx2               |
| Zx126             | TnZ126            | 298          | 297         | TnZ1                 | Zx1               |
| Zx127             | TnZ127            | 300          | 299         | TnZ0                 | Zx0               |

#### 5.2 Trace Connectors

Trace connectors are provided on the CT1156T2F-S. Use the JTAG connector on the baseboard to provide the JTAG signals that are required for controlling the ETM in the ARM1156T2F-S test chip.

#### 5.2.1 Trace connector pinout

Table 5-5 and Table 5-6 on page 5-23 list the pinout of the trace connectors J7 (TRACEA) and J8 (TRACEB).

The Mictor connector (part number AMP 2-767004-2) is shown in Figure 5-2.



Agilent (formerly HP) and Tektronix label these connectors differently, but the assignments of signals to physical pins is appropriate for both systems and pin 1 is always in the same place. The figure is labelled according to the Agilent pin assignment.



Figure 5-2 AMP Mictor connector

| Trace Port signal | Pin | Pin | Trace Port signal |
|-------------------|-----|-----|-------------------|
| Not connected     | 1   | 2   | Not connected     |
| GND               | 3   | 4   | Not connected     |
| Not connected     | 5   | 6   | TRACECLKAX        |
| Not connected     | 7   | 8   | Not connected     |
| Not connected     | 9   | 10  | EXTTRIGX          |
| Not connected     | 11  | 12  | VSUPPLYA_R        |
| Not connected     | 13  | 14  | VTREFA_R          |

Table 5-5 Trace Port A (TRACEA) connector J7

Table 5-5 Trace Port A (TRACEA) connector J7 (continued)

| Trace Port signal | Pin | Pin | Trace Port signal |
|-------------------|-----|-----|-------------------|
| Not connected     | 15  | 16  | TRACEPKTAX7       |
| Not connected     | 17  | 18  | TRACEPKTAX6       |
| Not connected     | 19  | 20  | TRACEPKTAX5       |
| Not connected     | 21  | 22  | TRACEPKTAX4       |
| TRACEPKTAX15      | 23  | 24  | TRACEPKTAX3       |
| TRACEPKTAX14      | 25  | 26  | TRACEPKTAX2       |
| TRACEPKTAX13      | 27  | 28  | TRACEPKTAX1       |
| TRACEPKTAX12      | 29  | 30  | TRACEPKTAX0       |
| TRACEPKTAX11      | 31  | 32  | TRACESYNCAX       |
| TRACEPKTAX10      | 33  | 34  | PIPESTATAX2       |
| TRACEPKTAX9       | 35  | 36  | PIPESTATAX1       |
| TRACEPKTAX8       | 37  | 38  | PIPESTATAX0       |

Table 5-6 Trace Port B (TRACEB) connector J8

| Trace Port signal | Pin | Pin | Trace Port signal |
|-------------------|-----|-----|-------------------|
| Not connected     | 1   | 2   | Not connected     |
| GND               | 3   | 4   | Not connected     |
| Not connected     | 5   | 6   | TRACECLKBX        |
| Not connected     | 7   | 8   | Not connected     |
| Not connected     | 9   | 10  | Not connected     |
| Not connected     | 11  | 12  | VSUPPLYB_R        |
| Not connected     | 13  | 14  | VTREFB_R          |
| Not connected     | 15  | 16  | TRACEPKTBX7       |
| Not connected     | 17  | 18  | TRACEPKTBX6       |
|                   |     |     |                   |

Table 5-6 Trace Port B (TRACEB) connector J8 (continued)

| Trace Port signal | Pin | Pin | Trace Port signal |
|-------------------|-----|-----|-------------------|
| Not connected     | 19  | 20  | TRACEPKTBX5       |
| Not connected     | 21  | 22  | TRACEPKTBX4       |
| TRACEPKTBX15      | 23  | 24  | TRACEPKTBX3       |
| TRACEPKTBX14      | 25  | 26  | TRACEPKTBX2       |
| TRACEPKTBX13      | 27  | 28  | TRACEPKTBX1       |
| TRACEPKTBX12      | 29  | 30  | TRACEPKTBX0       |
| TRACEPKTBX11      | 31  | 32  | TRACESYNCBX       |
| TRACEPKTBX10      | 33  | 34  | PIPESTATBX2       |
| TRACEPKTBX9       | 35  | 36  | PIPESTATBX1       |
| TRACEPKTBX8       | 37  | 38  | PIPESTATBX0       |

# 5.3 Links, test points, and LED indicators

This section describes the links, test points and LED indicators present on the CT1156T2F-S.

#### 5.3.1 Links

There are several build options available for the CT1156T2F-S. These options are fixed at manufacture by fitting links to the HBI-0154 printed-circuit board. A combination of zero ohm resistor networks and resistors are used.

Figure 5-3 shows the location of the links on the top of the CT1156T2F-S.



Figure 5-3 Location of links (top)

**HDRY** (J6)RN1 RN2 RN3 RN4 **RN16 HDRZ** (J2)**RN17** RN11 **RN18** RN5 RN22 RN20 **■** RN19 **HDRX** (J4)

Figure 5-4 shows the location of the links on the bottom of the CT1156T2F-S.

Figure 5-4 Location of links (bottom)

Table 5-7 on page 5-27 lists the link default build for the CT1156T2F-S.

The default build provides:

 $\bullet$  3.3V interface from the tile headers to the ARM test chip I/O

\_\_\_\_\_Note \_\_\_\_\_\_
Level translator U12 is not fitted for this build.

- ARM1156T2F-S test chip pin compatibility
- JTAG return TCK (**D\_RTCK**) enabled during debug.

Table 5-7 Default links

| Link        | Default Build | Schematic Location                                   |
|-------------|---------------|------------------------------------------------------|
| R1, R2      | Fitted        | CT1156T2F-S - Power<br>Sheet 7 of 9                  |
| R91, R92    | Not Fitted    | CT1156T2F-S - Power<br>Sheet 7 of 9                  |
| RN1 - RN4   | Fitted        | CT1156T2F-S - ARM1156T2F-S Test Chip<br>Sheet 3 of 9 |
| R5          | Fitted        | CT1156T2F-S - ARM1156T2F-S Test Chip<br>Sheet 3 of 9 |
| RN5 - RN12  | Fitted        | CT1156T2F-S - ARM1156T2F-S Test Chip<br>Sheet 3 of 9 |
| R6          | Not Fitted    | CT1156T2F-S - ARM1156T2F-S Test Chip<br>Sheet 3 of 9 |
| RN15 - RN22 | Not Fitted    | CT1156T2F-S - ARM1156T2F-S Test Chip<br>Sheet 3 of 9 |
| R54         | Fitted        | CT1156T2F-S - JTAG, Trace and Resets<br>Sheet 6 of 9 |

#### —— Caution ———

The link information is for reference only.

Removing or adding any of the links may result in damage to the board.

# 5.3.2 Test points

Figure 5-5 on page 5-28 shows the location of test points on the CT1156T2F-S. Table 5-8 on page 5-28 lists the function of the signal at each test point.



Figure 5-5 Test point location

Table 5-8 Test point signal and description

| Test point | Signal        | Description                                                                                    |
|------------|---------------|------------------------------------------------------------------------------------------------|
| TP1        | PLD_TESTPOINT | General purpose testpoint (pin P13 on PLD). Signal being monitored is determined by PLD image. |
| TP2        | REFOUT0       | Buffered version of locally generated 24MHz clock, REFCLK24MHZ.                                |
| TP3        | GND           | Ground (0V) reference loop for signal measurements.                                            |

Table 5-8 Test point signal and description (continued)

| Test point | Signal       | Description                                                                                                                                                                                  |
|------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TP4        | REFCLK       | External reference clock to CT1156T2F-S.                                                                                                                                                     |
| TP5        | REFCLKX      | Level-shifted version of external reference clock for ARM1156T2F-S test chip.                                                                                                                |
| TP6        | ACLKX        | System clock from ARM1156T2F-S test chip.                                                                                                                                                    |
| TP7        | ISP_9A       | Buffered <b>ACLKX</b> from Bank 9A of the ispClock5620 clock generator.                                                                                                                      |
| TP8        | ISP_9B       | Buffered <b>ACLKX</b> from Bank 9B of the ispClock5620 clock generator.                                                                                                                      |
| TP9        | ISP_nLOCK    | Lock indicator from the ispClock5620 clock generator.                                                                                                                                        |
| TP10       | VDDCORE      | 1V0 supply for ARM1156T2F-S test chip.                                                                                                                                                       |
| TP11       | PLLVDD25     | 2V5 supply for ARM1156T2F-S test chip PLL digital circuits.                                                                                                                                  |
| TP12       | ARM_VDDIO    | 1V8, 2V5 or 3V3 supply for ARM1156T2F-S test chip IO (set at manufacture).                                                                                                                   |
| TP13       | 1V8          | 1V8 supply for ARM1156T2F-S test chip PLL analog circuits.                                                                                                                                   |
| TP14       | GND          | Ground (0V) reference loop for signal measurements.                                                                                                                                          |
| TP15       | RVALIDX      | Demultiplexed AXI bus signal. When HIGH indicates that the required read data is available and the read transfer can complete.                                                               |
| TP16       | ARVALIDX_MUX | Multiplexed AXI bus signal. When HIGH indicates that the read address and control information is valid and will remain stable until the address acknowledge signal, <b>ARREADYX</b> is HIGH. |

#### 5.3.3 LED indicators

Figure 5-6 on page 5-30 shows the location of LED indicators on the CT1156T2F-S. Table 5-9 on page 5-30 lists the function of each LED indicator.



Figure 5-6 LED indicator location

**Table 5-9 LED functions** 

| LED           | Color | Description                                                                                      |
|---------------|-------|--------------------------------------------------------------------------------------------------|
| POWER<br>GOOD | Green | Indicator is ON when the ARM1156T2F-S test chip VDDCORE power supply is ON and within tolerance. |
| USER0         | Green | Indicator flashes at 1Hz when the 4-wire serial link is locked.                                  |

### **Table 5-9 LED functions (continued)**

| LED   | Color | Description                                                                                                                         |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| USER1 | Green | Indicator is ON when the ARM1156T2F-S test chip PLL and ispClock5620 clock generator PLL are both locked ( <b>PLLLOCK</b> is HIGH). |
| USER2 | Green | Indicator is OFF when the system reset to the ARM1156T2F-S test chip is active (nRESETX is LOW).                                    |
| USER3 | Green | Indicator is OFF when the power on reset to the CT1156T2F-S is active ( <b>nPORESETX</b> is LOW).                                   |

| Note |
|------|
|------|

The USER[3:0] LED functions are programmable. The functions listed in Table 5-9 on page 5-30 are the default functions pre-programmed by the CT1156T2F-S PLD design.

# 5.4 AXI bus timing specification

This section describes the timing for the CT1156T2F-S multiplexed AXI system bus.

# 5.4.1 Core Tile timing and the AMBA 3 AXI Protocol

The worst case timing figures at the CT1156T2F-S headers are shown in Table 5-10 on page 5-34 and Table 5-11 on page 5-35. You must use these figures as a guideline when designing your own boards.

The system bus on RealView Logic Tiles and baseboards is routed between FPGAs. The exact performance of a system depends on the timing parameters of the baseboard and all tiles in the system. Some allowance also has to be made for clock skew, routing delays and number of modules (that is, loading).

Not all Logic Tile or baseboard FPGA implementations meet the ideal timing parameters, due to the complexity of the design or routing congestion within the device. For this reason, the PLL clock generators on baseboards default to a safe low value that all modules can achieve. See the documentation supplied with your baseboard for details on changing the clock frequency.

A detailed timing analysis involves calculating the input/output delays between modules for all timing parameters. In general, the simplest approach to determine the maximum operating frequency is to increase the frequency of the clock generators until the system becomes unstable.

#### **AXI Clock**

The AMBA 3 AXI protocol includes a single clock signal, **ACLK**. All input signals are sampled on the rising edge of **ACLK**. All output signal changes must occur after the rising edge of **ACLK**.

There must be no combinatorial paths between input and output signals on both master and slave interfaces.

The CT1156T2F-S clocks are:

ACLKX This is the external AXI clock from the ARM1156T2F-S test chip.

It is the reference clock for the CT1156T2F-S on-board ispClock generator. The ispClock generator controls the AXI port signal multiplexers and distributes the remaining CT1156T2F-S clocks.

PLD\_ACLK This is a buffered version of ACLKX from Bank 8A of the

ispClock generator. It is the CT1156T2F-S PLD clock.

#### **REFCLK24MHZ**

This clock is generated on-board and is used internally to drive logic in the CT1156T2F-S PLD.

#### CLK\_NEG\_UP\_OUT

This is a buffered version of **ACLKX** from Bank 7A of the ispClock generator. It is connected to the upper HDRZ header for distribution up the tile stack.

#### CLK NEG DN OUT

This is a buffered version of **ACLKX** from Bank 7B of the ispClock generator. It is connected to the lower HDRZ header for distribution down the tile stack.

#### CLK\_GLOBAL

This clock is the global system clock. It is provided either by the baseboard or a tile in the tile stack. When provided by the CT1156T2F-S it is a buffered version of ACLKX from Bank 6A of the ispClock generator. It is connected to the upper and lower HDRZ headers for distribution up and down the tile stack.

#### **AXI Reset**

The AMBA 3 AXI protocol includes a single active LOW reset signal, **ARESETn**. The reset signal can be asserted asynchronously, but deassertion must be synchronous after the rising edge of **ACLK**.

| Note  |  |
|-------|--|
| 11010 |  |

**nPORESETX** is the CT1156T2F-S global AXI reset (**ARESETn**).

During reset the following interface requirements apply:

- a master interface must drive ARVALID, AWVALID, and WVALID LOW
- a slave interface must drive RVALID and BVALID LOW.

All other signals can be driven to any value.

A master interface must begin driving **ARVALID**, **AWVALID**, or **WVALID** HIGH only at a rising **CLK\_GLOBAL** edge after **nPORESETX** is HIGH.

#### 5.4.2 Timing parameters

The following timings are based on the grouped delays for the CT1156T2F-S. They include the test chip input and output delay, and the delay due to the AXI bus multiplexing.



The timings do not include the delay between **ACLKX** and **CLK\_GLOBAL**. This delay is controlled by the on-board programmable ispClock5620 clock generator and is dependant on the baseboard used.

Table 5-10 shows the Global timing parameters.

Table 5-10 Global timing parameters

| Parameter        | Description                | Max   |
|------------------|----------------------------|-------|
| T <sub>clk</sub> | CLK_GLOBAL clock frequency | 35MHz |

The CT1156T2F-S uses a multiplexed AXI bus. Figure 5-7 shows the CT1156T2F-S multiplexed AXI bus input setup timing.



Figure 5-7 CT1156T2F-S multiplexed AXI bus input setup timing

T<sub>ctis</sub> Input setup to clock

This is the longest time that the CT1156T2F-S requires a valid AXI bus signal level to be presented at the Core Tile header before a rising or falling edge of **CLK\_GLOBAL**.

Figure 5-8 on page 5-35 shows the CT1156T2F-S multiplexed AXI bus output valid timing.



Figure 5-8 CT1156T2F-S multiplexed AXI bus output valid timing

T<sub>ctov</sub> Core Tile output valid after clock

This is the longest delay between a rising or falling edge of **CLK\_GLOBAL** and a valid AXI bus output signal level arriving at the CT1156T2F-S header.

Table 5-11 shows the CT1156T2F-S AXI bus worst case timings when characterized for a slow process, a **VDDCORE** voltage of 1.1V, and a core temperature of 85°C.

Table 5-11 CT1156T2F-S multiplexed AXI bus timing parameters

| Parameter         | Description                                      | Max    |
|-------------------|--------------------------------------------------|--------|
| T <sub>ctis</sub> | Input setup time to either edge of CLK_GLOBAL    | 9.9ns  |
| T <sub>ctov</sub> | Output valid time from either edge of CLK_GLOBAL | 10.5ns |

# Appendix A **Specifications**

This appendix contains the specifications for the CT1156T2F-S. It contains the following sections:

- *Electrical specification* on page A-2
- Mechanical details on page A-5.

——— Note ————

See *AXI bus timing specification* on page 5-32 for the timing specifications for Core Tiles that use the HBI-0154 board.

# A.1 Electrical specification

This section provides details of the voltage and current characteristics for the CT1156T2F-S.

#### A.1.1 Bus interface characteristics

Table A-1 shows the Core Tile electrical characteristics for the 3V3 system bus interface. The CT1156T2F-S uses 3.3V and 5V sources.

Table A-1 Core Tile electrical characteristics at 3.3V

| Symbol          | Description                        | Min  | Max  | Unit |
|-----------------|------------------------------------|------|------|------|
| 3V3             | Supply voltage (interface signals) | 3.0  | 3.6  | V    |
| 5V              | Supply voltage (regulators)        | 4.75 | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage           | 2.0  | 3.6  | V    |
| V <sub>IL</sub> | Low-level input voltage            | 0    | 0.8  | V    |
| V <sub>OH</sub> | High-level output voltage          | 2.4  | -    | V    |
| V <sub>OL</sub> | Low-level output voltage           | -    | 0.4  | V    |
| C <sub>IN</sub> | Input capacitance                  | -    | 20   | pF   |

Table A-2 shows the Core Tile electrical characteristics for the 2.5V system bus interface. The CT1156T2F-S uses 3.3V and 5V sources.

Table A-2 Interface electrical characteristics at 2.5V

| Symbol          | Description                        | Min  | Max  | Unit |
|-----------------|------------------------------------|------|------|------|
| 3V3             | Supply voltage (interface signals) | 3.0  | 3.6  | V    |
| 5V              | Supply voltage (regulators)        | 4.75 | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage           | 1.7  | -    | V    |
| V <sub>IL</sub> | Low-level input voltage            | -    | 0.7  | V    |
| V <sub>OH</sub> | High-level output voltage          | 1.7  | -    | V    |
| V <sub>OL</sub> | Low-level output voltage           | -    | 0.4  | V    |
| C <sub>IN</sub> | Input capacitance                  | -    | 20   | pF   |

Note  $V_{OH}$  is measured at  $I_{OH}$  = -8mA and  $ARM_VDDIO$  = 2.3V.  $V_{OL}$  is measured at  $I_{OL}$  = -8mA and  $ARM_VDDIO$  = 2.3V.

Table A-3 shows the Core Tile electrical characteristics for the 1.8V system bus interface. The CT1156T2F-S uses 3.3V and 5V sources.

Table A-3 Interface electrical characteristics at 1.8V

| Symbol          | Description                        | Min  | Max  | Unit |
|-----------------|------------------------------------|------|------|------|
| 3V3             | Supply voltage (interface signals) | 3.0  | 3.6  | V    |
| 5V              | Supply voltage (regulators)        | 4.75 | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage           | 1.2  | -    | V    |
| V <sub>IL</sub> | Low-level input voltage            | -    | 0.6  | V    |
| V <sub>OH</sub> | High-level output voltage          | 1.3  | -    | V    |
| V <sub>OL</sub> | Low-level output voltage           | -    | 0.3  | V    |
| C <sub>IN</sub> | Input capacitance                  | -    | 20   | pF   |

\_\_\_\_\_ Note \_\_\_\_\_

 $V_{OH}$  is measured at  $I_{OH}$  = -2mA and **ARM\_VDDIO** = 1.6V.  $V_{OL}$  is measured at  $I_{OL}$  = -2mA and **ARM\_VDDIO** = 1.6V.

# A.1.2 Current requirements

Table A-4 on page A-4 shows current requirements measured at room temperature and nominal voltage.

The power regulators are all powered from the 5V supply. Board interface logic levels are defined at manufacture. The interface logic is either powered from the 3V3 supply or from the on board ARM-VDDIO regulator that is set to either 2V5 or 1V8.

**Table A-4 Current requirements** 

| Component                                                       | VDDCORE<br>(1V0) | PLLVDD25<br>(2V5) | AVDD<br>(1V8) | ARM-VDDIO or<br>3V3 Supply<br>(1V8, 2V5 or 3V3) | 3V3 supply |
|-----------------------------------------------------------------|------------------|-------------------|---------------|-------------------------------------------------|------------|
| ARM1156T2F-S core                                               | 123mA            | -                 | -             | -                                               | -          |
| ETM11CS core                                                    | 27mA             | -                 | -             | -                                               | -          |
| Test chip logic                                                 | 256mA            | -                 | -             | -                                               | -          |
| Test chip PLL                                                   | 1mA              | 1.5mA             | -             | -                                               | -          |
| Control PLD core                                                | -                | -                 | 0.1mA         | -                                               | -          |
| ARM1156T2F-S I/O,<br>Control PLD I/O (3 banks)<br>and Mux logic | -                | -                 | -             | 1A                                              | -          |
| Control PLD I/O (1 bank)<br>ADC, DAC and logic                  | -                | -                 | -             | -                                               | 250mA      |

| ——Note ———                                                                            |
|---------------------------------------------------------------------------------------|
| The current requirements shown are typical and are dependant on the application being |
| run.                                                                                  |

# A.2 Mechanical details

Figure A-1 shows the mechanical outline of the CT1156T2F-S.



Figure A-1 Board outline (top view)

—— **Note** ———— Gerber files for connector placement information are available from ARM Technical

Support at: www.arm.com/support/downloads/versatile.html

Specifications

# **Glossary**

This glossary lists all the abbreviations used in the User Guide.

**ASIC** Application Specific Integrated Circuit.

Analog to Digital Converter. A device that converts an analog signal into digital data.

AHB Advanced High-performance Bus. An ARM open standard bus protocol.

AXI Advanced eXtensible Interface. An ARM open standard bus protocol.

AMBA 3 Advanced Microcontroller Bus Architecture version 3.

**DAC** Digital to Analog Converter. A device that converts digital data into analog level signals.

**EB** RealView Emulation Board. A hardware platform used for system prototyping and

debugging of ARM microprocessors.

**FPGA** Field Programmable Gate Array.

ICE In Circuit Emulator. A interface device for configuring and debugging processor cores.

I/O Input/Output.

JTAG Joint Test Action Group. The committee which defined the IEEE test access port and

boundary-scan standard.

**LED** Light Emitting Diode.

**Multi-ICE** A system for debugging embedded processor cores using a JTAG interface.

**PCI** Peripheral Component Interconnect. A circuit board level bus interconnect.

**PISMO** Memory specification for plug in memory modules.

**PLD** Programmable Logic Device.

**PLL** Phase-Locked Loop, a type of programmable oscillator.

**RAM** Random Access Memory.

**RVI** RealView ICE. A system for debugging embedded processor cores using a JTAG

interface.

TCM Tightly Coupled Memory, a fast memory block that connects directly to a dedicated I/O

port on the processor.

**USB** Universal Serial Bus. Hardware interface for connecting peripheral devices.