# PULSE OXIMETRY DESIGN IN THE UMC65LL TECHNOLOGY REPORT

### Submitted by:

Tran Minh Quang Matrikel-Nr: 2697987

Ruolin Huang

Matrikel-Nr: 2590495

**Supervision:** 

M.Sc. Dominic Korner



HDL Lab Integrated Electronic Systems Lab

# Contents

| Append  | lix               |          |                                                        | 18 |
|---------|-------------------|----------|--------------------------------------------------------|----|
|         |                   |          |                                                        |    |
| Referen | ices              |          |                                                        | 17 |
| 5       | Conc              | lusion   |                                                        | 16 |
|         | 4.3               |          | al layout area with Encounter                          |    |
|         | 4.2               |          | consumption at the nominal frequency                   |    |
|         | 4.1               |          | al synthesizable frequency with Synopsis Design Vision |    |
| 4       | -                 |          | l final layout                                         |    |
|         |                   | 3.3.4    | Simulation result in Cadence                           |    |
|         |                   | 3.3.3    | Simulation result in Modelsim                          |    |
|         |                   | 3.3.2    | FIR filter testbench modelsim                          |    |
|         |                   | 3.3.1    | Fingerclip_Model improvement                           |    |
|         | 3.3               |          | nch and simulation                                     |    |
|         |                   | 3.2.3    | FIR filter optimization                                |    |
|         |                   | 3.2.2    | Working principle of FIR filter                        |    |
|         |                   | 3.2.1    | ADC outputs seperation                                 |    |
|         | 3.2               | FIR filt | ter                                                    | 9  |
|         |                   | 3.1.5    | LED toggle state                                       | 8  |
|         |                   | 3.1.4    | PGA_Gain state                                         | 8  |
|         |                   | 3.1.3    | DC_Comp adjustment state                               |    |
|         |                   | 3.1.2    | DC_Comp approximation state                            | 6  |
|         |                   | 3.1.1    | Top-level finite state machine                         |    |
| ~       | 3.1               |          | ller                                                   |    |
| 3       |                   |          | FIR filter                                             |    |
|         | 2.3               | -        | nch and simulation                                     |    |
|         | $\frac{2.1}{2.2}$ |          | nentation in verilog-A                                 |    |
| 2       | 2.1               |          | g principle of 8-bits ADC                              |    |
| 2       |                   |          | C in Verilog-A                                         |    |
|         | 1.1               |          | Oximetry                                               |    |
| 1       | 1.1               |          | · · · · · · · · · · · · · · · · · · ·                  |    |
| 1       | Intro             | dustion  |                                                        | c  |

#### 1 Introduction

#### 1.1 Pulse Oximetry

The design goal of this lab is to implement the digital functions of the pulse oximetry method. Pulse Oximetry provides a non-invasive way to measure oxygen saturation and pulse[2]. There are 2 LEDs in the analog part, which generate different wavelengths of light (660 nm and 940 nm). The light goes through human tissue and is collected by a photodiode. Because the absorption of blood is heavily dependent on the amount of oxygen which is carried by hemoglobin in the blood[2], we can get the oxygen saturation according to the received light of the photodiode.

The working principle of the whole project can be divided into three parts: Analog Frontend, 8-bits Verilog-A ADC, Controller and Filter. There are 2 LEDs in Analog Frontend which are responsible for generating different wavelengths of light. The light goes through human tissue and is transformed into electrical signal by a photodiode. Then this signal will be amplified by amplifiers. As a result, we can get a voltage Vppg as an output of Analog Frontend. This analog signal goes through the ADC part and will be transformed into 8 bits digital signal. After that, this signal will go through the filter and we can get a perfect signal without high frequency noise at the output of FIR filters.



Figure 1: schematic of the whole lab



Figure 2: power supplies of the whole lab

#### 1.2 Outline

In section 2 we discuss an approach to building and simulating an 8-bit ADC in Verilog-A. In Part 3 we focus on describing the controller algorithm and the filter optimization in terms of area and critical path. In chapter 3 we present the simulation results that we obtained from Modelsim and Cadence software. In chapter 4 we present the results on power consumption, maximal frequency as well as the minimal area of the circuit, which we obtain through the tools Synopsis design and Encounter. Finally, we conclude the thesis and summarize the work.

#### 2 Ideal 8-bit ADC in Verilog-A

#### 2.1 Working principle of 8-bits ADC

In this part we implement an ADC Converter, which can transform the analog signal Vppg into 8-bits digital signal. For this ADC converter we need a clock which has a frequency of 1kHz. The schematic of the ADC is shown in figure 3.



Figure 3: schematic of 8-bits ADC

The idea of this ADC is that we will find the correct value 0 or 1 for each bit in the byte ADC output from MSB to LSB. Firstly, we set the threshold to 0.9 V, which is half of the fullscale voltage. Then, the input voltage is compared to the threshold. If the input voltage is larger than threshold, the current MSB is set to 1, otherwise, it is set to 0. After finding the current MSB bit, the input voltage is reduced by threshold voltage if it is larger than the threshold voltage to clear the current MSB bit. The next step is to multiply the input voltage by 2 to shift the byte being searched, which corresponds to the input voltage, 1 bit to the left. Now the bit next to the last MSB bit becomes the current MSB bit. The process repeats until the LSB bit is shifted to MSB position. After finding the LSB bit successfully, the result is put to the output of the ADC.

#### 2.2 Implementation in verilog-A

Our codes are shown below. This code is based on the implementation of a simple A/D converter in the script of the lecture Computer Aided Design for System on Chips [1]

```
module ADC_8_bit(out, in, clk);
       input in, clk;
       output [7:0] out;
       voltage in, clk;
       voltage [7:0] out;
       parameter real fullscale = 1.8;
       \label{eq:parameter real delay} \begin{array}{ll} \text{parameter real delay} \_ = 0\,, \text{ trise} = 10\text{n}, \text{ tfall} = 10\text{n}; \end{array}
       parameter real clk vth = 0.9;
       parameter real out_high = 1.8, out_low = 0 from (-inf:out_high);
       real sample, thresh;
       real result [7:0];
       integer i;
14
       analog begin
            @(cross(V(clk)-clk\_vth, +1))
            begin
                 sample = V(in);
                 thresh = fullscale /2;
                 for (i=7; i>=0; ai=i-1)
                                              begin
                      if (sample > thresh)
                                                   begin
                           result[i] = out\_high;
                           sample = sample - thresh;
                      else result[i] = out_low;
                           sample = 2*sample;
26
                      end
28
                 generate i (7, 0) begin
                 V(out[i]) <+ transition(result[i], delay, trise, tfall);
30
       end
   endmodule
```

Listing 1: Idea 8-bit ADC

#### 2.3 Testbench and simulation

We create a testbench for ADC as shown in figure 4



Figure 4: ADC testbench

The input of the ADC is a sine wave with amplitude 0.9 V, offset voltage 0.9 V and frequency 10 Hz. The simulation result from Cadence is shown in figure 5. We can see from the picture that, the output of ADC is almost the same as the input signal. The ADC converter works very well.



Figure 5: 8-bits ADC simulation result with a sine wave testbench

#### 3 Controller and FIR filter

#### 3.1 Controller

#### 3.1.1 Top-level finite state machine

The goal of the controller is to find a good and fast operating setting for the analog frontend. To find such a setting, the algorithm first finds DC\_Comp and then PGA\_Gain for the red LED and then finds DC\_Comp and PGA\_Gain for the infrared LED. After finding the required parameters for both LEDs, it will start flashing 2 LEDs alternately at 100 Hz. The finite state machine is shown in figure 6



Figure 6: Top-level controller finite state machine

This state machine consists of 5 main states that are Reset, DC\_Comp approximation, DC\_Comp adjustment, PGA\_Gain find and Led toggle . In the reset state, all registers will be reset to zero and the current state immediately transit to the Led toggle state. When there is a rising edge signal of Find\_Setting , the process of finding parameters will start. This process starts at DC\_Comp approximation state. In this state, the algorithm will try to find quickly the value of DC compensation, making Vppg close to 0.9. Noticeably, when the PGA\_Gain is equal to 0, the Vppg signal always fluctuates around the average value corresponding to DC\_Comp with an amplitude of about 300 mV, which makes the finding DC compensation have large error compared to the actual desired value. To solve this, a second state was introduced, DC\_Comp adjustment. In this state we will not change DC\_Comp too quickly, but only change every half cycle of Vppg's oscillation. This slow search return a more accurate result, but take plenty of time. Thanks to the fact that DC compensation is already close to the value to look for after the DC\_Comp approximation state, the slow finding process doesn't take too long. After finding DC\_Comp, the algorithm will go into PGA\_Gain state to find the value of PGA\_Gain. Then the process is repeated for the infrared LED. After completing the determination of parameters for both LEDs, the algorithm will jump into the LED toggle state to flash the LEDs in a certain frequency with the found corresponding parameters.

The state DC\_Comp approximation, DC\_Comp adjustment, PGA\_Gain find and Led toggle will be detailed in the next sections.

#### 3.1.2 DC\_Comp approximation state

This state tries to find the approximate value of DC\_Comp as quickly as possible. First of all, there are a few concepts that need to be clarified: the most right 1 bit of DC\_Comp and the desired ADC interval. If DC\_Comp is currently 7'b000110 then the most right 1 bit is the bit at position 1 in the bit sequence. In addition, we use two values ADC\_half\_max and ADC\_half\_min to define a desired interval around 0.9 V. When changing DC\_Comp if the ADC output signal is in this range, the search for DC\_Comp is completed. The idea to quickly find DC\_Comp is that we will find the exact value 0 or 1 for each bit from left to right. DC\_Comp will be initialized as 7b'1000000. If ADC output is greater than ADC\_half\_max then DC\_Comp will be increased to decrease ADC output. This increment is performed by setting the bit next to the current most right 1 bit to 1. In this case, the result will be 7'b1100000. Otherwise, if ADC output is less than ADC\_half\_min, DC\_Comp will be decreased to increase ADC output. This reduction will be performed by setting the current most right 1 bit to 0 and its next bit to 1. In this case, the result would be 7'b0100000. The process will repeat until we find the value DC\_Comp making the ADC output signal place within the desired range. After finding the approximate DC\_Comp, the algorithm will jump into the DC\_Comp adjustment state to tweak the DC\_Comp value more accurately. The flowchart of DC\_Comp is shown in figure 7



Figure 7: DC\_Comp approximation state machine

#### 3.1.3 DC\_Comp adjustment state

The Vppg signal always fluctuates with an amplitude of about 300 mV when the gain is zero. Because of this, the value of DC\_Comp found in the DC\_Comp approximation state will often be inaccurate. To address this, we will wait a 0.5 ms interval. During this time, the algorithm will continuously update the maximum and minimum values of the ADC signal. After 0.5 ms, the mid-value of the ADC output will be calculated and compared with ADC\_upper\_bound and ADC\_under\_bound. Then it slowly increases and decreases the DC\_Comp value found from the DC\_Comp approximation state to let the average of the ADC output stay in the desired regions. In this way, the influence of the fluctuation is greatly reduced. After the fine-tuning is complete, the DC\_Comp value will be saved in the register corresponding to the current LED and jump to the next state to find PGA\_Gain.



Figure 8: DC\_Comp approximate state machine

#### 3.1.4 PGA\_Gain state

Since the oscillation period of the Vppg signal is 1 ms we will wait 1 ms every time we want to change the PGA\_gain. While waiting, the maximum and minimum value of the Vppg signal in one oscillation cycle will be stored. These maximum and minimum values will be used to compare the desired maximum and minimum ADC output range, which is defined by the boundaries ADC\_max\_1, ADC\_max\_2, ADC\_min\_1, and ADC\_min\_2 respectively, to check if the Vppg reaches the maximum value without clipping at the ground or supply rail. The change of PGA\_Gain is carried out the same as finding DC\_Comp in DC\_Comp approximation state. When the ADC output is in either of these ranges, the PGA\_Gain search ends. After finding the gain, if the current LED is the red LED, the algorithm will continue to find the parameters for the infrared LED. If the current LED is IR LED then the algorithm will jump into LED toggle state. The flowchart of PGA\_Gain is shown in figure 9



Figure 9: PGA\_Gain find flowchart

#### 3.1.5 LED toggle state

In this state, two LEDs will flash alternately at a frequency of 100 Hz. When the LED is turned on, its respective DC\_Comp and PGA\_Gain values will be set to the controller output.

#### 3.2 FIR filter

#### 3.2.1 ADC outputs seperation

Since there are 2 LEDs that flash alternately at 100 Hz, there are two bitstreams corresponding to each LED. We use a simple demultiplexer to separate the original ADC signal into two separate bitstreams. These bitstreams are the input for the FIR filter. The verilog implementation can be found in the Appendix chapter.

#### 3.2.2 Working principle of FIR filter

This filter is used to filter out the high-frequency components of the output ADC signal. In this lab, we will construct an FIR filter with 22 coefficients given in the HDL lab manual. The basic principle of an FIR filter is shown in the figure 10



Figure 10: FIR filter working principle

As can be seen from the figure 10, FIR filters require a lot of adders and multipliers. For that reason, if we program this filter according to naive principles as shown in figure 10, we will use a lot of hardware resources. This leads to an increase in the area of the circuit. In addition, having to compute multiple simultaneous multiplication and addition operations in one clock cycle leads to an increase in critical paths and thereby reducing the operating frequency of the circuit. The next section will present some methods to help reduce the area and critical path of the circuit.

#### 3.2.3 FIR filter optimization

To optimize the FIR filter we have 2 main approaches. One is based on symmetry in the filter coefficients and the other is to use an external clock with a high frequency.

For the first approach, we first add the delay taps that have the same coefficients and then multiply with the coefficient as shown in the figure 11. This will halve the number of multipliers and a significant amount of adder.



Figure 11: FIR filter optimization base on symmetry of the coefficients

For the second approach, several registers are used to latch the current coefficients, delay taps and results of the calculations will be introduced. In addition, an external clock with high frequency is used, which allows to carry out many calculations in one sampling clock cycle as shown in figure 12 . In this way, the multiplier and adders can be reused and thereby reducing the critical path and area.



Figure 12: FIR filter with high frequency

As can be seen from figure 12, we need to calculate 10 times to get one output signal. This means we must provide an external clock with the frequency at least 10 times larger than the sampling frequency into the filter. One more step, we can continue to optimize in order to minimize the hardware and critical paths as shown in figure 13.



Figure 13: FIR filter with high frequency and minimal critical path

By this way, only 1 multiplier and 1 adder are used. This is the best optimization that we can get. We decided to implement this method in our final design. The only disadvantage is that this FIR filter requires a clock with the frequency at least 22 times larger than the sampling frequency. The Verilog implementation of this FIR filter can be found in the Appendix chapter.

#### 3.3 Testbench and simulation

#### 3.3.1 Fingerclip\_Model improvement

Fingerclip\_model is used as analog frontend block in Cadence for testing. There is one problem that the output signal of Vppp in Fingerclip\_model changes too slow in compared to the analog frontend in Cadence, which lead to different results between the simulations in Modelsim and Cadence. For this reason, we adjusted the conditions of always block in Fingerclip\_model, as shown below, to get the same behavior between the software.

always@(posedge clk or negedge clk or DC\_Comp or PGA\_Gain)

Listing 2: Modify the condition of alwyas block

#### 3.3.2 FIR filter testbench modelsim

We create a testbench for FIR filter which can be found in the Appendix chapter. In this testbench the result of FIR filter ist save to dataout.txt. This result can be used to verify the calculation with the result from matlab or C program.

#### 3.3.3 Simulation result in Modelsim

Here is a picture of the simulation result in Modelsim. We can see that, the whole system works very well. It finds the DC\_Comp and PGA\_Gain for both of the LEDs. And the signal V\_ADC goes through the FIR Filter and becomes the final output Out\_IR and Out\_RED.



Figure 14: Simulation result in Modelsim

#### 3.3.4 Simulation result in Cadence

We can see from the picture that, the working principle is exactly what we explained before. The controller first find the DC\_Comp and PGA\_Gain for the red LED, then it find the settings for the infrared LED. In the end the LEDs begin to switch in a certain frequency. The time consumption for finding the settings is about 5.6 seconds. The output signal of the Analog Frontend Vppg will first go through the ADC converter. Then it goes through the FIR filter and is divided into two signals. The final output signals are Out\_RED and Out\_IR.



Figure 15: Simulation result in Cadence

#### 4 Synthesize and final layout

## 4.1 Maximal synthesizable frequency with Synopsis Design Vision

After we finish the simulation in ModelSim and Cadence, we can use the Synopsis Design Version to synthesize digital circuits. The smallest period of the clock is 0.8 ns. The report file shows that the slack is 0.00, so it can work properly.

# # create clock constraint: create\_clock [get\_ports clk] -name "CLOCK" -period 0.80

Figure 16: setting in constrain.tlc for fastest clk

| Point                                                                                                                                                                                                                                                        | Incr                                                                 | Path                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------|
| clock CLOCK (rise edge) clock network delay (ideal) count_reg_6_/CK (DFQRM8WA) count_reg_6_/Q (DFQRM8WA) U1303/Z (INVM2W) U1304/Z (NR2M8W) U884/Z (INVM1R) U1322/Z (NR2M4W) U1323/Z (XNR2M6WA) U1198/Z (A022M8WA) count_reg_7_/D (DFRM8WA) data arrival time | 0.00<br>0.00<br>0.22<br>0.10<br>0.09<br>0.08<br>0.09<br>0.10<br>0.09 | 0.00<br>0.00 r<br>0.22 r<br>0.32 f<br>0.41 r<br>0.48 f<br>0.57 r<br>0.67 f |
| clock CLOCK (rise edge) clock network delay (ideal) clock uncertainty count_reg_7_/CK (DFRM8WA) library setup time data required time data required time data arrival time                                                                                   |                                                                      | 0.76<br>0.76<br><br>0.76<br>-0.76                                          |
| slack (MET)                                                                                                                                                                                                                                                  |                                                                      | 0.00                                                                       |

Figure 17: report of Controller\_timing for fastest clk

The area report for this setting is shown below.

| l                              |              |
|--------------------------------|--------------|
| Number of ports:               | 69           |
| Number of nets:                | 2163         |
| Number of cells:               | 2034         |
| Number of combinational cells: | 1417         |
| Number of sequential cells:    | 617          |
| Number of macros/black boxes:  | 0            |
| Number of buf/inv:             | 228          |
| Number of references:          | 225          |
|                                |              |
| Combinational area:            | 4469.760042  |
| Buf/Inv area:                  | 414.720009   |
| Noncombinational area:         | 4791.960039  |
| Macro/Black Box area:          | 0.000000     |
| Net Interconnect area:         | 11219.988831 |
| i i                            |              |
| Total cell area:               | 9261.720081  |
| Total area:                    | 20481.708912 |
| 1                              |              |

Figure 18: report of Controller\_area for fastest clk

After we find the fastest working frequency of the clock, we change the clock back to a normal frequency. The reports for time and area are shown below.

```
# create clock constraint:
create_clock [get_ports clk] -name "CLOCK" -period 1000000.0
```

Figure 19: setting in constrain.tlc for normal clk

| <pre>clock CLOCK (rise edge) clock network delay (ideal) clock uncertainty DC_Comp_reg_0_/CK (DFRM1SA) library setup time</pre> | 0.00<br>-0.03<br>0.00 | 1000000.00<br>1000000.00<br>1000000.00<br>1000000.00<br>999999.88 | r |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------|---|
| data required time                                                                                                              | -0.15                 | 999999.88                                                         |   |
| data required time<br>data arrival time                                                                                         |                       | 999999.88<br>-7.96                                                |   |
| slack (MET)                                                                                                                     |                       | 999991.94                                                         |   |

Figure 20: report of Controller\_timing for normal clk

| Number of ports: Number of nets: Number of cells: Number of combinational cells: Number of sequential cells: Number of macros/black boxes: Number of buf/inv: Number of references: | 69<br>2024<br>1863<br>1244<br>619<br>0<br>143<br>85                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Combinational area:<br>Buf/Inv area:<br>Noncombinational area:<br>Macro/Black Box area:<br>Net Interconnect area:                                                                   | 3382.560037<br>182.880006<br>4799.160054<br>0.000000<br>10874.307542 |
| Total cell area:<br>Total area:<br>1                                                                                                                                                | 8181.720091<br>19056.027633                                          |

Figure 21: report of Controller\_area for normal clk

When we compare the results of two settings, we can find out that, the area of chip increases if the clock work at a higher frequency. So we can not get the smallest chip and fastest clock at the same time, we need to make a balance between them.

# 4.2 Power consumption at the nominal frequency

The power consumption of the digital part at the nominal frequency 1000 Hz is 3.0422e-04 mW as shown in figure 22

| Power Group   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | (  | % )     | Attrs |
|---------------|-------------------|--------------------|------------------|----------------|----|---------|-------|
| io pad        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| memory        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| black box     | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| clock network | 0.0000            | 0.0000             | 0.0000           | 0.0000         | (  | 0.00%)  |       |
| register      | 3.2978e-07        | 0.0000             | 1.8511e+04       | 1.8869e-05     | (  | 6.20%)  |       |
| sequential    | 6.3330e-07        | 0.0000             | 1.6351e+05       | 1.6416e-04     | (  | 53.96%) |       |
| combinational | 0.0000            | 5.6832e-07         | 1.2060e+05       | 1.2120e-04     | (  | 39.84%) |       |
| Total         | 9.9349e-07 mW     | 6.0609e-07 mW      | 3.0262e+05 pW    | 3.0422e-04     | mW |         |       |

Figure 22: Power consumption at the nominal frequency

#### 4.3 Minimal layout area with Encounter

In the end we use Encounter to place and route our design. The setting is shown below. From the picture we can see that, the ratio for the utilization of the chip area is 0.95

Figure 23: setting for Encounter

Then we get the result, we can see from the picture that, there is no error of connection. The length of the side of the square is 103.145 m. The total area of chip is around 10900 m2



Figure 24: result of Encounter

```
Floorplan/Placement Information
Total area of Standard cells: 8610.840 um^2
Total area of Standard cells(Subtracting Physical Cells): 8116.560 um^2
Total area of Macros: 0.000 um^2
Total area of Blockages: 0.000 um^2
Total area of Pad cells: 0.000 um^2
Total area of Core: 8612.676 um^2
Total area of Chip: 10900.428 um^2
Effective Utilization: 1.0000e+00
Number of Cell Rows: 51
% Pure Gate Density #1 (Subtracting BLOCKAGES): 99.979%
% Pure Gate Density #2 (Subtracting BLOCKAGES and Physical Cells): 94.240%
% Pure Gate Density #3 (Subtracting MACROS): 99.979%
% Pure Gate Density #4 (Subtracting MACROS and Physical Cells): 94.240%
% Pure Gate Density #5 (Subtracting MACROS and BLOCKAGES): 99.979%
% Pure Gate Density #6 (Subtracting MACROS and BLOCKAGES and Physical Cells): 94.240%
% Core Density (Counting Std Cells and MACROs): 99.979%
% Core Density #2(Subtracting Physical Cells): 94.240%
% Chip Density (Counting Std Cells and MACROs and IOs): 78.995%
% Chip Density #2(Subtracting Physical Cells): 74.461%
# Macros within 5 sites of IO pad: No
```

Figure 25: report of Encounter

#### 5 Conclusion

During this lab we have learnt a lot of things. It provide us a best chance for us to use our knowledge in practices and solve real problems.

We have already known that, the Verilog is a language for the description of hardware. But when we wrote codes, we often forgot this concept and wrote codes just like C language. The result for that is we spent much time on finding bugs and correct the codes. It is a valuable experience for us, so that we will form a better coding habit in the feature.

Because both of us don't have experience on Verilog projects, it took lots of time for us to get familiar with the software. Thanks to our tutor, when we had any kind of questions, he always answered us in time and gave us friendly instruction with patience.

Finally this lab is also a good way to train our ability of teamwork. Though we all experience the hard time of epidemic, we still met every day and work together for the whole day. We camp up with many new ideas and solved many problem we met.

# References

- $[1] \ \ Klaus\ hofmann,\ dominic\ korner,\ ferdinand\ keil.\ cad 4 soc\ 2019\ script\ complete,\ 433.$
- $[2]\,$  Klaus hofmann, dominic korner. hdl lab manual 2020, 2.

#### Appendix

#### 1. Controller

In this Controller, S0 is DC\_Comp approxiamtion state, S1 is DC\_Comp adjustment state, S2 is PGA\_Gain find state and S3 is LED toggle state.

```
module Controller (clk, Find_Setting, rst_n, V_ADC, DC_Comp, LED_Drive, LED_IR, LED_RED, Out_IR, Out_RED,
      PGA Gain, clk filter):
    input clk, Find_Setting, rst_n, clk_filter; //clk_filter is another clk for filter, which is faster
     than 500Hz
    input [7:0] V_ADC;
    output reg [6:0] DC_Comp;
    output reg [3:0] LED_Drive, PGA_Gain;
    output reg LED_IR, LED_RED;
    output wire [19:0] Out_IR, Out_RED;
    //boundary for finding DC Comp
    parameter ADC_HALF_MAX = 8'b10000111, ADC_HALF_MIN = 8'b01110000;
    //boundary for finding PGA Gain
     parameter ADC_MAX_1 = 8'b11001100, ADC_MAX_2 = 8'b111111110, ADC_MIN_1 = 8'b00011001, ADC_MIN_2 = 8'
     14
      frequency
    //used for state: S0: search for a suitable DC_Comp for LEDs; S1: search for DC_Comp exactly; S2:
      search for a suitable PGA_Gain for LEDs; S3: change LEDs for a certain frequency after we have
      found right settings for both of LEDs
    parameter S0 = 3'b000, S1 = 3'b001, S2 = 3'b010, S3 = 3'b011;
    //used for find_state: IR_DC_FINDING: find DC_Comp for LED IR; IR_GAIN_FINDING: find PGA_Gain for LED
18
             // RED_DC_FINDING: find DC_Comp for LED RED; RED_GAIN_FINDING: find PGA_Gain for LED RED
    20
       3'b011:
    reg [2:0] state, find_state;
    reg [9:0] count; //We need a long period of counting when we search for PGA_Gain of LED
    reg [3:0] PGA_red_max, PGA_infrared_max; //PGA_Gain of red and infrared LED which we have already
     found
    reg [6:0] DC_Comp_red, DC_Comp_infrared; //DC_Comp of red and infrared LED which we have already found
    reg [7:0] ADC_max, ADC_min; //find the max and min value of V_ADC, it helps us to find the right
26
      setting of PGA Gain
    wire [7:0] ADC_RED, ADC_IR; //output of ADC signal of RED_LED and IR_LED
    wire [2:0] dc_pos, pga_pos; //position of bit "1" in the setting of DC_Comp and PGA_Gain (using a
      funtion from other file)
    //maxmin_init == 1: begin to find the max and min value of V_ADC; maxmin_init == 0: stop finding;
    //clock_sampling: the frequency of FIR_Filter, which is 500Hz
    reg maxmin_init, clock_sampling;
    reg find_setting_previous; //save the find_setting signal of the last clk period
34
    always @(V_ADC or maxmin_init) begin
     if (!maxmin_init) begin //initial values to a middel value, 0.9V
36
       ADC_{max} = 8'b10000000;
       ADC_{min} = 8'b10000000;
38
     end
     else begin
                   //save max and min value of one cycle
40
        if(V\_ADC > ADC\_max)
         ADC \max = V ADC:
42
        if(V\_ADC < ADC\_min)
         ADC_{min} = V_{ADC};
     end
46
    always @(posedge clk or negedge rst_n) begin
     //reset: clean all the setting and keep swtiching the LED without DC_Comp and PGA_Gain
      if (!rst_n) begin
```

```
DC\_Comp \le 0;
          PGA\_Gain \le 0;
           state <= S3:
          PGA\_red\_max \le 0;
          DC\_Comp\_red \le 0;
          PGA_infrared_max \le 0;
56
          DC\_Comp\_infrared \le 0;
          LED_Drive \le 10;
58
          count \ll 0;
          LED IR \leq 0;
60
          LED_RED \ll 1;
          maxmin\_init <= 0;
62
        //when there is a Find_Setting signal, begin to search settings for both LEDs
64
        else if(find_setting_previous == 0 && Find_Setting == 1) begin
66
           state \leq S0:
          find state <= RED DC FINDING;
          DC\_Comp \le 7'b1000000;
          PGA\_Gain \le 0;
          LED_IR \le 0;
          LED RED \leq 1:
          maxmin\_init \le 0; //don't find max and min value, this is only for PGA_Gain
          count \le 0:
          find_setting_previous <= Find_Setting; //save the state of Find_Setting signal for every clk cycle
        end
        else begin
          find_setting_previous <= Find_Setting; //save the state of Find_Setting signal for every clk cycle
           case (state) //begin the statemachine
78
             S0: begin
               if (V\_ADC > ADC\_HALF\_MAX) //V\_ADC is too large, increase the DC\_Comp to reduce V\_ADC
80
                       1 \colon \operatorname{DC\_Comp} \mathrel{<=} \operatorname{DC\_Comp} \ | \ 7 \, {}^{\backprime} b00000001 \, ;
82
                    2: \ DC\_Comp <= DC\_Comp \ | \ 7'b00000010;
                      3 \colon \ DC\_Comp <= \ DC\_Comp \ \mid \ 7 \ "b00000100";
                    4: DC_Comp <= DC_Comp | 7'b0001000;
                       5: DC\_Comp \leftarrow DC\_Comp \mid 7'b0010000;
                       6: DC_{comp} \le DC_{comp} \mid 7'b0100000;
                  endcase
                   else if (V_ADC < ADC_HALF_MIN) //V_ADC is too small, decrease the DC_Comp to increase V_ADC
                    case(dc\_pos)
                       0: DC Comp <= DC Comp & 7'b11111110;
                       1 \colon \ DC\_Comp <= \ (DC\_Comp \ \& \ 7 \, `b11111101 \, ) \ | \ 7 \, `b00000001 \, ;
                         2: DC_Comp <= (DC_Comp & 7'b1111011) | 7'b00000010;
                       3: DC\_Comp \le (DC\_Comp \& 7'b1110111) | 7'b0000100;
94
                      4 \colon \ DC\_Comp <= \ (DC\_Comp \ \& \ 7 \ 'b1101111) \ | \ 7 \ 'b0001000 \ ;
                       5: DC\_Comp \le (DC\_Comp \& 7'b1011111) | 7'b0010000;
96
                    6: DC\_Comp \le (DC\_Comp \& 7'b0111111) | 7'b0100000;
                 endcase
98
                 else begin
                       if(find_state == RED_DC_FINDING) begin //save setting for RED LED
100
                      DC\_Comp\_red \le DC\_Comp;
                      find state <= RED GAIN FINDING;
                    else \ \ if (find\_state == IR\_DC\_FINDING) \ \ begin \ \ ///save \ \ setting \ \ for \ IR \ LED
                      DC_Comp_infrared <= DC_Comp;
                      \label{eq:find_state} find\_state <= IR\_GAIN\_FINDING;
106
                    end
                    state \leq S1;
                         maxmin_init \le 0;
                end
             S1: begin
112
                 maxmin\_init \le 1; //start to find max and min value
                  if(count < 500) //collect data for 0.5s
114
                      count \le count + 1;
                  else begin
116
                    count <= 0;
118
                              if((ADC_max + ADC_min)/2 > ADC_HALF_MAX)
                      DC\_Comp \le DC\_Comp + 1;
120
```

```
else if ( (ADC_max + ADC_min)/2 < ADC_HALF_MIN)
                                           DC\_Comp \le DC\_Comp - 1;
                                           else begin
                                           state <= S2;
124
                                          PGA\_Gain <= \ 4\ 'b0100\ ;
                                           maxmin_init \le 0;
                                       end
128
                                                if (find_state == RED_GAIN_FINDING)
                                                            DC\_Comp\_red \le DC\_Comp;
130
                                                          if (find_state == IR_GAIN_FINDING)
                                                             \label{eq:decomp_infrared} DC\_Comp\_infrared <= DC\_Comp;
                                      maxmin\_init <= 0;
134
                                  end
                             end
                         S2: begin
                             maxmin_init <= 1; //start to find max and min value
138
                             if(count < COUNT_1HZ) //collect data for 1s
140
                                      count \le count + 1;
                              else begin
                                  count <= 0;
142
                                  if\left((ADC\_max < ADC\_MAX\_1\right) \ \&\& \ (ADC\_min > ADC\_MIN\_1)\right) \quad //V\_ADC \ is \ too \ small \,, \ increase \ PGA\_Gain \,, \ increase \,, \ incr
                to increase V_ADC
144
                                           case (pga_pos)
                                             0: PGA\_Gain \le PGA\_Gain + 1;
                                               1: PGA\_Gain \le PGA\_Gain \mid 4'b0001;
                                                2: PGA_Gain <= PGA_Gain | 4'b0010;
                                               3: PGA\_Gain \le PGA\_Gain \mid 4'b0100;
148
                                           endcase
                                  PGA_Gain to decrease V_ADC
                                           case(pga_pos)
                                               0: PGA\_Gain \le PGA\_Gain \& 4'b1110;
                                                1: PGA\_Gain \le (PGA\_Gain \& 4'b1101) \mid 4'b0001;
                                                2: PGA\_Gain \le (PGA\_Gain \& 4'b1011) \mid 4'b0010;
                                               3: PGA\_Gain \le (PGA\_Gain \& 4'b0111) \mid 4'b0100;
                                           endcase
                                  else begin
                                           if (find_state == RED_GAIN_FINDING) begin //save setting for RED LED
                                                        PGA\_red\_max <= PGA\_Gain;
                                               DC\_Comp \le 7'b1000000;
160
                                               PGA\_Gain \le 4'b0000;
                                               LED\_RED <= 0;
162
                                               LED_IR \leftarrow 1;
                                               find_state <= IR_DC_FINDING;
                                               state \leq S0;
                                           end
                                           else if(find_state == IR_GAIN_FINDING) begin //save setting for IR LED
                                               PGA_infrared_max <= PGA_Gain;
168
                                               DC_Comp_infrared <= DC_Comp;
                                               state <= S3:
                                           end
                                  end
                                      maxmin_init \le 0;
174
                             end
                         end
                         S3: begin
                                  if (count < COUNT_100HZ) //frequency of switching LEDs
                                      count \le count + 1;
                              else begin
                                  count <= 0;
180
                                 LED\_IR <= \ !LED\_IR;
                                 LED_RED \le !LED_RED;
182
                                  if (LED_IR == 1) begin //use the corresponding setting for LED_IR
                                           PGA\_Gain \le PGA\_red\_max;
184
                                           DC\_Comp \le DC\_Comp\_red;
                                  end
186
                                  else if (LED_RED == 1) begin //use the corresponding setting for LED_RED
                                           PGA_Gain <= PGA_infrared_max;
188
```

```
\label{eq:decomp} \begin{split} & DC\_Comp <= \ DC\_Comp\_infrared \,; \end{split}
                                                        end
192
                                                        end
                                       endcase
                              end
                     end
196
                     always @(posedge clk)
                              if (!rst_n)
198
                                               clock\_sampling <= 0;
200
                                               clock_sampling <= !clock_sampling; //The frequency of filter of the half of the frequency of
                                Controller
                      \label{eq:local_local_relation} Demux\_1 to 2 \ demux\_bits tream (.in (V\_ADC) \ , \ .s (LED\_RED) \ , \ .out 0 (ADC\_IR) \ , \ .out 1 (ADC\_RED) \ , \ .rst (rst\_n)) \ ; 
                     Position\_check\ pos\_check (.dc\_pos(dc\_pos)\ ,\ .DC\_Comp(DC\_Comp)\ ,\ .PGA\_Gain(PGA\_Gain)\ ,\ .pga\_pos(pga\_pos))\ ;
204
                     FIR\_filter\ red\_fir\_filter\ (.clk(clk\_filter)\ ,\ .rst(rst\_n)\ ,\ .filter\_in\ (ADC\_RED)\ ,\ .filter\_out\ (Out\_RED)\ ,\ .filter\_
                               clk_sampling(clock_sampling));
                      FIR_filter ir_fir_filter(.clk(clk_filter), .rst(rst_n), .filter_in(ADC_IR), .filter_out(Out_IR), .
                              clk_sampling(clock_sampling));
             endmodule
```

Listing 3: Controller

#### 2. Position\_check

```
module Position_check(DC_Comp, PGA_Gain, dc_pos, pga_pos);
    input [6:0] DC_Comp;
    input [3:0] PGA_Gain;
    output reg [2:0] dc pos;
    output reg [2:0] pga_pos;
    always @(DC_Comp)
         if (DC_Comp & 7'b0000001)
          dc_pos = 0;
         else if (DC_Comp & 7'b0000010)
          dc_pos = 1;
12
         else if (DC_Comp & 7'b0000100)
          dc_pos = 2;
14
         else if (DC_Comp & 7'b0001000)
          dc_pos = 3;
         else if (DC_Comp & 7'b0010000)
          dc_pos = 4;
18
         else if(DC_Comp & 7'b0100000)
          dc_{pos} = 5;
20
         else if (DC_Comp & 7'b1000000)
          dc_pos = 6;
    always @(PGA_Gain)
         if (PGA_Gain & 4'b0001)
26
          pga\_pos = 0;
         else if (PGA_Gain & 4'b0010)
          pga\_pos = 1;
         else if (PGA_Gain & 4'b0100)
          pga\_pos = 2;
           else if (PGA_Gain & 4'b1000)
          pga\_pos = 3;
  endmodule
```

Listing 4: Position\_check

#### 3. Demux\_1to2

```
module Position_check(DC_Comp, PGA_Gain, dc_pos, pga_pos);
module Demux_1to2(out0, out1, in, s, rst);
input s, rst;
```

```
input [7:0] in;
output reg [7:0] out0, out1;

always @(rst or in or s) begin
    if(!rst) begin
    out0 <= 0;
    out1 <= 0;
    end
    else begin
        if(s==0) out0 <= in;
        if (s==1) out1 <= in;
    end
end
end
end
end
end</pre>
```

Listing 5: Demux\_1to2

#### $4. \ \mathrm{FIR\_filter}$

```
module FIR_filter(clk_sampling, clk, rst, filter_in, filter_out);
    {\color{red} input \ clk\_sampling} \;,\;\; clk \;,\;\; rst \;;
       input wire signed [7:0] filter_in;
       output reg signed [19:0] filter_out;
    parameter word_width = 8;
       parameter order = 21;
       parameter out_width = 20;
       parameter order_half = 10;
       reg [word_width-1:0] L_coef;
                                                              //register to save the current used coefficient
           [\, \operatorname{word} \_ \operatorname{width} -1 \!:\! 0\,] \ L\_ \operatorname{tap}\,;
       reg
                                                              //register to save the current used tap
       reg [out_width- 1:0] L_product;
                                                              //register to save the current product
14
       reg [5:0] tap_counter;
                                                              //counter to indentify the current used index for
       tap and coefficient
       reg clk_sampling_previous, clk_sampling_current;
16
       reg signed [word_width-1:0] delay_tap[order:0];
18
       //define coef
20
       wire signed [word_width-1:0] coef[order:0];
       assign coef[0] = \overline{2};
       assign coef[1] = 10;
       assign coef[2] = 16;
24
       assign coef[3] = 28;
       assign coef[4] = 43;
26
       assign coef[5] = 60;
       assign coef[6] = 78;
28
       assign coef[7] = 95;
       assign coef[8] = 111;
30
       assign coef[9] = 122;
       assign coef[10] = 128;
       assign coef[11] = 128;
       assign coef[12] = 122;
       assign coef[13] = 111;
       assign coef[14] = 95;
36
       assign coef[15] = 78;
38
       assign coef[16] = 60;
       assign coef[17] = 43;
       assign coef[18] = 28;
40
       assign coef[19] = 16;
       assign coef[20] = 10;
42
       assign coef[21] = 2;
       //define multiplier
       reg signed [out_width-1:0] product[order_half:0];
46
       //define sum_buf
48
       reg signed [out_width-1:0] sum_buf;
```

```
//defined input data buffer
        reg signed [word_width-1:0] data_in_buf;
        //get new data and save in data_in_buf
        always \ @(posedge \ clk\_sampling \ or \ negedge \ rst) \ begin
        if (!rst) begin
56
          data_in_buf \le 0;
        end
58
        else begin
          data_in_buf <= filter_in;
60
        end
        end
62
        //update delay_tap
64
        always @(posedge clk_sampling or negedge rst) begin
           if (!rst) begin
66
               \operatorname{delay\_tap}\left[ \, 0 \, \right] \, <= \, 0 \, ;
               delay\_tap[1] \ll 0;
68
               delay\_tap[2] \leftarrow 0;
70
               delay\_tap[3] \le 0;
               delay_tap [4] <= 0;
               delay\_tap[5] \le 0;
               delay\_tap[6] \le 0;
               delay\_tap[7] \ll 0;
               delay\_tap[8] \leftarrow 0;
               delay_tap[9] <= 0;
               delay\_tap[10] \le 0;
               delay\_tap[11] \le 0;
78
               delay\_tap[12] \le 0;
               delay\_tap[13] \ll 0;
80
               delay\_tap[14] \ll 0;
               \operatorname{delay\_tap}\left[\,1\,5\,\right] \;<=\;0\,;
82
               delay\_tap[16] \ll 0;
               \operatorname{delay\_tap}\left[\,1\,7\,\right] \;<=\; 0\,;
84
             delay\_tap[18] \le 0;
               delay\_tap[19] \le 0;
86
               delay\_tap[20] \ll 0;
               delay\_tap[21] \ll 0;
          end
           else begin
               delay_tap[0] <= data_in_buf;
               delay_tap[1] <= delay_tap[0];
               delay_tap[2] <= delay_tap[1];
             delay_tap[3] \le delay_tap[2];
94
               delay_tap[4] <= delay_tap[3];
               delay_tap[5] <= delay_tap[4];
delay_tap[6] <= delay_tap[5];</pre>
96
               delay_tap[7] <= delay_tap[6];
98
             delay_tap[8] \le delay_tap[7];
               delay_tap [9] <= delay_tap [8];
100
               delay_tap[10] \le delay_tap[9];
               delay_tap[11] <= delay_tap[10];
               delay_tap[12] <= delay_tap[11];
               delay\_tap[13] \leftarrow delay\_tap[12];
               delay_tap[14] <= delay_tap[13];
               delay\_tap[15] \le delay\_tap[14];
106
               delay_tap[16] <= delay_tap[15];
             delay\_tap[17] \ll delay\_tap[16];
               delay\_tap[18] \le delay\_tap[17];
               delay_tap [19] <= delay_tap [18];
110
               delay_tap [20] <= delay_tap [19];
               delay_tap[21] \le delay_tap[20];
112
          end
      end
114
116
             This always block will run every time new data arrive with much faster clock frequency.
            By using registers to save the current used coefficient, tap and calculating product
118
             multiplier and adder are reused to reduce used hardward and make the critical path shorter.
            When the posedge of clock sigle is detected, next coefficient and delay tap are loaded to
120
```

```
resgister \ L\_coef \ and \ L\_tap. \ The \ calculated \ result \ is \ then \ saved \ in \ register \ L\_product.
122
        always @(posedge clk or negedge rst) begin
          if (!rst) begin
124
              tap\_counter \le 0;
              clk_sampling_previous <= 0;
              clk_sampling_current <= 0;
              filter_out <= 0;
128
              sum\_buf <= 0;
              L_product <= 0;
130
              L\_tap <= 0;
              L\_coef <= 0;
134
          else begin
              clk_sampling_previous <= clk_sampling_current;</pre>
136
              clk_sampling_current <= clk_sampling;
              if(clk_sampling_previous == 0 && clk_sampling_current == 1) begin
            tap\_counter \le 0;
138
                sum_buf \le 0;
140
                 L_product \ll 0;
                L_{tap} \le 0;
                 L\_coef <= 0;
142
              end
               if(tap\_counter = order + 1)
144
                 filter_out <= sum_buf;
               else begin
                 if (tap_counter > 21) begin
                   sum_buf <= sum_buf + L_product;</pre>
148
                   tap_counter <= tap_counter + 1;
                 end
                   L\_tap <= delay\_tap[tap\_counter];
                   L_coef <= coef[tap_counter];
                   L\_product <= L\_coef * L\_tap;
154
                   sum_buf <= sum_buf + L_product;</pre>
156
                   tap_counter <= tap_counter + 1;
                 end
          end
        end
     end
   endmodule
```

Listing 6: FIR\_filter

#### 5. Controller\_TB

```
'timescale 1us/1ps
  module Controller_TB();
   reg clk;
   reg Find_Setting, rst_n, clk_filter;
   wire [6:0] DC_Comp;
   wire [3:0] LED_Drive, PGA_Gain;
   wire LED_IR, LED_RED;
   wire [19:0] Out_IR, Out_RED;
   wire [7:0] Vppg;
  Controller DUT(.clk(clk),
      . Find_Setting (Find_Setting),
       .rst_n(rst_n),
12
       .V\_ADC(\mathit{Vppg}) ,
      .DC\_Comp(DC\_Comp),
14
      .LED_Drive(LED_Drive),
       .PGA_Gain(PGA_Gain),
       .LED_IR(LED_IR)
      .LED_RED(LED_RED),
      .Out_IR(Out_IR),
      .Out_RED(Out_RED),
       .clk_filter(clk_filter));
  Fingerclip_Model Fingerclip(.Vppg(Vppg), .DC_Comp(DC_Comp), .PGA_Gain(PGA_Gain));
24
```

```
{\bf always}~\#20~{\bf clk\_filter} = !\,{\bf clk\_filter};~//{\bf clock\_filter}~20000{\rm Hz},~{\bf faster}~25~{\bf times}~{\bf as}~{\bf clk}
   always #500 clk = !clk; //Clock 1000Hz
28
   i\,n\,i\,t\,i\,a\,l
30
     begin
       clk = 1'b0;
       clk_filter = 1'b0;
       Find\_Setting = 0;
       rst\_n = 1;
34
       \#2000 \text{ rst\_n} = 0;
36
       #2000 \text{ rst}_n = 1;
       #2000 \text{ Find\_Setting} = 1;
       #1000000000 $stop;
      end
   endmodule
```

Listing 7: Controller\_TB

#### $6. \ FIR\_filter\_TB$

```
'timescale 1ms/1us
  module FIR_filter_TB();
     reg clk;
     \textcolor{red}{\textbf{reg}} \hspace{0.2cm} \textbf{clk\_sampling} \, ;
     reg rst;
     reg signed [7:0] filter_in;
     wire signed [19:0] filter_out;
     FIR_filter DUT(.clk(clk),
10
                      .rst(rst),
                      .filter_in(filter_in),
                      . \ filter\_out ( \ filter\_out ) \ ,
                      .clk_sampling(clk_sampling));
14
     initial begin
16
       clk = 0;
       clk\_sampling = 0;
18
       rst = 0;
       #24;
20
       rst = 1;
       #10000 $stop;
     end
24
     always #1 clk = !clk; // This is fast clock used for calculating
     always #25 clk_sampling = !clk_sampling; // This is slow clock use for sampling
26
28
30
     initial begin //#120.2
       \#23 filter_in =5;
       repeat(2) begin
32
           #50 filter_in = 0;
           #50 \text{ filter\_in} = 25;
34
            #50 filter_in = 50;
           #50 filter_in = 25;
36
           \#50 filter_in = 20;
           #50 filter_in = 10;
38
           #50 filter_in = 0;
       end
40
     end
     integer file;
     initial begin
44
       file = $fopen("dataout.txt", "w");
46
     always @(posedge clk_sampling) begin
```

```
$fdisplay(file, filter_out);
end
endmodule
```

Listing 8: FIR\_filter\_TB

#### $7. Fingerclip\_Model\_TB$

```
'timescale 1ms/1us
   module Fingerclip_Model_TB ();
       reg [0:6] DC_Comp;
       reg [0:3] PGA_Gain;
       wire [0:7] Vppg;
       \label{eq:comp} Fingerclip\_Model \ dut \left(. \ Vppg (Vppg) \ , \ \ .DC\_Comp (DC\_Comp) \ , \ \ .PGA\_Gain (PGA\_Gain) \ ) \ ;
12
       initial begin
         DC\_Comp = 0;
14
         PGA\_Gain = 0;
16
          clk = 0;
          \#1000000 $stop;
18
       always #500 clk = !clk;
20
        \begin{array}{ll} always@\left(\begin{array}{ll}posedge&clk\end{array}\right)& \begin{array}{ll}begin\\ if&\left(DC\_Comp<40\right)&DC\_Comp=DC\_Comp&+1; \end{array} 
22
          else PGA\_Gain = PGA\_Gain + 1;
24
       \quad \text{end} \quad
    endmodule
```

Listing 9: Fingerclip\_Model\_TB