

# Software code generation for the RVC-CAL dataflow programming language

Mickaël Raulet
IETR/INSA of Rennes
France
Friday, April 3rd 2009











### Outline

- Introduction
- Dataflow programs
  - Description: CAL, NL, and others
  - Generic translation process
- Scheduling inside an actor
  - Simulation
  - Implementation (HW and SW)
- Scheduling actors
- Conclusion/perspectives











# Introduction – code generator for RVC

#### RVC framework



**Courtesy of Sunyoung Lee** 













# Introduction – origins

# Origins of Cal2C

- Reconfigurable Video Coding framework
- Software code generator for CAL actors

#### Current status

- Stable version delivered for the 84<sup>th</sup> MPEG meeting
- Development version (still experimental) RVC-CAL compliant

# Aims of this presentation

- Unravel the mysteries of Cal2C
- Study the integration of SSR to C translation









#### IETR INSA RENNES XML

### Dataflow tools - Current situation













### Outline

- Introduction
- Dataflow programs
  - Description: CAL, NL, and others
  - Generic translation process
- Scheduling inside an actor
  - Simulation
  - Implementation (HW and SW)
- Scheduling actors
- Conclusion/perspectives













# Dataflow program – CAL language

```
actor ID () In ==> Out :
    action In: [a] ==> Out: [a] end
end
```

```
actor ID () In ==> Out :
    action [a] ==> [a] end
end
```

```
actor Add () Input1, Input2 ==> Output:
    action [a], [b] ==> [a + b] end
end
```

```
actor AddSeq () Input ==> Output:
    action [a, b] ==> [a + b] end
end
```









# Dataflow program – RVC-CAL language

```
actor ID () int In ==> int Out :
    action In: [a] ==> Out: [a] end
end
```

```
actor ID () int In ==> int Out :
   action [a] ==> [a] end
end
```

```
actor Add () int Input1, int Input2 ==> int Output:
    action [a], [b] ==> [a + b] end
end
```

```
actor AddSeq () int Input ==> int Output:
    action [a, b] ==> [a + b] end
end
```









# Dataflow program – description











# Dataflow program - Sample











# Dataflow program – NL description

**network** idct2d () in, signed ==> out :

#### entities

```
row = GEN_124_algo_ldct1d(ROW = true);
    transpose = GEN_algo_Transpose();
    column = GEN_124_algo_ldct1d(ROW = false);
    retranspose = GEN algo Transpose();
    clip = GEN algo Clip();
structure
   in --> row.X;
    signed --> clip.SIGNED;
    row.Y --> transpose.X;
    transpose.Y --> column.X;
    column.Y --> retranspose.X;
    retranspose.Y --> clip.I;
   clip.O --> out;
end
```











### Dataflow program – And what about XDF/NL?

- NL is (also) the textual representation
  - With Connection, Instance...
- XDF is equivalent to NL but is XML
  - Describe the structural view of the network
  - Compliant to FNL in ISO/IEC 23001-4
- XDF is an (also) elaboration of an NL network
  - NL computes a graph from a set of parameters
  - XDF contains the whole computed graph the elaborated one









# Dataflow program – CAL language

// Limit pixel value to either [0,255] or [-255,255] actor GEN algo Clip (int isz, int osz) int(size=isz) I, bool SIGNED ==> int(size=osz) O: int(size=7) count := -1; **bool** sflag := false; read signed: action SIGNED:[s] ==> guard count < 0 do sflag := s; count := 63; end limit.max: action I:[i] ==> O:[ 255 ] guard i > 255 do count := count - 1; end limit.zero: action I:[i] ==> O:[ 0 ] guard not sflag, i < 0 do count := count - 1; end limit.min: action I:[i] ==> O:[-255] guard i < -255 do count := count - 1; end limit.none: action I:[i] ==> O:[i] do count := count - 1; end priority read signed > limit; limit.max > limit.zero > limit.min > limit.none; end end











# Dataflow program – Action scheduler

SIGNED =Or#e173

```
// Limit pixel value to either [0,255] or [-255,255]
                                                     I = -173
actor GEN_algo_Clip (int isz, int osz) int(size=isz) ||, bool SIGNED ==> int(size=osz) O:
 int(size=7) count := 62;
 bool sflag := falge:
 read_signed: action SIGNED:[s] ==> guard count < 0 do sflag := s; count := 63; end
 limit.max: action I:[i] ==> O:[ 255 ] guard i > 255 do count := count - 1; end
 limit.zero: action I:[i] ==> O:[ 0 ] guard not sflag, i < 0 do count := count - 1; end
 limit.min: action I:[i] ==> O:[ -255 ] guard i < -255 do count := count - 1; end
 limit.none: action I:[i] ==> O:[i] do count := count - 1; end
 priority
  read signed > limit:
  limit.max > limit.zero > limit.min > limit.none:
 end
end
```

```
Legend:
    quard = true
    quard = false
     token
   action enabled
```

- 1. Eligible actions
- 2. Activated actions
- 3. Firable actions









### Outline

- Introduction
- Dataflow programs
  - Description: CAL, NL, and others
  - Generic translation process
- Scheduling inside an actor
  - Simulation
  - Implementation (HW and SW)
- Scheduling actors
- Conclusion/perspectives











# Synthesis – Translation of a dataflow program

1. Parse CAL and NL into CALML

OpenDF

- 2. Elaborate the network
  - Flatten hierarchy, instantiate parameters
- 3. Transform CAL code
  - 1. Rename local variables (prevent name clashes)
  - 2. Transform operators with respect to priority
    - (from "a + b \* c" to "\$add(a, \$mul(b, c))")
  - 3. Sort variables by dependency
  - 4. Order actions by priorities
  - 5. Propagate constants
  - 6. ...

Cal2C, Cal2HDL

4. Translate CAL code to the target language













# Synthesis – from CAL TO(2) C

#### 1. Parser

- Produces an Abstract
- Syntax Tree

#### 3. Transformations on AST

- $CAL \rightarrow CAL$
- CAL  $\rightarrow$  CIL

#### 2. Elaboration

Makes all actors closed

#### 4. Code Generation

C Intermediate Language
Pretty-printer Library
CIL → ANSI C











# CAL2?? – SSA form (static single assignment)

```
wait A3<sub>GO</sub> do
  v <- IN;
  if count<sub>IN</sub> < 63 then
     count<sub>OUT</sub> := count<sub>IN</sub> + 1;
  else
    count<sub>OUT</sub> := 0;
  end
end A3<sub>DONE</sub>;
```



```
wait A3<sub>GO</sub> do
   v <- IN;
   if count<sub>IN</sub> < 63 then
    $1 := count<sub>IN</sub> + 1;
   else
    $2 := 0;
   end
   count<sub>OUT</sub> := PHI($1, $2);
end A3<sub>DONE</sub>;
```

```
n := 0;
while P(n) do
    n := n + 1;
    S1(n);
end
S2(n);
```



```
$1 := 0;
L1: $2 := PHI($1, $3);
   if not P($2) then goto L2;
   $3 := $2 + 1;
   goto L1;
L2: S2($2);
   n := $2;
```









# CAL2?? – SSA form (static single assignment)

```
if a < 63 then
    $1 := a + 1;
else
    $2 := 0;
end
b := PHI($1, $2);</pre>
```



#### SSA representation

- straightforward extraction of parallelism
- local scalar variables become arcs
  - = wires in hardware implementation
- good starting point for hardware and software backends









# Scheduling – action scheduler hardware implementation

- An actor is transformed to several threads
  - 1 thread called action scheduler
- Each action is transformed to a thread
  - Executing an action switch to a particular thread









# Scheduling – generating threads (from Jörn Janneck)











# Scheduling – generating threads (from Jörn Janneck)

```
wait Al<sub>co</sub> do
                                                       v < -IN;
actor SendDC (int T INTER) int TYPE, int IN ==>
                                                       t <- TYPE;
 int count := 0;
                                                       count_{OUT} := count_{TN} + 1;
                                                       v \rightarrow DC:
 action TYPE: [t], IN: [v] ==> DC: [v]
 quard count = 0, t = T INTER
                                                    end Alpone;
 count := count + 1;
  end
                                                    wait A2<sub>GO</sub> do
 action TYPE: [t], IN: [v] ==>
                                                       v < -IN;
  guard count = 0, t != T INTER
                                                       t <- TYPE:
 count := count + 1;
                                                       count<sub>TN</sub> + 1 -> count<sub>OUT</sub>;
                                                    end A2<sub>DONE</sub>;
  action IN: [v] ==>
  quard count > 0
                                                wait A3<sub>co</sub> do
    if count < 63 then
                                                   v < -IN:
      count := count + 1;
                                                   if count_{TN} < 63 then
      count := 0;
                                                      count<sub>OUT</sub> := count<sub>IN</sub> + 1;
    end
                                                   else
  end
end
                                                      count_{OUT} := 0;
                                                   end
                                                end A3<sub>DONE</sub>;
```









# Scheduling – generating threads (from Jörn Janneck)

```
actor SendDC (int T INTER) int TYPE, int IN ==> int DC :
                                        int count := 0;
                                        action TVDE: [t] IN: [v] ==> DC: [v]
                                                               t = T INTE
forever
  t = peek(TYPE, 0);
  c1 = TYPE_{#1} \&\& IN_{#1} \&\& count_{TN} = 0 \&\& t = 1;
  c2 = TYPE_{#1} && IN_{#1} && count_{IN} = 0 && t != 1;
  c3 = IN_{\pm 1} \&\& count_{TN} > 0 \&\& count_{TN} > 0;
                                                                IN: [V] ==>
                                                               t != T INTER
  parcase
    c1: set Al<sub>GO</sub>; wait Al<sub>DONE</sub>; unset Al<sub>GO</sub>;
    c2: set A2<sub>GO</sub>; wait A2<sub>DONE</sub>; unset A2<sub>GO</sub>;
     c3: set A3<sub>GO</sub>; wait A3<sub>DONE</sub>; unset A3<sub>GO</sub>;
  end
end
                                           if count < 63 then
                                             count := count + 1;
                                           else
                                             count := 0;
                                           end
                                        end
                                      end
```









# Scheduling – action scheduler software implementation

- An actor is transformed to one thread
  - The action scheduler
- Each action is transformed to a C function
  - Executing an action ⇔ calling a function









# Scheduling – CAL Sample

```
// Limit pixel value to either [0,255] or [-255,255]
actor GEN algo Clip (int isz, int osz) int(size=isz) I, bool SIGNED ==> int(size=osz) O:
 int(size=7) count := -1;
 bool sflag := false;
 read signed: action SIGNED:[s] ==> guard count < 0 do sflag := s; count := 63; end
 limit.max: action I:[i] ==> O:[ 255 ] guard i > 255 do count := count - 1; end
 limit.zero: action I:[i] ==> O:[ 0 ] guard not sflag, i < 0 do count := count - 1; end
 limit.min: action I:[i] ==> O:[-255] guard i < -255 do count := count - 1; end
 limit.none: action I:[i] ==> O:[i] do count := count - 1; end
 priority
  read signed > limit;
  limit.max > limit.zero > limit.min > limit.none;
 end
end
```









# Scheduling – C Sample translation

```
actor variables->count = 62:
 actor_variables->sflag = 0:
while (1) {
 if ( actor variables->count < 0) {
  call 11 = SIGNED->get();
  GEN algo Clip read signed( actor variables, call 11);
 } else if (I->peek() > 255) {
  call 12 = I - sqet():
  GEN algo Clip limit dot max( actor variables, call 12, & out 4);
  O->put( out 4);
 } else if (! _actor_variables->sflag && I->peek() < 0) {
  call 13 = 1 - \text{get}();
  GEN_algo_Clip_limit_dot_zero(_actor_variables, _call_13, & _out_3);
  O->put( out 3):
} else if (I->peek() < - 255) {
  call 14 = I - sqet();
  GEN algo Clip limit dot min( actor variables, call 14, & out 2);
  O->put( out 2);
 else {
   call 15 = I - sget();
  GEN_algo_Clip_limit_dot_none(_actor_variables, _call_15, & _out_1);
  O->put(_out_1);
```

SIGNED = true, I = -173









# Scheduling – CAL action scheduler for FSM

### Mux with an FSM:

```
actor IterSelect () S, A, B ==> Output:
  readT: action S: [s] ==>
    guard s end
  readF: action S: [s] ==>
    guard not s end
  copyA: action A: [v] ==> [v] end
  copyB: action B: [v] ==> [v] end
  schedule fsm init:
    init (readT) --> waitA;
    init (readF) --> waitB;
    waitA (copyA) --> init;
    waitB (copyB) --> init;
  end
end
```













# Scheduling – C action scheduler for FSM

```
// sched IterSelect.cpp
void sched IterSelect::process() {
fsm state = 1:
 while (1) {
  switch (fsm state) {
  case 1:
              if (S-peek() == 1) {
                              call 9 = S - qet():
                              IterSelect readT( actor variables, call 9);
                              fsm state = 2:
              } else {
                              if (S->peek() == 0) {
                              call 10 = S \rightarrow get();
                              IterSelect readF( actor variables, call 10);
                              fsm state = 3;
                }}
                              break; }
  case 2:
               call 11 = A - sqet();
              lterSelect_copyA(_actor_variables, _call_11, & _out_1);
              Output->put( out 1);
              fsm state = 1;
              break; }
 case 3:
               call 12 = B - sqet():
              lterSelect_copyB(_actor_variables, _call_12, & _out_2);
              Output->put(_out_2);
              fsm state = 1;
              break; }
```













# Cal2C – CAL action samples

```
// Limit pixel value to either [0,255] or [-255,255]
actor GEN algo Clip (int isz, int osz) int(size=isz) I, bool SIGNED ==> int(size=osz) O:
 int(size=7) count := -1;
 bool sflag := false;
 read signed: action SIGNED:[s] ==> guard count < 0 do sflag := s; count := 63; end
 limit.max: action I:[i] ==> O:[ 255 ] guard i > 255 do count := count - 1; end
 limit.zero: action I:[i] ==> O:[ 0 ] guard not sflag, i < 0 do count := count - 1; end
 limit.min: action I:[i] ==> O:[-255] guard i < -255 do count := count - 1; end
 limit.none: action I:[i] ==> O:[i] do count := count - 1; end
 priority
  read signed > limit;
  limit.max > limit.zero > limit.min > limit.none;
 end
end
```









# Cal2C – C action body

```
struct GEN algo Clip variables {
   int sflaq ;
   int count ;
};
// read signed: action SIGNED:[s] ==> guard count < 0 do sflag := s; count :=
   63; end
void GEN algo Clip read signed(struct GEN algo Clip variables * actor variables
                               int s )
  actor variables->sflag = s;
  actor variables->count = 63;
// limit.none: action I:[i] ==> O:[ i ] do count := count - 1; end
void GEN algo Clip limit dot none(struct GEN algo Clip variables
   * actor variables ,
                                  int i , int *O )
  ( actor variables->count) --;
  *0 = i;
```









# Scheduling – actors/networks

- Current solution
  - Each actor/network is transformed to a SystemC module
    - The hierarchy is preserved
  - The generated code launch a SystemC simulation
    - MONO-processor ⊗
  - And everything Just Works™
    - We rely on SystemC data-driven scheduler
    - FIFO sizes are arbitrarily set to 100
      - The MPEG4 SP decoder deadlocks when size is less than 72!









# Scheduling – network translation

```
SC_MODULE(sched_idct2d) {
 // Input and output ports
 sc_port<tlm::tlm_fifo_get_if<int> > _in_;
 sc_port<tlm::tlm_fifo_get_if<int> >
   _cal_signed;
 sc_port<tlm::tlm_fifo_put_if<int> > out;
 // Sub-module instantiation
 sched_GEN_124_algo_ldct1d row;
 sched GEN algo Transpose transpose;
 sched_GEN_124_algo_ldct1d column;
 sched_GEN_algo_Transpose retranspose;
 sched GEN algo Clip clip;
 // Local FIFO channels
 tlm::tlm_fifo<int> row_Y_transpose_X;
 tlm::tlm_fifo<int> transpose_Y_column_X;
 tlm::tlm fifo<int> column Y retranspose X;
 tlm::tlm fifo<int> retranspose Y clip I:
```













#### Actor translation

```
SC_MODULE(sched_GEN_algo_Clip) {
 // FIFOs
 sc_port<tlm::tlm_fifo_get_if<int> > I;
 sc_port<tlm::tlm_fifo_get_if<int> > SIGNED;
 sc_port<tlm::tlm_fifo_put_if<int> > O;
 SC_HAS_PROCESS(
  sched_GEN_algo_Clip);
 sched_GEN_algo_Clip(sc_module_name N)
   : sc_module(N) {
  SC_THREAD(process);
 // This function is the action scheduler!
 void process();
};
```

```
idct2d

| Image: Signed | Imag
```









# Scheduling – actors/networks

- Is it possible to replace the current scheduling method?
  - Actor/network scheduler (a.k.a SystemC): yes
  - Action scheduler: it depends...









# Scheduling – MPEG4SP decoder











## Scheduling – all actors are concurrent











# Scheduling – ...and we've got lots of them











## Actors are too fine-grain...





# Scheduling – actors/networks

#### Several leads

- To allow MULTI-processor concurrency
  - Move away from SystemC, in favor of YAPI or POSIX threads
  - Implement EPFSS (Jani Boutellier & Shuvra Bhattacharyya)
- Augment actor granularity (aggregate actors)
  - Thanks to SSR!
  - Particularly useful if we use one "real" thread per actor!
- Unroll FSMs to statically scheduled loops
  - Work of Jani Boutellier
  - Again, particularly useful to minimize context switching











# Scheduling – SSRs (Shuvra's work UMD)

One thread per statically schedulable region.

- multicore software
- starting point for mixed hardware/software implementations











# Scheduling – MoC











# Scheduling – SDF Example [Lee87]











# Scheduling – Constructing a schedule

- Any topological ordering of the precedence graph is a valid schedule
  - Fire as soon as enabledA A B C C A A B C C A A B C C E F A A B C C AA B C C D E F
  - Minimize buffers
  - Minimize appearances (in looped schedule)
     (A2 B C2)5 E D E F2
  - Other criteria...





## Scheduling – limitations of the SDF model

- Fixed token rates ≈ one CAL action only
- In SDF all tokens must be consumed and produced in a single firing
- SDF can't handle conditional actors
  - Fixed iteration supported by SDF
  - Data-dependent iteration is not
- Delays required on feedback loops
  - CAL actors can use state variables
  - Avoid reading tokens from loop until tokens produced (e.g. initialization phase)









### Scheduling - Cyclo-Static dataflow [Bilsen96]

Actors have periodic token rates



this actor has period 9

each "phase" within the period has fixed rates

- Allows more flexible scheduling
  - Avoids excessive buffer sizes
  - Models dataflow that would deadlock in SDF











# Scheduling - Dynamic Dataflow (DDF)













#### Scheduling – Dynamic dataflow (DDF) [Lee95]

- A determinate model of computation
  - outputs depend only on past inputs
- Can be implemented using blocking reads from FIFO channels
  - infinite capacity and non-blocking writes assumed
- May have several firing rules (≈CAL actions)
  - conditions on token availability and values (≈guards)
- Mapping from input to output functional
  - but state variables can be thought of as feedback







#### IETR INSA RENNES XML

#### Dataflow tools – Current situation























#### CAL2HDL – MPEG-4 SP decoder





comparison to VHDL reference design













# Mpeg-4 SP decoder case study: statistics

# Demo









# Mpeg-4 SP decoder case study: statistics

| MPEG-4 SP decoder | CAL   | NL  | С     | Срр   | Н   |
|-------------------|-------|-----|-------|-------|-----|
| Number of files   | 27    | 9   | 27    | 28    | 36  |
| Code size (LOC)   | 2 900 | 500 | 5 800 | 3 700 | 900 |

| MPEG-4 SP decoder | Speed<br>(MB/S) | Code<br>size<br>(LOC) |  |
|-------------------|-----------------|-----------------------|--|
| CAL simulator     | 15              | 3 400                 |  |
| Cal2C             | 2 000           | 10 400                |  |
| Cal2HDL           | 290 000         | 4 000                 |  |









# SF repositories

- OpenDF
  - <a href="http://opendf.wiki.sourceforge.net/">http://opendf.wiki.sourceforge.net/</a>
- CAL2ARM11
  - <a href="http://opendf.wiki.sourceforge.net/">http://opendf.wiki.sourceforge.net/</a>
- CAL2HDL
  - <a href="http://sourceforge.net/projects/openforge/">http://sourceforge.net/projects/openforge/</a>
- RVC-CAL 2 IR
  - <a href="http://sourceforge.net/projects/orcc/">http://sourceforge.net/projects/orcc/</a>









#### Collaborations

- Reconfigurable Video Coding
  - Marco Mattavelli, EPFL, Switzerland
  - RVC experts
- Statically schedulable region (SSR)
  - Shuvra Bhattacharyya, Ruirui Gu, University of Maryland, USA
- Analysis of configuration and processing actions
  - Jani Boutellier, University of Oulu, Finland, Switzerland
- OpenDF, co-design with Cal2C+Cal2HDL
  - Jörn Janneck, Rob Esser, Xilinx, USA
  - Ian Miller, Dave Parlour formely Xilinx











#### Conferences

- DASIP (Chairman Marco Mattavelli)
  - <a href="http://www.ecsi-association.org/ecsi/dasip/">http://www.ecsi-association.org/ecsi/dasip/</a>
  - Deadline April 14
  - Co-located with FDL 2009
- Special session in DASIP (chairman Mickael Raulet)
  - Reconfigurable Video Coding-- Scheduling and Dynamic Reconfiguration of Dataflow Programs





