# A Practical Transformer Core Loss Measurement Scheme for High-Frequency Power Converter

Yongtao Han and Yan-Fei Liu, Senior Member, IEEE

Abstract—A practical method to measure transformer core loss in a high-frequency switching mode power converter is proposed. The method is also applicable when the transformer has dc bias in the magnetizing current. Practical issues to minimize the measurement error are discussed. The measurement results are very close to simulation results obtained from a time-domain finite element analysis solver. Detailed error analysis for the proposed method provides useful guidelines on transformer core loss measurement for switching mode power supplies.

*Index Terms*—Core loss, finite element analysis (FEA), pulse-width modulation (PWM), switching mode power supply (SMPS).

#### I. INTRODUCTION

ITH THE TREND toward higher operation frequencies for switching mode power supplies (SMPS), the accurate characterization of transformer losses, including core loss and copper loss, plays an important role in converter design and optimization. Measurement methods are widely adopted to characterize transformer losses due to the potentially higher accuracy. The core loss measurement schemes and related issues under sinusoidal excitations have been discussed a great deal in the literature [1]–[6]. But not too much work has focused on the measurement scheme for transformer core loss in SMPS, and even less has been done on practical issues and related error analysis.

In this paper, a practical transformer core loss measurement method for SMPS is proposed. Important key issues to improve measurement accuracy are also discussed. More importantly, a detailed error analysis is conducted for the proposed measurement scheme. The results provide very useful guidelines on transformer core loss measurement for SMPS.

Section II reviews existing measurement methods and highlights their limitations. In Section III, the core loss measurement method is proposed with the detailed explanation on principles and important issues within the set-up. Section IV provides measurement results for a planar transformer core loss

Manuscript received February 19, 2005; revised October 23, 2007.

Y. Han is with Jabil Circuit, Inc., Shanghai 200233, China (e-mail: yongtao\_han@jabil.com).

Y.-F. Liu is with the Department of Electrical and Computer Engineering, Queen's University, Kingston, ON K7L 3N6, Canada (e-mail: yanfei.liu@queensu.ca)

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TIE.2007.896154

using the proposed method. The results are verified by finite element analysis (FEA) simulation. Section V gives the detailed error analysis on the proposed method, while Section VI presents the conclusions.

# II. REVIEW OF EXISTING TRANSFORMER CORE LOSS MEASUREMENT METHODS

Direct methods are widely used to measure transformer core loss. Most of the direct schemes are based on impedance or network analyzer [1]–[6] and are only suitable for sinusoidal excitations. However, the transformer in SMPS is subject to pulsewidth modulation (PWM) excitations. They are nonsinusoidal waveforms [7]–[9] and may contain dc bias in the magnetizing current to premagnetize the core [10]–[13]. Due to the highly nonlinear nature of the B-H property of ferrite materials, linear superposition techniques such as Fourier series analysis may yield completely erroneous results [13], [14]. Therefore, the impedance or network analyzer method cannot be applied to core loss measurement for SMPS.

In [15] and [16], two measurement setups were designed to test the transformer core loss for SMPS. In [15], sine waveforms are used to verify core loss results by core material vendors and no results for SMPS are provided. In [16], a core loss measurement scheme for SMPS is proposed using a waveform generator and power amplifier. Due to the low bandwidth of the power amplifier (200 kHz), it is difficult to measure core loss under higher switching frequencies. A current probe is used to measure the magnetizing current, which is expensive and introduces significant phase-shift errors.

In the two measurement set-ups above, dc bias in the magnetizing current is not included and its effect on transformer core loss is not discussed. The error analysis of their methods is not conducted and the corresponding measurement accuracy of the experimental results is not known.

A transformer core loss measurement method for high-frequency SMPS is proposed in this paper. It is also suitable for core loss measurement under sine waveforms, and dc premagnetization is included in the scheme. Detailed error analysis for the proposed method is provided. The core loss measurement method proposed in this paper can be used to achieve optimal transformer design for high frequency dc–dc converters as discussed in [17]–[21].

The authors have published a paper [23] in a conference to discuss a new method to measure the core loss of high frequency transformers in switching power converters. This paper is an improved version of that paper.



Fig. 1. Proposed core loss measurement scheme.

# III. PROPOSED TRANSFORMER CORE LOSS MEASUREMENT METHOD

## A. Principle

The proposed transformer core loss measurement scheme under actual PWM waveforms of SMPS is shown in Fig. 1. The measurement principle is: With the secondary side open-circuit, the averaged core loss power  $P_{\rm Core}$  over one switching period T is defined as

$$P_{\text{Core}} = \frac{1}{T} \int_{0}^{T} v_{\text{pri}}(t) \cdot i_{\text{M}}(t) dt. \tag{1}$$

where  $v_{\rm pri}(t)$  is the primary side voltage and  $i_{\rm M}(t)$  is the magnetizing current. Due to leakage inductance and resistance associated with the primary winding, the voltage  $v_{\rm pri}(t)$  cannot be measured directly. A practical approach is to measure the secondary side voltage  $v_{\rm sec}(t)$  and reflect it back to the primary side by the corresponding winding turns-ratio. The magnetizing current is sensed using a resistor  $R_{\rm Sense}$ . By measuring the two voltages using a digital oscilloscope (Tektronix TDS 5054) over one switching period, we can obtain the averaged core loss directly as

$$P_{\text{Core}} = \frac{N_{\text{p}}}{N_{\text{s}}} \frac{1}{N} \sum_{i=1}^{N} v_{1i} \cdot \frac{v_{2i}}{R_{\text{Sense}}}.$$
 (2)

where  $N_{\rm p}$  and  $N_{\rm s}$  are the primary and secondary winding turns;  $v_{1i}$  and  $v_{2i}$  are the ith samples of the measured voltage values of the secondary winding and the current sensing resistor; and N is the number of the samples in one switching period.

A waveform generator (Agilent 33120A) and RF power amplifier are used to provide the PWM voltage source. The power amplifier should have enough bandwidth (3 MHz in this paper). The PWM waveform is distorted due to the low bandwidth of the power amplifier, mainly on the rising and falling edges. As the magnitude of the high frequency component is very small, these distortions do not introduce significant error in the measurement. A more accurate but more complicated method is to use a full bridge converter to generate the PWM waveform.

A capacitor is connected in series with the transformer primary winding to block dc current. The parasitic inductance of this capacitor should be minimized to avoid additional track inductance. The impedance of this capacitor should be very small at the test frequency, so that it will not resonate with the leakage inductor of the transformer.

Various kinds of resistors are considered as the current sensing device. In this paper, the low-inductance metal film resistor is selected in the measurement set-up due to excellent frequency characteristics, easy application and low cost. Other devices such as the current probe and coaxial shunt resistor can also be used. Care should be taken to reduce phase delay between the current and voltage. To minimize the associated inductance, several resistors (ten  $10\pm1\%~\Omega$ ) are connected in parallel. Its frequency response by impedance analyzer is flat up to 5 MHz. For a more accurate result, a coaxial shunt can be used to measure the current. From the analysis and experimental measurement, a metal film resistor is adequate for switching power converter application.

In some topologies such as the Flyback converter and asymmetrical half bridge converter, the core is dc premagnetized due to the dc bias in the magnetizing current. It is shown in [10]–[13] that the dc bias will impact the core loss significantly. Fig. 2 shows a circuit to introduce dc bias in the core and at the same time eliminate ac current ripple. Two identical transformers under testing are connected. Auxiliary windings with the same turns are connected in opposite polarities to cancel the ac voltage. In the ideal case, there will be no current ripple. A large inductor, L, is connected in series to further reduce the current ripple. The dc bias level can be adjusted by adjusting the dc voltage source. It is noted that the auxiliary winding can be the extra winding in the transformer and can also be a temporary winding specifically for adding dc bias. The coupling is not critical as it is used to add dc bias.

#### B. Key Steps in Core Loss Measurement

Some key steps are proposed to minimize errors from various sources.

1) Calibration of Winding Turns-Ratio: The proposed core loss measurement scheme is a two-part method. The primary winding voltage is obtained by measuring the open-circuit



Fig. 2. Method to introduce dc bias magnetizing current core with much less current ripple.

secondary winding terminal voltage. Due to the nonperfect magnetic coupling, uncoupled magnetic flux, and winding termination, the primary and secondary winding terminal voltage ratio is different from the designed integer winding turns-ratio. Therefore, the actual turns-ratio should be calibrated and used in the loss measurement to minimize this error.

It is noted that the winding turns-ratio is a physical transformer characteristic that does not depend on excitation waveforms. Therefore, sinusoidal excitation is used for calibration, as it is simple to implement and the calibration result can be applied to PWM waveforms.

To eliminate any error, current through the primary winding and secondary winding should be zero to avoid the effect of its leakage inductance. Therefore, the excitation sinusoidal voltage should be applied to an auxiliary winding. The open-circuit terminal voltages of the primary and secondary windings are measured. The actual turns-ratio can be calculated using (3). Peak voltage or peak-to-peak voltage can be used. This calibration procedure should be conducted over a range of frequencies to cover the PWM harmonics frequency range. If the winding turns-ratio varies with frequencies, the averaging method can be used. In our test, the difference of measured turn-ratios at different frequencies is less than 0.5%

$$N_{\text{Turns-Ratio}} = \frac{V_{\text{pri}}}{V_{\text{sec}}}.$$
 (3)

This auxiliary can be any winding in a multiple winding transformer other than the primary and secondary windings; or it can be an added winding wound around the same core. As the

physical structure of primary and secondary windings has been fixed and they are open-circuit in the calibration, addition of this auxiliary winding will not affect the coupling between the primary and secondary windings. It is noted that this auxiliary winding serves a different function from the auxiliary winding used to add dc bias that is discussed in Section III-A.

- 2) Parasitic Inductance Minimization: Due to the parasitic inductances associated with the current sensing resistor and the connection leads, error will be introduced into the core loss measurement. A good approach is to calibrate the resistor's frequency response using an impedance analyzer to ensure its frequency response is high enough. In the calibration, it is very important to make the resistor lead as short as possible. In addition, as discussed in the error analysis section, the other parasitic inductances should also be minimized.
- 3) Averaging Method: Averaging method is used in core loss data processing to minimize random error in the measurement. The measurement for each test condition is repeated several times and these core loss values are averaged. The offset error can be eliminated by reversing the excitation polarities to the transformer and repeating the measurements. In this paper, the test for both situations is repeated ten times, yielding a total of 20 tests for each test point.

### IV. MEASUREMENT RESULTS AND FEA VERIFICATIONS

A high-frequency planar transformer is tested for core loss by the proposed scheme. As it is impossible to measure or calculate the exact core loss, the measurements are compared with simulation results by a commercial time-domain FEA solver



Fig. 3. Half cross section of the designed transformer.

from ANSOFT Corporation, a software package to determine the transformer core loss.

#### A. Transformer Specifications

This multiwinding planar transformer is used in a 25 W 400 kHz asymmetrical half-bridge (AHB) dc/dc converter with unbalanced secondary windings for a telecommunication system power supply [22]. The half cross section of the designed transformer is shown in Fig. 3 (only the three main power windings with turns-ratio 6:1:3 are illustrated).

For this transformer, the magnetizing current has a dc component. The circuit shown in Fig. 2 is used to measure the core loss for this AHB transformer.

#### B. Core Loss Measurement Results

Following the procedure proposed in Section III, the core loss under the following three operation conditions of the AHB transformer is tested using the proposed method.

- 1)  $V_{\rm in}=35~{
  m V}\sim75~{
  m V},$  no load. 2)  $V_{\rm in}=35~{
  m V}\sim75~{
  m V},$  load  $=5~{
  m A}.$
- 3)  $V_{\text{in}} = 48 \text{ V}, \text{load} = 0 \text{ A} \sim 5 \text{ A}.$

Fig. 4 provides the measurement and FEA simulation results. To illustrate the effect of dc premagnetization on the core loss in SMPS, Fig. 4(a) shows the core loss measurement and simulation results at operation conditions 1) and 2) together. Fig. 4(b) provides the results for operation condition 3).

Some typical core loss measurement oscillograms are shown in Fig. 5. It is noted that due to limited bandwidth of the power source, when the duty cycle is small, as is the case in Fig. 5(b), the voltage waveform deviates from an ideal rectangular. It is suggested that a better square wave generator might be needed in real application. The time interval between the two cursors is one switching period. Compared to the FEA simulation result, the difference between the measurement and the FEA simulation is within  $\pm 5\%$  for all the conditions. Due to the limited bandwidth of the power amplifier, there will be some distortion in the measurement waveform. This partially causes the difference between the measurement and the FEA simulation.

It can be observed from the measurement results that the transformer core loss under a PWM waveform depends on



Fig. 4. AHB transformer core loss measurement and simulation results at different conditions. (a) Operating conditions 1) and 2). (b) Operating condition 3).

the duty ratio. When this ratio of the switching converter decreases from 50%, the core loss increases. The transformer core loss will increase when the dc magnetizing current in the transformer is increased even though the voltage-second product remains the same. It is a function of both the dc and ac flux densities as well as the switching frequency.





Fig. 5. Oscillograms of secondary voltage and magnetizing current: (a)  $V_{\rm in}=35$  V; (b)  $V_{\rm in}=48$  V.

### V. ERROR ANALYSIS

To ensure that measurement of the core loss for the AHB transformer using the proposed scheme is accurate and valid, it is necessary to analyze various error sources in the measurement and obtain measurement accuracy.

From (2), the error sources in the core loss measurement are identified as: 1) the voltage measurement error; 2) the error from the current sensing resistor tolerance; 3) the winding turns-ratio error; 4) and the error introduced to the time delay between the voltage and magnetizing current in the measurement.

#### A. Voltage Measurement Error

The digital oscilloscope, Tektronix TDS5054, has 8-bit ADC. Because the averaging acquisition mode is used in the measurement, the effective sampling resolution can be as high as 11-bit. Both the digitizing and linearity errors in the measurement are  $\pm 1/2$ LSB for full scale. Combining them together, we can assume the voltage measurement error is  $\pm 1$ LSB of 11-bit under full scale.



Fig. 6. Ideal and typical transformer voltage and magnetizing current waveforms in SMPS.

In the measurement, location of the peak value of the voltage waveform in the digital oscilloscope scale will decide voltage measurement accuracy. For the worst case scenario, the peak value is kept above 10% (due to asymmetry of the PWM waveform) of the full scale. Therefore, for the vertical scale, the voltage measurement error at worst is less than 0.489%.

The four measurement channels in the TDS5054 digital oscilloscope share one ADC. The digitizing error can be considered the same for each channel. From (2), the relative error on the core loss power due to the voltage measurement error in the worst case can be calculated by (4), which is less than 1%

$$\frac{\Delta P_{\text{Core}}}{P_{\text{Core}}} = \left| \frac{\frac{N_{\text{p}}}{N_{\text{s}}} \frac{1}{N} \sum_{i=1}^{N} v_{1i} (1 \pm 0.489\%) \cdot \frac{v_{2i} (1 \pm 0.489\%)}{R_{\text{Sense}}}}{\frac{N_{\text{p}}}{N_{\text{s}}} \frac{1}{N} \sum_{i=1}^{N} v_{1i} \cdot \frac{v_{2i}}{R_{\text{Sense}}}} - 1 \right| = 0.98\%.$$
(4)

#### B. Winding Turns-Ratio Error

As explained in the key steps of the proposed measurement, calibration on the winding turns-ratio will help eliminate the resulting error. In the turns-ratio calibration, the peak voltage is kept close to the full scale of the oscilloscope. The digitizing error in the measurement for the turns-ratio calibration can be considered as  $\pm 1 \text{LSB}$  of the ADC, which is  $1/2^{11}=2^{-11}$ . From (3), the relative error for the turns-ratio calibration is less than 0.1% at worst. Therefore, the error due to winding turns-ratio is neglected.

# C. Tolerance of Current Sensing Resistor

The metal film resistor used in the core loss measurement has tolerance of  $\pm 1\%$ . Theoretically, 1% relative error is introduced into the measurement based on (2) due to this tolerance. The error introduced by the resistor parasitic inductance is considered in the next section.

#### D. Time Delay Error

For transformers in SMPS, waveforms for the voltage across the magnetizing inductor and current through the inductor are typically in the wave shapes shown in Fig. 6 (as shown by the solid lines) due to the core loss. The voltage across the magnetizing inductor is measured directly and the error is considered

in Section V-A. The magnetizing current is measured by the sense resistor added to the system. If this resistor were an ideal resistor without parasitic inductance, the voltage across the component will have the same shape as the magnetizing current. Unfortunately, since the resistor has parasitic inductance, the measured current will have phase-shift. This is the main reason for time delay that causes measurement error. Other sources of time delay may include the difference between oscilloscope probes of different channels in the measurement. However, they are very minor compared with the current sensing resistor. In calculating the time delay error, first we need to obtain  $\delta$ , which is the time delay between the magnetizing voltage (measured at winding terminals) and the magnetizing current (measured through voltage across current sensing resistor) using (6) for different measurement conditions. We can use the  $P_{\rm Core}$  value from either the measurement value or FEA simulation value as they are very close to each other.  $\Delta\delta$  value is related to the current sensing resistor and can be calculated using (10) in this paper. With these two parameters known, we can calculate the time delay error using (9).

Defining the time delay between the voltage and the magnetizing current to be  $\delta$  as illustrated, from (2) we can derive the following equation for core loss power over one switching period as: (details of the derivations are in Appendix)

$$P_{\text{Core}} = V \cdot I_{\text{M}} \cdot \frac{2D\delta T - 2D^2\delta T - \delta^2}{(1 - D)^2 D T^2}$$
 (5)

where V is the amplitude of the positive part of the voltage waveform;  $I_{\rm M}$  is the amplitude of the magnetizing current; D is the duty ratio of the PWM waveform; T is the switching period of the circuit; and  $\delta$  is the time delay between the voltage and magnetizing current.

As the magnetizing current is sensed by a resistor, (5) can be written as

$$P_{\text{Core}} = V \cdot \frac{V_{\text{R}}}{R_{\text{Sense}}} \cdot \frac{2D\delta T - 2D^2\delta T - \delta^2}{(1-D)^2 D T^2}.$$
 (6)

If some error  $(\Delta \delta)$  is introduced into  $\delta$ , the magnetizing current waveform will be shifted away from the actual waveform in the time axis, as illustrated by the dashed line in Fig. 6. The increment of the core loss power due to this error can then be calculated as

$$\Delta P_{\text{Core}} = \frac{\partial P_{\text{Core}}}{\partial \delta} \Delta \delta. \tag{7}$$

From (6) and (7), the relative error of core loss power due to  $\Delta\delta$  can be derived as

$$\left| \frac{\Delta P_{\text{Core}}}{P_{\text{Core}}} \right| = \left| \frac{2DT - 2D^2T - 2\delta}{2D\delta T - 2D^2\delta T - \delta^2} \right| |\Delta \delta| \tag{8}$$

 $\delta$  is usually much smaller than DT and  $D^2T$ . And (8) can be approximated as

$$\left| \frac{\Delta P_{\text{Core}}}{P_{\text{Core}}} \right| \approx \left| \frac{\Delta \delta}{\delta} \right|.$$
 (9)

It is clear that relative error is very sensitive to small  $\delta$  values. If a large time delay error is introduced in measurement, the relative error will become big. Therefore, care should be taken to reduce the time delay error caused by various sources.

The sources for this error  $(\Delta \delta)$  could be: poor frequency response of the current sensing device; parasitic inductance picked up by the measurement circuit; and trigger jitter and delays for different channels of the oscilloscope. For the digital oscilloscope used, the trigger jitter is typical at 8-ps and can be ignored. The deskewed method can be used to further reduce the oscilloscope measurement error. The inductances associated with the current sensing resistor and picked up by the measurement circuit loop are the two important sources for the phase delay error. Since parasitic inductance due to the flux picked up by the measurement circuit is proportional to the area enclosed by the circuit, one useful method is to reduce this area by shortening the connection wire length. It is a good practice to make lead connection of the current sensing resistor as short as possible. Another important point for accurate measurement is that in measuring the magnetizing current, the oscilloscope probe should be placed as close to the resistor body as possible.

From the measurement result by impedance analyzer, the phase shift of the current sensing resistor is less than  $0.01^{\circ}$  at 400 kHz, less than  $0.02^{\circ}$  at 800 kHz and  $0.05^{\circ}$  at 2 MHz. If we use the phase shift at 400 kHz and transfer it to delay time for 400 kHz, the time error can be calculated as

$$\Delta \delta = \frac{0.01^{\circ}}{360^{\circ}} \times 2.5 \ \mu \text{s} = 69.5 \ \text{ps}.$$
 (10)

As the relative error depends on both the time delay  $(\delta)$  and the error  $(\Delta\delta)$  introduced into  $\delta$ , its value will change for different operation conditions. For example, for the AHB transformer core loss at  $V_{\rm in}=48$  V,  $\delta$  is calculated as 5.9 ns from (6). With  $\Delta\delta=69.5$  ps, we can obtain relative core loss error less than 1.2% using (9). This calculation procedure can be applied to other operation conditions and yield relative error of less than 2.5%.

Using the above result, the relative error for three measurement conditions is calculated and listed in Table I, which shows that the measurement accuracy using the proposed scheme is within 5%.

#### VI. CONCLUSION

A new and practical scheme to measure transformer core loss under actual operating conditions in high frequency SMPS is proposed. It is simple and easy to implement. It can also consider the impact of dc magnetization current. Measurement results are presented for a planar transformer operating in a high-frequency dc/dc power converter. Detailed error analysis

TABLE I
RELATIVE ERROR ANALYSIS RESULTS IN MEASURING AHB
TRANSFORMER CORE LOSS FOR THREE OPERATING CONDITIONS

| Condition            | Voltage<br>Measurement<br>Error | Resistor<br>Tolerance | Time<br>Delay<br>Error | Total<br>Error |
|----------------------|---------------------------------|-----------------------|------------------------|----------------|
| V <sub>in</sub> =35V | 1%                              | 1%                    | <2%                    | <4%            |
| V <sub>in</sub> =48V | 1%                              | 1%                    | <2%                    | <4%            |
| V <sub>in</sub> =75V | 1%                              | 1%                    | <2.5%                  | <5%            |

is provided for the proposed core loss measurement scheme. It shows that the proposed scheme can provide accurate transformer core loss measurement for SMPS. With the proposed method, the core loss can be measured quickly and accurately. This will help to minimize core loss in practical transformer and power converter design.

#### **APPENDIX**

#### TRANSFORMER CORE LOSS CALCULATION FOR SMPS

From (2) and Fig. 6, we can divide the integration into four subperiods over one switching period as:  $[0, DT - \delta]$ ,  $[DT - \delta, DT]$ ,  $[DT, T - \delta]$ ,  $[T - \delta, T]$ . The transformer core loss is calculated as

 $P_{\text{Core}}$ 

$$\begin{split} &= \frac{1}{T} \Bigg\{ \int\limits_{0}^{DT-\delta} V \cdot I_{\mathrm{M}} \cdot \left[ \frac{2}{DT} (t+\delta) - 1 \right] dt \\ &+ \int\limits_{DT-\delta}^{DT} V \cdot I_{\mathrm{M}} \\ &\times \left[ 1 - \frac{2}{(1-D)T} (t-DT+\delta) \right] dt \\ &+ \int\limits_{DT}^{T-\delta} \frac{VD}{1-D} \cdot I_{\mathrm{M}} \\ &\times \left[ 1 - \frac{2}{(1-D)T} (t-DT+\delta) \right] dt \\ &+ \int\limits_{T-\delta}^{T} \frac{VD}{1-D} \cdot I_{\mathrm{M}} \cdot \left[ \frac{2}{DT} (t-T+\delta) - 1 \right] dt \Bigg\}. \end{split}$$

By integration, the following result can be obtained for the transformer core loss in SMPS:

$$P_{\text{Core}} = V \cdot I_{\text{M}} \cdot \frac{2D\delta T - 2D^2\delta T - \delta^2}{(1 - D)^2 D T^2}.$$
 (A-2)

(A-1)

As the magnetizing current is measured by a sensing resistor, (A-2) can be rewritten as

$$P_{\text{Core}} = V \cdot \frac{V_{\text{R}}}{R_{\text{Sense}}} \cdot \frac{2D\delta T - 2D^2\delta T - \delta^2}{(1-D)^2 D T^2}.$$
 (A-3)

#### REFERENCES

- [1] V. J. Thottuvelil, T. G. Wilson, and H. A. Owen, "High-frequency measurement techniques for magnetic cores," *IEEE Trans. Power Electron.*, vol. 5, no. 1, pp. 41–53, Jan. 1990.
- [2] J. A. Ferreia and J. D. van Wyk, "Experimental evaluation of losses in magnetic components for power converters," *IEEE Trans. Ind. Appl.*, vol. 27, no. 2, pp. 335–339, Mar./Apr. 1991.
- [3] M. J. Tung, W. C. Chang, C. S. Liu, T. Y. Liu, C. J. Chen, and T. Y. Tseng, "Study of loss mechanisms of Mn-Zn ferrites in the frequency from 1 MHz to 10 MHz," *IEEE Trans. Magn.*, vol. 29, no. 6, pp. 3526– 3528. Nov. 1993.
- [4] F. D. Tan, J. L. Vollin, and S. M. Cuk, "A practical approach for magnetic core-loss characterization," *IEEE Trans. Power Electron.*, vol. 10, no. 2, pp. 124–129, Mar. 1995.
- [5] P. Han, "Characterization of MnZn ferrite material and finite element method for MnZn ferrite core loss calculations," M.S. thesis, Virginia Polytechnic Inst., State Univ., Blacksburg, VA, 1995.
- [6] J. Zhang, G. Skutt, and F. C. Lee, "Some practical issues related to core loss measurement using impedance analyzer approach," in *Proc. IEEE APEC*, Mar. 1995, pp. 547–553.
- [7] D. Y. Chen, "Comparison of the high frequency magnetic core losses under two different driving conditions: A sinusoidal voltage and a square wave voltage," in *Proc. IEEE PESC*, Jun. 1978, pp. 237–241.
- [8] M. Albach, T. Durbaum, and A. Brockmeyer, "Calculating core loss in transformers for arbitrary magnetizing currents: A comparison of different approaches," in *Proc. IEEE PESC*, Jun. 1996, pp. 1463–1468.
- [9] K. Venkatachalam, C. R. Sullivan, T. Abdallah, and H. Tacca, "Accurate prediction of ferrite core loss with nonsinusoidal waveforms using only Steinmetz parameters," in *Proc. IEEE Workshop Comput. Power Elec*tron., Mayaguez, Puerto Rico, Jun. 2002, pp. 36–41.
- [10] A. Brockmeyer, "Experimental evaluation of the influence of DC-premagnetization on the properties of the power electronic ferrites," in *Proc. IEEE APEC*, Mar. 1996, pp. 454–460.
- [11] A. Brockmeyer and J. Paulus-Neues, "Frequency dependence of the ferrite-loss increase caused by premagnetization," in *Proc. IEEE PESC*, Jun. 1997, pp. 375–380.
- [12] W. K. Mo, D. K. W. Cheng, and Y. S. Lee, "Simple approximations of the DC flux influence on the core loss power electronic ferrites and their use in design of magnetic components," *IEEE Trans. Ind. Electron.*, vol. 44, no. 6, pp. 788–799, Dec. 1997.
- [13] A. W. Lotfi and M. A. Wilkowski, "Issues and advances in high-frequency magnetics for switching power supplies," *Proc. IEEE*, vol. 89, no. 6, pp. 833–845, Jun. 2001.
- [14] W. Roshen, "Ferrite core loss for power magnetic components design," IEEE Trans. Magn., vol. 27, no. 6, pp. 4407–4415, Nov. 1991.
- [15] D. K. Conory, G. F. Pierce, and P. R. Troyk, "Measurement techniques for the design of high frequency SMPS transformers," in *Proc. IEEE APEC*, Feb. 1988, pp. 341–353.
- [16] J. Li, T. Abdallah, and C. R. Sullivan, "Improved calculation of core loss with nonsinusoidal waveforms," in *Proc. IEEE Ind. Appl. Soc. Annu. Meeting*, Oct. 2001, pp. 2203–2210.
- [17] G.-B. Koo, G.-W. Moon, and M.-J. Youn, "New zero-voltage-switching phase-shift full-bridge converter with low conduction losses," *IEEE Trans. Ind. Electron.*, vol. 52, no. 1, pp. 228–235, Feb. 2005.
- [18] L.-P. Wong, D. K.-W. Cheng, M. H. L. Chow, and Y.-S. Lee, "Interleaved three-phase forward converter using integrated transformer," *IEEE Trans. Ind. Electron.*, vol. 52, no. 5, pp. 1246–1260, Oct. 2005.
- [19] B. Choi, W. Lim, S. Bang, and S. Choi, "Small-signal analysis and control design of asymmetrical half-bridge DC–DC converters," *IEEE Trans. Ind. Electron.*, vol. 53, no. 2, pp. 511–520, Apr. 2006.
- [20] A. I. Maswood and Z. K. Yoong, "Design aspects of a switch-mode transformer under wide input voltage variation," *IEEE Trans. Ind. Electron.*, vol. 53, no. 3, pp. 752–758, Jun. 2006.
- [21] J.-J. Lee and B.-H. Kwon, "DC-DC converter using a multiple-coupled inductor for low output voltages," *IEEE Trans. Ind. Electron.*, vol. 54, no. 1, pp. 467–478, Feb. 2006.

- [22] W. Eberle and Y. F. Liu, "A zero voltage switching asymmetrical half-bridge DC/DC converter with unbalanced secondary windings for improved bandwidth," in *Proc. IEEE PESC*, Jun. 2002, pp. 1829–1834.
- [23] Y. Han, W. Eberle, and Y. F. Liu, "New measurement methods to characterize transformer core loss and copper loss in high-frequency switching mode power supplies," in *Proc. IEEE PESC*, 2004, pp. 1695–1701.



Yongtao Han received the Bachelor's and Master's degrees in electrical engineering from Tianjin University, Tianjin, China, in 1993 and 1996, respectively, and the M.Sc. degree in electrical engineering, majoring in power electronics, from Queen's University at Kingston, Kingston, ON, Canada, in 2003.

After graduation, he became an Electrical Engineer, working in the area of industrial control systems and instruments. In May 2001, he joined the Queen's Power Group, Queen's University. He is

currently with Jabil Circuit, Inc., Shanghai, China, as an Electronics Engineer. His research interests include high-frequency magnetics and dc/dc and ac/dc switching power supplies.



Yan-Fei Liu (S'91–M'95–SM'97) received the B.Sc. and M.Sc. degrees from Zhejiang University, Hangzhou, China, in 1984 and 1987, respectively, and the Ph.D. degree from Queen's University at Kingston, Kingston, ON, Canada, in 1994.

Since August 1999, he has been with the Department of Electrical and Computer Engineering, Queen's University, as an Associate Professor. Prior to this, from February 1994 to July 1999, he was a Technical Advisor at the Advanced Power System Division, Astec (formerly Nortel Networks), where

he was responsible for high-quality design, new products, and technology development. His research interests include digital control technologies for dc/dc switching converter and ac/dc converter with power factor correction, electromagnetic interference filter design methodologies for switching converters, topologies and controls for high switching frequency, low switching loss converters, modeling and analysis of core loss and copper loss for high-frequency planar magnetics, topologies and control for voltage regulator module, and large-signal modeling of switching converters.

Dr. Liu received the Golden Apple Teaching Award and Premiere's Research Excellent Award from Queen's University in 2000 and 2001, respectively. He is also the recipient of the "1997 Award in Excellence in Technology" from Nortel