# SOURCE REACTANCE LOSSLESS SWITCH (SRLS) FOR SOFT-SWITCHING CONVERTERS WITH CONSTANT SWITCHING FREQUENCY

YAN-FEI LIU, STUDENT MEMBER, IEEE AND PARESH C. SEN, FELLOW, IEEE

Power Electronics and Drives Laboratory Department of Electrical Engineering Queen's University Kingston, Ontario, Canada K7L 3N6

Abstract-The mechanism of zero current switching and zero voltage switching is analyzed. The concept of Source Reactance Lossless Switch (SRLS) is proposed. The switch can be implemented in SRLS voltage rectifier and SRLS current rectifier. Using SRLS technique, several DC-to-DC resonant converters with constant switching frequency control are proposed, in which zero current switching and/or zero voltage switching can be maintained from full load to no load. Steady-state analysis is presented for two basic topologies, Parallel-SRLS converter and Series-SRLS converter. Experimental results are presented to verify the analysis.

#### I. INTRODUCTION

High switching frequency is needed to reduce the size of the power supply. Unfortunately, in Pulse Width Modulation (PWM) converters, high frequency switching is accompanied by high switching loss. The resonant converters are suitable to operate at high switching frequency since the switching loss is very low as compared with the PWM converters.

For the conventional resonant converters, [1-12], i.e. Parallel, Series, Series-Parallel, etc., the switching loss is small because zero current switching (ZCS) or zero voltage switching (ZVS) can be maintained over a very wide range. The main limitation for these converters is that they use the frequency modulation (FM) technique to control the output voltage. By frequency modulation, the switching frequency has to be varied over a wide range to accommodate the worst combination of load current and line voltage. For operation below resonance, the filter components are large because they are designed at the lowest possible switching frequency. For the operation above resonance, electronic switches with smaller transition time are needed to maintain control at the upper frequency range. The consequence is the poor utilization of the switching speed of the devices and filter component. It is, therefore, desirable to keep the switching frequency constant.

The PWM controlled resonant converters have been proposed to keep the switching frequency constant [13-19]. A dead time is introduced during which the resonant tank is short circuited. The output voltage is regulated by changing the dead time. Unfortunately, the desirable characteristic of low switching loss in PWM controlled Series resonant converter can only be maintained at very limited line voltage and load current range [17]. In PWM controlled Parallel- and Series-Parallel resonant converters [15,18,19], switching losses for at least two electronic switches are present which are dominant at high switching frequency. Two of the full bridge switches experience high di/dt and dv/dt switching stresses and fast recovery diodes are needed.

It is, therefore, desirable to synthesize new resonant converter topologies that are controlled by constant switching frequency for the optimal design of filter and full use of the switching speed and, at the same time, are able to maintain zero current switching and/or zero voltage switching over the entire line voltage and load current variation range to minimize the switching loss.

0-7803-0634-1/92\$03.00 @IEEE

In this paper, the mechanism of zero current switching and zero voltage switching is analyzed. Based on the analysis, two lossless switches, named as Source Reactance Lossless Switch (SRLS) according to their composition, are proposed in section II. One lossless switch operates at zero current switching and the other operates at zero voltage switching. Two basic resonant converters which are synthesized using the SRLS technique, namely, Parallel-SRLS and Series-SRLS resonant converters are proposed in Section III. Their output voltage can be controlled at constant switching frequency and the low switching loss characteristic is maintained from no load to full load. Their steady-state characteristics are analyzed in Section IV, which show that the added inductor or capacitor not only guarantees the zero current switching or zero voltage switching, respectively, but also is beneficial for the control characteristic of these converters. Several other topologies are proposed in Section V. In section VI, two prototypes, Parallel-SRLS converter and Series-SRLS converter, are built to show the feasibility of the proposed technique and the validity of the analysis. Conclusions are made in section

#### II. CONCEPT OF SOURCE REACTANCE LOSSLESS SWITCH (SRLS)

Consider the switch arrangement shown in Fig.1. At turn on, the current ir can only rise slowly because of Ls. Zero current turn on is achieved. To turn off the switch at zero current, the energy stored in L<sub>s</sub> must be, at first, transferred. One way to do so is to oscillate L<sub>s</sub> with a resonant capacitor C, during the on state of the switch. This is what the Zero Current Switching Quasi-resonant Converter did [20]. However, the penalty for this is that large resonant current flows through the switch, which brings about large conduction loss.



Fig.1 Zero current switching

An alternative and more efficient way to transfer the energy stored in L<sub>s</sub> is to apply a negative voltage across the terminals "a" and "b"(Fig.1). When the energy in  $L_s$  is completely absorbed by the negative source, the current in the switch becomes zero. Therefore, zero current turn off is achieved. Suppose that when T is conducting, the current is  $I_o$  at  $t=t_0$ . The energy stored in  $L_s$  is  $W_{L_s} = \frac{1}{2}L_sI_o^2$ . At  $t=t_0$ , a negative voltage, -v(t), is applied across terminals "a" and "b". The current  $i_T$  is governed by the following equation:  $-v(t) = L_s \frac{di_T}{dt} \quad \text{with} \quad i_T(t_0) = I_o \tag{1}$ The solution is:

$$-v(t) = L_s \frac{di_T}{dt} \quad \text{with} \quad i_T(t_0) = I_o \tag{1}$$

$$i_T(t) = I_o - \frac{1}{L_s} \int_{t_0}^t v(t) dt$$
 (2)

In order that the energy stored in the inductor L<sub>s</sub> be completely transferred so as to make the inductor current reduce to zero at t, the amplitude and the duration of the negative voltage should be large enough such

$$\int_{t_0}^{t_1} v(t) dt \ge I_o L_s \tag{3}$$

The physical meaning of (3) is that the volt-second area of the negative voltage, shown as the shaded area in Fig.2, should be equal to or larger than the flux linkage of inductor L<sub>s</sub>. The negative voltage can have any shape, as long as it satisfies (3).



Fig.2 Typical waveform at turn off for Fig.1

By applying the duality principle, we consider the switching mechanism of the circuit shown in Fig.3, The presence of the capacitor C makes the switch voltage v<sub>T</sub> rise slowly when the switch T is turned off. Thus, zero voltage turn off is achieved. In order to turn on the switch at zero voltage, the energy stored in C<sub>P</sub> should at first be discharged before T is triggered on. One way to do this is to oscillate the Cp with a resonant inductor L, during the off state of the switch. The oscillation makes the voltage across C<sub>P</sub> decay to zero and then clamped at zero by the antiparallel diode. This is what the Zero-Voltage-Switching Quasi-Resonant-Converter did [21]. However, the penalty for this is high resonant voltage that appears across the switch.

An alternative and better method to discharge the parallel capacitor C<sub>P</sub> is to apply a negative current through the branch "ab" before T is triggered on. If C<sub>P</sub> is completely discharged by the negative current, T is turned on at zero voltage. Assume that before T is turned on, the voltage across  $C_P$  is  $V_o$ . The energy stored in  $C_P$  is  $W_{C_P} = \frac{1}{2}C_P V_o^2$ . At t=t<sub>0</sub>, a negative current, -i(t), is applied through branch "ab". The relation between i(t) and  $v_T(t)$  is:

$$C_p \frac{dv_T}{dt} = -i(t)$$
, with  $v_T(t_0) = V_o$  (4)  
The solution is:

$$v_{T}(t) = V_{o} - \frac{1}{C_{p}} \int_{t_{0}}^{t} i(t) dt$$
 (5)

In order to completely discharge the capacitor C<sub>P</sub> so as to make the capacitor voltage reduce to zero at t1, the magnitude and the duration of the negative current should be large enough so that the following condition is met:

$$\int_{t_0}^{t_1} i(t) dt \ge C_p V_o \tag{6}$$
 Equation (6) means that the Amp-Second area of the negative current,

shown as the shaded area in Fig.4, should be equal to or larger than the charges stored in capacitor C<sub>P</sub> in order to achieve zero voltage turn on. Again, the shape of the negative current can be arbitrary, as long as it satisfies (6).

In the above two cases, the zero current switching and zero voltage switching are achieved by a negative source (voltage or current) and a reactive element (inductor or capacitor). This kind of switch is, therefore, named as Source Reactance Lossless Switch (SRLS). This type of lossless switch is different from the present technique where zero current switching and zero voltage switching are achieved by resonance between inductor and capacitor.



Fig.3 Zero voltage switching



Fig.4 Typical waveform at turn on for Fig.3

## A. SRLS Voltage Rectifier

The zero current switch configuration of Fig.1 can be used in a controlled voltage rectifier, as shown in Fig.5. The inductances, L<sub>S1</sub> and L<sub>S2</sub>, along with the alternative input voltage source, will provide zero current switching for  $T_1$  and  $T_2$ . The energy stored in  $L_{s_1}$  is absorbed by the negative part of the alternating source, while the positive part of vac serves as the "negative" voltage needed to achieve zero current turn off for T2. The output voltage V0 can be controlled by controlling the turnon instant of the switches with respect to the input voltage source. The detailed operation is discussed in Section III.

The inductances,  $L_{s1}$  and  $L_{s2}$ , in the circuit shown in Fig.5, play an important role in the operation. They are introduced intentionally to achieve zero current switching for the rectifier switches. The value of the inductance might be comparatively large to improve the characteristics of SRLS converters as shown in section IV. On the other hand, in the conventional single phase semi-converter [22,23], the leakage inductances affect the operation of the circuit and have to be made as small as possible. The circuit in Fig.5 is, therefore, given the name SRLS voltage rectifier to emphasize the zero current switching characteristic of T<sub>1</sub> and T2.



Fig5. SRLS voltage rectifier

## B. SRLS Current Rectifier

A controlled current rectifier can be obtained when the switch configuration of Fig. 3 is used, as shown in Fig.6. It is the dual circuit of Fig. 5 and is called SRLS current rectifier. When diodes D<sub>1</sub> and D<sub>4</sub> or D<sub>2</sub> and D<sub>3</sub> conduct, the input current is rectified and flows through load. The voltage across the current source is the output voltage with the



Fig.6 SRLS current rectifier

polarity determined by whether  $D_1$  and  $D_4$  or  $D_2$  and  $D_3$  conduct. When the switch pair  $T_1$  and  $D_2$  or  $T_2$  and  $D_1$  conducts, the current source is short circuited and its voltage is zero. The output current is also zero at this interval. Therefore, by changing the conduction time of  $T_1$  and  $T_2$ , the output voltage can be regulated.

The presence of  $C_{P1}$  and  $C_{P2}$  ensures the zero voltage turn off of  $T_1$  and  $T_2$ . The energy stored in  $C_{P1}$  is transferred to the negative part of the current source to realize zero voltage turn on of  $T_1$ . The positive part of  $i_{ac}$  is used to discharge the capacitor  $C_{P2}$ . Therefore, zero voltage switching is achieved by the alternating current source and the capacitor. It is noted that the waveform of  $i_{ac}$  can be arbitrary. Its operation will be discussed in more detail in the next section.

The SRLS current rectifier is the dual circuit of the SRLS voltage rectifier and is a new topology. Zero voltage switching is achieved for the rectifier switches. The self turn-off devices must be used. It is also noted that the diode  $D_1$  and  $D_2$  are reverse biased by  $T_1$  and  $T_2$ , respectively. Thus, the problem caused by the reverse recovery of diode is eliminated and low speed diode can be used. This characteristic is desirable when MOSFET is employed as switches since it makes full use of the antiparallel diode and the junction capacitor constitutes part of  $C_{\text{P}}$ .

# III. BASIC CONVERTER TOPOLOGIES USING SRLS TECHNIQUE

As described above, the switches in the SRLS voltage rectifier operates at zero current switching mode, while the switches in the SRLS current rectifier operates at zero voltage switching mode. The switching loss is, therefore, very small. The requirement to achieve this desirable characteristic is an alternating voltage or current that can absorb the energy stored in the inductor or capacitor.

# A. Parallel-SRLS Converter

When the SRLS voltage rectifier is fed by a high frequency Parallel resonant inverter, as shown in Fig.7, zero current switching is obtained in the rectifier. It is called Parallel-SRLS converter. The inductances  $L_{\rm S1}$  and  $L_{\rm S2}$  in series with each rectifier switch are substituted by a single inductor  $L_{\rm S}$  and put at the input of the rectifier (Fig.7). There are several benefits in doing so: (1) the number of components is reduced, (2) it is easier to implement  $L_{\rm S}$  as there is no DC component for  $L_{\rm S}$  and (3) when isolation transformer is used, its leakage inductance will be a part of  $L_{\rm S}$ .

When the switching frequency  $f_s$  is larger than the resonant frequency  $f_r$ ,  $f_r = 1/(2\pi\sqrt{L_rC_r})$ , the key waveforms are given in Fig. 8, where  $V_{s1}$  is the voltage across point "a" and "b" in Fig. 7. The waveform of  $v_c$  is quasi-sinusoidal. The starting time is selected at  $v_c = 0$ . There is a time shift  $t_Q$  between  $v_C$  and  $V_{s1}$ , as shown in Fig. 8. Four operating states exist in each half cycle. Before the capacitor voltage  $v_C$  changes polarity,  $T_4$  and  $D_3$  conduct and  $i_s = I_o$ .

State I  $[0, t_1]$ :  $D_f$ ,  $T_4$  and  $D_3$  conduct. The equivalent circuit is shown in Fig. 9(a), where the  $V_{S1}$  is the voltage between point "a" and "b" in Fig.7. The conducting devices for the SRLS voltage rectifier are also



Fig.7 Parallel-SRLS converter



Fig.8 Key waveforms for Parallel-SRLS converter



Fig.9 Equivalent circuit of Parallel-SRLS converter at each half cycle

identified in the figure. The voltage  $v_C$  forces  $i_s$  changes from  $-I_o$  to zero. The current in  $T_4$  also falls. At  $t = t_1$ ,  $i_s$  reaches zero and  $T_4$  is turned off at zero current. In order to achieve zero current turn off for  $T_4$ ,  $T_3$  can not be triggered until  $t = t_1$ .

State 2 [ $t_1$ ,  $t_2$ ]: Neither  $T_3$  nor  $T_4$  conducts and  $i_5$  is zero. The output current freewheels through  $D_{i_3}$  as shown in Fig. 9(b).

State 3 [t<sub>2</sub>, t<sub>3</sub>]: At  $t = t_2$ , i.e., at turn on delay angle  $\alpha$ ,  $T_3$  is triggered on. The relation between  $t_2$  and  $\alpha$  is:

$$t_2 = \frac{\alpha}{360} T_s \tag{7}$$

The current  $i_s$ , as well as the current in  $T_3$ , rises through  $T_3$  and  $D_4$ , as shown in Fig.9(c).

State 4 [ $t_3$ ,  $T_s/2$ ]: At  $t = t_3$ ,  $i_s$  reaches the output current and  $D_t$  is turned off. The power is delivered to the load via  $T_3$  and  $D_4$ . The equivalent circuit is given in Fig.9(d). The first half cycle ends when  $v_c$  falls to zero again. The next half cycle repeats the similar procedure.

The above analysis shows that as long as the amplitude of the capacitor voltage  $v_{\rm C}$  is high enough, which is usually the case, the energy stored in  $L_{\rm S}$  when  $T_{\rm 3}$  or  $T_{\rm 4}$  conducts can be absorbed and zero current switching for  $T_{\rm 3}$  and  $T_{\rm 4}$  can be obtained from full load to no load. The

inductor  $L_s$  is used to shape the current waveform so as to achieve zero current switching for  $T_3$  and  $T_4$  and is effective only during the transition intervals of  $T_3$  and  $T_4$ . The switching condition of  $T_1$  and  $T_2$  is determined by the relative quantity of  $f_s$  and  $f_r$ . When the converter operates at below resonance, i.e.  $f_s < f_r$ ,  $T_1$  and  $T_2$  operate at zero current turn off. If the converter operates at above resonance, i.e.,  $f_s > f_r$ , zero voltage turn on for  $T_1$  and  $T_2$  is obtained. In both cases,  $T_3$  and  $T_4$  operate at zero current switching. By changing the turn on time of  $T_3$  and  $T_4$  with respect to  $v_{C_3}$  the output voltage can be controlled.

#### B. Series-SRLS Converter

Fig. 10 gives the topology of Series-SRLS DC-to-DC resonant converter, where Series resonant inverter is used. As the output of the Series resonant inverter is a current, the SRLS current rectifier is employed. In the case of switching frequency  $f_s$  higher than the resonant frequency  $f_r$ ,  $f_r = 1/(2\pi\sqrt{L_rC_r})$ , key waveforms are given in Fig.11, where  $V_{s1}$  is the voltage across point "a" and "b" in Fig.10. The waveform of  $i_r$  is quasisinusoidal. The starting point is chosen at  $i_r = 0$ . There is a time shift  $t_R$  between  $i_r$  and  $V_{s1}$  as shown in the figure. In the steady state, there are four operating states during each half cycle. Just before the inductor current  $i_r$  changes polarity,  $D_3$  and  $D_6$  conducts and  $T_3$  is supplied with gate signal. The power is delivered to the load and  $v_p = -V_o$ .

State I  $\{0, t_i\}$ :  $T_3$  is turned on at zero voltage. The current  $i_r$  flows through  $T_3$  and  $C_{P2}$  to discharge  $C_{P2}$ . The equivalent circuit is given in Fig. 12(a), where  $V_{S1}$  is the voltage between point "a" and "b" in Fig. 10. The conducting devices for the SRLS current rectifier are also shown in the figure. The voltage  $v_P$  changes from  $-V_o$  and reaches zero at  $t = t_1$ . At the same time the voltage across  $T_4$  falls from  $V_o$  to zero. In order to obtain zero voltage turn on for  $T_4$ ,  $T_5$  should not be turned off until  $t = t_1$ .

State 2 [ $t_1$ ,  $t_2$ ]: The resonant current circulates through  $T_3$  and  $D_4$  and the output current is zero, as shown in Fig.12(b).

State 3 [ $t_2$ ,  $t_3$ ]: At  $t = t_2$ , i.e., at turn off delay angle  $\beta$ ,  $T_3$  is turned off. The relation between  $t_2$  and  $\beta$  is defined by:

$$t_2 = \frac{\beta}{360} T_s \tag{8}$$

The inductor current i, flows through  $C_{Pl}$  and  $D_4$  and the voltage  $v_P$ , i.e.  $v_{T3}$ , rises slowly. The equivalent circuit is given in Fig.12(c).

State 4 [t<sub>3</sub>,  $T_8/2$ ]: At  $t = t_3$ ,  $v_P$  equals to the value of the output voltage  $V_O$  and  $D_4$  and  $D_5$  conduct. The inductor current flows to the load. The power is transferred to the output at this state, as shown in Fig.12(d). The first half cycle ends when i, falls to zero again. The next half cycle is similar.

The above analysis shows that as long as the amplitude of the inductor current i, is high enough to discharge capacitor  $C_{P1}$  or  $C_{P2}$  completely, which is usually the case, zero voltage turn on can be achieved for the rectifier switch  $T_3$  and  $T_4$  from no load to full load. The capacitors,  $C_{P1}$  and  $C_{P2}$ , are employed to shape the voltage waveforms of  $T_3$  and  $T_4$  and are effective only during the transition periods of  $T_3$  and  $T_4$ . The switching condition for  $T_1$  and  $T_2$  is determined by the relative value of  $f_5$  and  $f_7$ . Zero voltage turn on is obtained when  $f_7 > f_7$ . While zero current turn off is obtained when  $f_5 < f_7$ . In bath cases,  $T_3$  and  $T_4$  operate at zero voltage switching. By changing the turn off delay angle  $\beta$  with respect to  $f_7$ , the output voltage can be regulated.

### IV. STEADY-STATE ANALYSIS

The steady-state characteristics of the Parallel-SRLS converter and Series-SRLS converter are analyzed in this section. The following assumptions are made to simplify the analysis:

- (1) the filter inductor and capacitor are large
- (2) the switches are ideal



Fig10. Series-SRLS converter



Fig.11 Key waveforms for Seris-SRLS converter



Fig. 12 Equivalent circuit of Series-SRLS converter at each half cycle

- (3) there is no loss in the circuit
- (4) the effect of the snubber is neglected
- (5) switching frequency is higher than the resonant frequency

Per unit system is employed so that the derived result is applicable to general case. The base quantities are chosen as:

$$\begin{split} V_{base} &= V_s, & Z_{base} &= \sqrt{L_r/C_r}, & I_{base} &= V_{base}/Z_{base}, \\ \omega_{base} &= 1/\sqrt{L_rC_r}, & f_{base} &= \omega_{base}/(2\pi) = f_r, & T_{base} &= 1/f_{base}, \\ L_{base} &= Z_{base}/\omega_{base} &= L_r, & C_{base} &= 1/(Z_{base}\omega_{base}) = C_r \end{split}$$

In the derivation that follows, all the quantities are in per unit.

## A. Parallel-SRLS converter

The circuit for analysis and the related symbols are shown in Fig.7, the key waveforms are shown in Fig.8 and the equivalent circuit during various states are shown in Fig.9. From the above discussion, the turn on delay angle for  $T_3$  is  $\alpha$  degrees lagging the zero crossing point (from negative to positive) of the capacitor voltage  $v_{\rm c}$  and the turn on signal for  $T_4$  is 180 degrees later. Only the first half cycle is considered because the next half cycle is the same except the polarity. State 1 begins when  $v_{\rm c}\!=\!0$  with the initial condition:

$$v_c(0) = 0$$
,  $i_r(0) = I_{r0}$ ,  $i_s(0) = -I_o$  (9)

State 1 [0, t<sub>1</sub>]: The equivalent circuit is given in Fig.9(a). The voltage applied to the resonant tank is  $V_{Si}$ . At first,  $T_1$  or  $D_1$  conducts and  $V_{Si} = V_{Si}$ . At  $t = t_0$ ,  $T_2$  or  $D_2$  conducts and  $V_{sl} = -V_s$ . Therefore,

$$V_{sl} = \begin{cases} V_s & 0 \le t \le t_Q \\ -V_s & t_Q < t \le \frac{1}{2}T_s \end{cases}$$

$$(10)$$

The state equations for State 1 are:

$$C_r \frac{dv_C}{dt} = 2\pi (i_r - i_s)$$
 (11a)

$$L_r \frac{di_r}{dt} = 2\pi \left(V_{sl} - v_C\right) \tag{11b}$$

$$L_s \frac{di_s}{dt} = 2\pi v_C \tag{11c}$$

with the initial condition (9), the solution of (11) can be found as:

$$v_C(t) = (1 - \cos 2\pi \omega_1 t) \frac{L_s}{L_s + L_r} V_{sl} + \frac{\omega_1 L_s L_m (I_{r0} + I_o)}{L_s + L_r} \sin 2\pi \omega_1 t \quad (12a)$$

$$i_{r}(t) = \frac{L_{s}(I_{ro} + I_{o})}{L_{s} + L_{r}} \cos 2\pi \, \omega_{1}t + \frac{L_{s} V_{sl}}{\omega_{1} L_{r}(L_{s} + L_{r})} \sin 2\pi \, \omega_{1}t$$
(12b)

$$\begin{split} & + \frac{2\pi V_{sl}t}{L_{s} + L_{r}} + \frac{L_{r}I_{r0} + L_{s}I_{o}}{L_{s} + L_{r}} \\ & i_{s}(t) = -\frac{L_{r}(I_{r0} + I_{o})}{L_{s} + L_{r}}\cos 2\pi \, \omega_{1}t - \frac{V_{sl}}{\omega_{1}(L_{s} + L_{r})}\sin 2\pi \, \omega_{1}t \end{split}$$

$$i_{s}(t) = -\frac{L_{r}(I_{r0} + I_{o})}{L_{s} + L_{r}} \cos 2\pi \,\omega_{1}t - \frac{v_{sl}}{\omega_{1}(L_{s} + L_{r})} \sin 2\pi \,\omega_{1}t$$

$$2\pi \,V_{sl} \quad L I_{o} - L I_{o}$$
(12c)

$$+ \frac{2\pi \, V_{sl} t}{L_s + L_r} + \frac{L_r I_{r0} - L_s I_o}{L_s + L_r}$$

where

$$\omega_1 = \sqrt{(L_s + L_r)/(L_s L_r C_r)}$$
 (13)

At  $t = t_1$ ,  $i_*(t) = 0$ ,  $T_4$  stops conducting and the circuit enters State 2 with the initial condition derived by (12):

$$i_r(t_1) = I_{rl}, \quad v_c(t_1) = V_{cl}, \quad i_s(t_1) = 0$$
 (14)

State 2 [t1, t2]: The equivalent circuit for this state is shown in Fig.9(b). The state equations are:

$$C_r \frac{dv_C}{dt} = 2\pi i_r \tag{15a}$$

$$L_r \frac{di_r}{dt} = 2\pi (V_{sl} - v_C) \tag{15b}$$

$$L_s \frac{di_s}{dt} = 0 (15c)$$

Its solution is:

$$v_C(t) = I_{rl} \sin 2\pi \,\omega_r(t - t_1) + V_{Cl} \cos 2\pi \,\omega_r(t - t_1)$$
(16a)

+ 
$$V_{sl}[1 - \cos 2\pi \omega_r(t - t_1)]$$

$$i_r(t) = I_{rl} \cos 2\pi \ \omega_r(t - t_1) - \frac{V_{Cl} - V_{sl}}{Z} \sin 2\pi \ \omega_r(t - t_1)$$
 (16b)

$$i_{\bullet}(t) = 0 \tag{16c}$$

At  $t = t_2$ , where  $t_2$  is the control variable defined by the turn off delay angle  $\alpha$ , (7),  $T_3$  is triggered on and the circuit enters State 3 with the initial conditions obtained from (16):

$$v_C(t_2) = V_{C2}, \quad i_r(t_2) = I_{r2}, \quad i_s(t_2) = 0$$
 (17)

State 3 [t2, t3]: The equivalent circuit is shown in Fig.9(c). The state equations are the same as those of State 1, but the initial conditions are different. The solution with initial condition (17) is:

$$v_{C}(t) = (V_{C2} - \frac{L_{s}V_{sl}}{L_{s} + L_{r}})\cos 2\pi \omega_{1}(t - t_{2})$$

$$+ \frac{\omega_{1}L_{s}L_{r}I_{r2}}{L_{s} + L_{s}}\sin 2\pi \omega_{1}(t - t_{2}) + \frac{L_{s}V_{sl}}{L_{s} + L_{s}}$$
(18a)

$$i_{r}(t) = -\frac{V_{C2} - \frac{L_{s}V_{s1}}{L_{s} + L_{r}}}{\omega_{1}L_{r}} \sin 2\pi \omega_{1}(t - t_{2}) + \frac{L_{s}I_{r2}}{L_{s} + L_{r}} \cos 2\pi \omega_{1}(t - t_{2})}{+ \frac{2\pi V_{s1}(t - t_{2})}{L_{s} + L_{r}}} + \frac{I_{r2}L_{r}}{L_{s} + L_{r}}$$
(18b)

$$i_s(t) = \left[1 - \cos 2\pi \,\omega_1(t - t_2)\right] \frac{L_r I_{r2}}{L_s + L_r} + \frac{V_{c2} - \frac{L_s V_{sl}}{L_s + L_r}}{\omega_1 L_s} \sin 2\pi \,\omega_1(t - t_2)$$
(18c)

$$+ \frac{2\pi V_{sl}(t-t_2)}{L_s+L_r}$$

At  $t = t_3$ , the current in L<sub>5</sub> reaches the output current. The circuit enters State 4 with the initial condition derived from (18):

$$v_C(t_3) = V_{C3}, \quad i_r(t_3) = I_{r3}, \quad i_s(t_3) = I_o$$
 (19)

State 4 [t3, T8/2]: Fig.9(d) shows the equivalent circuit for this state. The power is delivered from the resonant branch to the load. The state equa-

$$C_r \frac{dv_C}{dt} = 2\pi (i_r - I_o)$$
 (20a)

$$L_r \frac{di_r}{dt} = 2\pi \left(V_{sl} - v_C\right) \tag{20b}$$

$$L_s \frac{di_s}{dt} = 0 (20c)$$

Its solution is:

$$v_C(t) = (I_{r3} - I_o) Z_r \sin 2\pi \omega_r (t - t_3)$$
 (21a)

+ 
$$(V_{C3} - V_{s1}) \cos 2\pi \omega_r (t - t_3) + v_{s1}$$

$$i_r(t) = -\frac{V_{C3} - v_{sl}}{Z_r} \sin 2\pi \, \omega_r(t - t_3) + (I_{r3} - I_o) \cos 2\pi \, \omega_r(t - t_3) + I_o \quad (21b)$$

$$i_{\bullet}(t) = I_{\bullet} \tag{21c}$$

At steady-state operation, there is a particular  $t_{\text{Q}}$  such that when  $t = \frac{1}{2} T_x$ ,  $v_C(t) = 0$ , and  $i_r(t) = -I_o$ .

The output voltage Vo can be calculated by averaging the capacitor voltage v<sub>C</sub>(t) from t<sub>3</sub> to T<sub>s</sub>/2, (21a), and is derived as follows:

$$V_{o} = \frac{(I_{r3} - I_{o})Z_{r}}{\pi \omega_{r} T_{s}} [1 - \cos 2\pi \omega_{r} (\frac{1}{2}T_{s} - t_{3})] + \frac{V_{C3} + V_{s}}{\pi \omega_{r} T_{s}} \sin 2\pi \omega_{r} (\frac{1}{2}T_{s} - t_{3})$$

$$- \frac{2V_{s} (\frac{1}{2}T_{s} - t_{3})}{T}$$
(22a)

$$V_o = \frac{(I_{r3} - I_o)Z_r}{\pi \omega_r T_s} \left[ 1 - \cos 2\pi \omega_r (t_Q - t_3) \right] + \frac{V_{C3} - V_s}{\pi \omega_r T_s} \sin 2\pi \omega_r (t_Q - t_3)$$

$$+\frac{(I_{r30}-I_o)Z_r}{\pi \omega_r T_s} \left[1-\cos 2\pi \omega_r (\frac{1}{2}T_s-t_Q)\right]$$
 (22b)

$$+ \frac{V_{C30} + V_s}{\pi \omega_r T_s} \sin 2\pi \omega_r (\frac{1}{2} T_s - t_Q) + \frac{2 V_s (2 t_Q - \frac{1}{2} T_s - t_3)}{T_s}$$
where

$$I_{r30} = I_o + (I_{r3} - I_o) \cos 2\pi \omega_r (t_Q - t_3) - \frac{V_{C3} - V_s}{Z} \sin 2\pi \omega_r (t_Q - t_3)$$
 (23a)

$$V_{C30} = (I_{c3} - I_o)Z_r \sin 2\pi \,\omega_r(t_O - t_3) + (V_{C3} - V_s)\cos 2\pi \,\omega_r(t_O - t_3)$$
 (23b)







(b) Effect of Ls

(c) Effect of fs

Fig.13 Characteristics of the Parallel-SRLS converter

Based on the above equations, the characteristics of the Parallel-SRLS converter can be analyzed. In the analysis, the input voltage is taken as one per unit. Fig.13(a) gives the output voltage versus turn on delay angle  $\alpha$  at different output current. It shows that by changing the a, the output voltage can be kept constant when load current changes while keeping the switching frequency fixed. It is noted that there is a minimum  $\alpha$  below which the desirable characteristic of zero current turn off for T<sub>3</sub> and T<sub>4</sub> is lost. This is because of the presence of State 1 when the current in one switch, such as T4, should, at first, decay to zero before the other switch, such as T3, is able to conduct. This is a significant difference with the characteristic of the conventional controlled rectifier.

The effect of L<sub>s</sub> on the output voltage is also studied and the result is given in Fig.13(b). For smaller  $L_s$ , when  $\alpha$  increases, the output voltage increases at first and then decreases. The smaller the Ls is, the larger the difference between the peak output voltage and the initial value when  $\alpha = \alpha_{min}$ . This is not desirable for the design of control circuit. For larger L<sub>s</sub>, such as  $L_s = 1.0, 1.25 (pu)$ , one particular  $\alpha$  corresponds to one value of output voltage. Also, larger value of Ls yields the smaller variation range of  $\alpha$  necessary to regulate the output voltage from maximum to zero. It can also be observed from Fig. 13(b) that there is a particular L<sub>s</sub> which corresponds to the highest attainable voltage gain. The introduction of the L<sub>s</sub> is essential to achieve zero current switching for T<sub>3</sub> and T<sub>4</sub>. On the other hand, Fig. 13(b) illustrates that larger L<sub>5</sub> also plays the beneficial role (every  $\alpha$  corresponds to a single value of  $V_0$ ) for the control of output characteristic. It may be noted that in the conventional semi-converter, the leakage inductances affect the output voltage and normally is kept as small as possible.

Fig.13(c) gives the effect of the switching frequency f<sub>s</sub> on the output voltage. When fs is close to the resonant frequency fr, the voltage gain is high and it is sensitive to the variation of switching frequency. The larger the  $f_s$ , the smaller the variation range of  $\alpha$  necessary to regulate the output voltage from maximum to zero.

#### B. SERIES-SRLS CONVERTER

The circuit for analysis and the relevant symbols are given in Fig. 10. The key waveforms are shown in Fig.11 and the equivalent circuit during various states are shown in Fig. 12. From the above discussion, the turn off delay angle for  $T_3$  is  $\beta$  degrees lagging the zero crossing point of the inductor current i, and the turn off signal for T4 is 180 degrees later. Only the first half cycle is analyzed since the next half cycle is the same except the polarity. State 1 begins when  $i_r(0) = 0$  with the initial condition:

$$v_c(0) = V_{c0}, \quad i_r(0) = 0, \quad v_p(0) = -V_o$$
 (24)

State 1 [0,t<sub>1</sub>]: The equivalent circuit is given in Fig. 12(a). Switch T<sub>3</sub> is turned on at zero voltage and the resonant current flows through T3 to discharge  $C_{P2}$ . The voltage applied to the resonant tank is  $V_{s1}$ . At first,  $V_{st} = V_s$  when  $D_1$  or  $T_1$  conducts. After  $T_1$  is turned off at  $t = t_R$ , the switch pair  $T_2$ ,  $D_2$  conducts and  $V_{sl} = -V_s$ . Therefore,

$$V_{sl} = \begin{cases} V_s & 0 \le t \le t_R \\ -V_s & t_R \le t \le \frac{1}{2}T_s \end{cases}$$
 (25)

The state equations for State 1 are:

$$L_r \frac{di_r}{dt} = 2\pi \left(V_{sl} - \nu_C - \nu_p\right) \tag{26a}$$

$$C_r \frac{dv_c}{dt} = 2\pi i_r$$

$$C_p \frac{dv_p}{dt} = 2\pi i_r$$
(26b)

$$C_p \frac{dv_p}{dt} = 2\pi i_r \tag{26c}$$

The solution of (26) can be found as:

$$i_{p}(t) = \frac{V_{o} + V_{sl} - V_{co}}{Z_{1}} \sin 2\pi \omega_{1} t$$
 (27a)

$$v_{e}(t) = \frac{C_{p}(V_{C0} - V_{o} - V_{sl})}{C_{c} + C_{s}} \cos 2\pi \omega_{1} t + \frac{C_{p}V_{sl} + C_{r}V_{C0} + C_{p}V_{o}}{C_{c} + C_{s}}$$
(27b)

$$v_{c}(t) = \frac{C_{p}(V_{c0} - V_{o} - V_{sl})}{C_{p} + C_{r}} \cos 2\pi \omega_{1} t + \frac{C_{p}V_{sl} + C_{r}V_{c0} + C_{p}V_{o}}{C_{p} + C_{r}}$$

$$v_{p}(t) = \frac{C_{r}(V_{c0} - V_{o} - V_{sl})}{C_{p} + C_{r}} \cos 2\pi \omega_{1} t + \frac{C_{r}V_{sl} - C_{p}V_{o} - C_{r}V_{c0}}{C_{p} + C_{r}}$$
(27b)

$$\omega_1 = \sqrt{(C_r + C_p) / C_r C_p L_r}, \quad Z_1 = \sqrt{L_r (C_r + C_p) / C_r C_p}$$
 (28)

At  $t = t_1$ ,  $C_{P2}$  is completely discharged,  $v_p(t_1) = 0$ .  $D_4$  conducts. The circuit enters State 2 with the initial conditions derived from (27):

$$v_C(t_1) = V_{CI}, \quad i_r(t_1) = I_{rI}, \quad v_p(t_1) = 0$$
 (29)

State 2 [t1, t2]: The equivalent circuit is shown in Fig. 12(b). The state equations are:

$$L_r \frac{di_r}{dt} = 2\pi (V_{sl} - v_c) \tag{30a}$$

$$C_r \frac{dv_C}{dt} = 2\pi i_r \tag{30b}$$

$$C_{r} \frac{dv_{C}}{dt} = 2\pi i,$$

$$C_{p} \frac{dv_{p}}{dt} = 0$$
(30b)

Its solution is:

$$i_r(t) = I_{rl}\cos 2\pi \omega_r(t-t_1) - \frac{V_{Cl} - V_{sl}}{Z_r}\sin 2\pi \omega_r(t-t_1)$$
 (31a)

$$v_c(t) = I_{rl} Z_r \sin 2\pi \omega_r (t - t_1) + (V_{Cl} - V_{sl}) \cos 2\pi \omega_r (t - t_1) + V_{sl}$$
 (31b)

$$v(t) = 0 (31c)$$

At  $t = t_2$ , where  $t_2$  is the turn off delay time defined by (8), the switch T<sub>3</sub> is turned off. The circuit enters State 3 with the initial con-

$$i_r(t_2) = I_{r_2}, \quad v_c(t_2) = V_{c_2}, \quad v_p(t_2) = 0$$
 (32)

State 3 [t2 t3]: The equivalent circuit is given in Fig.12(c). The state equations are the same as those of State 1. However, the initial conditions are expressed by (32). The solution for State 3 is:

$$i_r(t) = I_{r_2} \cos 2\pi \omega_1 (t - t_2) - \frac{V_{C2} - V_{sl}}{Z_1} \sin 2\pi \omega_1 (t - t_2)$$
 (33a)

$$i_{r}(t) = I_{r2}\cos 2\pi \,\omega_{1}(t - t_{2}) - \frac{V_{c2} - V_{sl}}{Z_{1}}\sin 2\pi \,\omega_{1}(t - t_{2})$$

$$v_{c}(t) = \frac{I_{r2}}{\omega_{1}C_{r}}\sin 2\pi \,\omega_{1}(t - t_{2}) + \frac{C_{p}V_{sl} + C_{r}V_{c2}}{C_{p} + C_{r}}$$

$$+ \frac{C_{p}(V_{c2} - V_{sl})}{C_{c} + C_{c}}\cos 2\pi \,\omega_{1}(t - t_{2})$$
(33a)

$$v_{p}(t) = \frac{I_{r2}}{\omega_{1}C_{p}}\sin 2\pi \omega_{1}(t-t_{2}) + \frac{C_{r}V_{sl} - C_{r}V_{C2}}{C_{p} + C_{r}} + \frac{C_{r}(V_{C2} - V_{sl})}{C_{p} + C_{r}}\cos 2\pi \omega_{1}(t-t_{2})$$
(33c)

where  $\omega_1$  and  $Z_1$  are defined by (28).

This state ends at  $t = t_3$  when  $v_P$  reaches the output voltage  $V_o$  and the diode D<sub>5</sub> is turned on. The initial conditions for the next state are:

$$i_r(t_3) = I_{r3}, \quad v_C(t_3) = V_{C3}, \quad v_p(t_3) = V_o$$
 (34)

State 4 [ $t_3$ ,  $T_s/2$ ]: The equivalent circuit for this state is shown in Fig. 12(d). The power is transferred to the load at this state via D<sub>3</sub> and D4. The state equations are:

$$L_{r} \frac{di_{r}}{dt} = 2\pi (V_{sl} - V_{o} - V_{C})$$
 (35a)

$$C_r \frac{dv_C}{dt} = 2\pi i_r \tag{35b}$$

$$C_{p}\frac{dv_{p}}{dt} = 0 (35c)$$

$$i_r(t) = I_{r3}\cos 2\pi \omega_r(t-t_3) - \frac{V_{C3} + V_o - V_{sl}}{Z_r}\sin 2\pi \omega_r(t-t_3)$$
 (36a)

$$v_c(t) = (V_{C3} + V_o - V_{s1})\cos 2\pi \omega_r (t - t_3)$$
 (36b)

$$+I_{r3}Z_r\sin 2\pi \omega_r(t-t_3) + V_{s1} - V_o$$

$$v_p(t) = V_o \tag{36c}$$

In steady-state operation, there is a particular  $t_R$  such that when  $t = \frac{1}{2}T_s$ ,  $i_r(\frac{1}{2}T_s) = 0$  and  $v_C(\frac{1}{2}T_s) = -V_{C0}$ .

The steady state output current can be calculated by averaging the resonant current from t<sub>3</sub> to T<sub>s</sub>/2, (36a), and can be calculated as:

For 
$$t_R \le t_3$$

$$I_o = \frac{I_{r_3}}{\pi \omega_r T_s} \sin 2\pi \omega_r (\frac{1}{2}T_s - t_3)$$

$$- \frac{V_{C3} + V_o + V_s}{\pi Z_r \omega_r T_s} [1 - \cos 2\pi \omega_r (\frac{1}{2}T_s - t_3)]$$
(37a)

For 
$$t_R > t_3$$
  

$$I_o = \frac{I_{r,3}}{\pi \omega T} \sin 2\pi \omega_r (t_R - t_3) - \frac{V_{C,3} + V_o - V_g}{\pi Z \omega T} [1 - \cos 2\pi \omega_r (t_R - t_3)]$$

$$+ \frac{I_{r30}}{\pi \omega_{r} T_{s}} \sin 2\pi \omega_{r} (\frac{1}{2} T_{s} - t_{R})$$

$$- \frac{V_{C30} + V_{o} + V_{s}}{\pi Z_{r} \omega_{r} T_{s}} [1 - \cos 2\pi \omega_{r} (\frac{1}{2} T_{s} - t_{R})]$$
(37b)

$$I_{r30} = I_{r3}\cos 2\pi \,\omega_r(t_R - t_3) - \frac{V_{C3} + V_o - V_s}{Z_r}\sin 2\pi \,\omega_r(t_R - t_3)$$
 (38a)

$$V_{C30} = (V_{C3} + V_o - V_s) \cos 2\pi \, \omega_r (t_R - t_3)$$

$$+ I_{r3} Z_r \sin 2\pi \, \omega_r (t_R - t_3) + V_s - V_o$$
(38b)

From the above equations, the characteristics of the Series-SRLS converter can be obtained. The input voltage is taken as one per unit value in the calculation. Fig.14(a) shows the relationship between the output current and the control input  $\beta$  at different output voltage. By changing  $\beta$ , the output voltage can be kept constant when the load changes. It also shows that for a particular output voltage, there is a minimum delay angle,  $\beta_{min}$ , below which the desirable zero voltage turn on for T3 and T4 is lost. This is because of the presence of the State 1, when the capacitor, such as Cp2, is discharged by the inductor current i, through one rectifier switch, such as T3. Only after the capacitor, e.g. C<sub>P2</sub>, is completely discharged, the gate signal of the switch, e.g., T<sub>3</sub> can be removed. The higher the output voltage, the more charges stored in the capacitor and, therefore, the larger the  $\beta_{min}$ .



(a) Effect of Vo



(b) Effect of C,



(c) Effect of fs

Fig.14 Characteristics of the Serie-SRLS converter

Fig. 14(b) shows the effect of  $C_P$  on the control characteristic of Series-SRLS converter. When  $C_P$  increases, the maximum attainable output current also increases. However, when  $C_P$  becomes too large, the current gain drops instead. For larger  $C_P$ , there is a unique value of output current for each turn off delay angle  $\beta$ . From the discussion above and in section III, it is shown clearly that on one hand, the capacitors  $C_{P1}$  and  $C_{P2}$  are essential for zero voltage switching of  $T_3$  and  $T_4$ , on the other hand, the addition of these capacitors also improves the control characteristic of the converter.

The effect of  $f_s$  on the control characteristic is shown in Fig.14(c). Higher current gain can be obtained when the switching frequency  $f_s$  is close to the resonant frequency  $f_r$ . However, when  $f_s$  is close to  $f_r$ , the current gain is more sensitive to the drift of the switching frequency.

# V. OTHER CONVERTER TOPOLOGIES USING SRLS TECHNIQUE

Fig. 15 gives the general diagram of DC-to-DC resonant converter using SRLS technique. If the output of the inverter is an AC voltage, SRLS voltage rectifier is used and the rectifier switches turn on and off at zero current. When the inverter output is an alternating current, SRLS current rectifier should be employed and zero voltage switching for the rectifier switch is achieved. The output voltage can be controlled by changing the turn on delay,  $\alpha$ , or turn off delay,  $\beta$ , of the SRLS rectifier.

Fig. 16 gives several other resonant converters that can be synthesized by the Source Reactance Lossless Switch technique. The output voltage of these converters can be regulated by changing the turn on or turn off delay angle of SRLS rectifier. Zero current switching or zero voltage switching can be maintained when load current changes from zero to maximum and the input voltage changes from highest to lowest value.

Fig. 16(a) shows the voltage fed Series-Parallel-SRLS converter. The inverter is Series-Parallel type, or LCC type [10,11], and SRLS voltage rectifier is used since the output of LCC type inverter is a voltage. When the inverter consists of the so-called LLC type resonant inverter [24], LLC-SRLS resonant DC-to-DC converter is obtained, as shown in Fig. 16(b). In this case, the SRLS current rectifier is used. Fig. 16(c) is the current fed Parallel-SRLS converter. SRLS converter, where SRLS current rectifier is employed since the output of the inverter is a current. Another interesting topology is the Class-E-SRLS converter, as shown in Fig. 16(e), where the Class-E power amplifier [25] is used as the inverter and SRLS current rectifier is used. Zero voltage switching for all the switches can be achieved.

In the foregoing circuit configuration, symmetrical rectifier is assumed. When the inverter is capable of providing asymmetrical output, asymmetrical rectifier can also be used. Fig. 16(f) gives the topology of asymmetrical Class-E-SRLS converter where only one switch is used in the SRLS current rectifier. By changing the conduction time of  $T_2$ , the output voltage can be regulated.

### VI. EXPERIMENTAL RESULTS

Two experimental prototypes, one is the Parallel-SRLS converter and the other is the Series-SRLS converter, are breadboarded. The objective is to illustrate the feasibility of the proposed technique and to verify the analysis. The MOSFET is used as the switch in the experiment.

The testing circuit for Parallel-SRLS converter is shown in Fig.7. The circuit parameters are:  $L_{\rm r}\!=\!13.5\mu H,~L_{\rm s}\!=\!7.2\mu H,~C_{\rm r}\!=\!0.34\mu F,~V_{\rm s}\!=\!15V.$  The resonant frequency  $f_{\rm r}$  is calculated as 74.3KHz. The switching frequency is chosen as 100KHz. The internal anti-parallel diode of MOSFET is used for  $D_{\rm t}$  and  $D_{\rm 2}$ . Fig.17(a) gives the waveforms of the gate voltage  $V_{\rm OS1}$  and the device voltage  $V_{\rm DS1}$  for MOSFET  $T_{\rm t}$ .



Fig. 15 Block diagram of DC-to-DC resonant converter using SRLS technique



Fig.16 Several other resonant converters using SRLS technique

Zero voltage switching is observed clearly. Fig.17(b) gives the waveforms of the capacitor voltage  $v_c$  and the input current of the SRLS voltage rectifier,  $i_s$ . Because of the high frequency oscillation, which is caused partly by the parasitic capacitance and partly by the probe, the waveform of  $i_s$  is distorted. However, the quasi-square shape can still be identified. Fig.17(c) shows the current through  $T_3$  and the voltage across  $T_3$ . Zero current turn off is clearly observed. Because of  $L_s$ ,  $i_{T_3}$  rises slowly at turn on. Fig.17(d) shows the output voltage  $V_a$  and the rectified voltage  $v_d$ .

Fig. 18 gives the measured voltage gain versus the turn on delay angle  $\alpha$  of the Parallel-SRLS converter, where the output current is kept at 1A. Also given in Fig. 18 is the calculated value. The small difference is because of the various losses in the circuit, such as the Q loss of the inductor, rectifier voltage drop, etc.. It demonstrates that by changing the  $\alpha$ , the output voltage can be effectively controlled.

A Series-SRLS converter is also breadboarded. The testing circuit is shown in Fig.10. The circuit parameters are:  $L_{\rm r}\!=\!12\mu H$ ,  $C_{\rm r}\!=\!0.099\mu F$ ,  $C_{\rm P}\!=\!0.033\mu F$ . The resonant frequency,  $f_{\rm r}$ , is calculated as 146KHz. The switching frequency is chosen as 200KHz.  $D_1$ ,  $D_2$ ,  $D_3$  and  $D_4$  consist of the MOSFET's anti-parallel diode. Fig.19(a) gives the measured waveforms of  $V_{\rm OS1}$  and  $V_{\rm DS1}$  for MOSFET  $T_1$ . Zero voltage turn on is clearly observed. Fig.19(b) shows the waveforms of the inductor current i, and the input voltage of the SRLS current rectifier,  $v_{\rm P}$ . Quasi-square waveform of  $v_{\rm P}$  is clearly shown. Fig.19(c) gives the waveform of  $V_{\rm OS3}$  and  $V_{\rm DS3}$  for  $T_3$ . Zero voltage switching for the rectifier switch is observed clearly. Fig.19(d) shows the output voltage  $V_o$  and the rectified current i<sub>4</sub>.

Fig.20 gives the measured current gain versus the turn off delay angle  $\beta$ , where the output voltage  $V_o$  is kept at 10V. The theoretical value is also plotted in Fig.20. The current base,  $I_{base}$ , is calculated as 1.35A. The small difference is caused by non-ideality of the prototype. It demonstrates that by changing the turn off delay angle  $\beta$ , the output voltage can be kept constant when load current changes.



Fig.17 Measured waveforms for Parallel-SRLS converter (a) upper trace:  $V_{DS1}$  10V/div, lower trace:  $V_{CS1}$  10V/div, lower trace:  $V_{CS1}$  10V/div, lower trace:  $V_{CS1}$  1A/div (d) upper trace:  $V_{DS3}$  5V/div, lower trace:  $V_{CS1}$  1A/div Horizontal:  $V_{CS1}$  10V/div Horizontal:  $V_{CS1}$  10V/div



Fig.18 Measured voltage gain versus  $\alpha$  at  $I_o = 1(A)$ 



Fig.19 Measured waveforms for Series-SRLS converter (a) upper trace:  $V_{GSI}$ : 10V/div lower trace  $V_{DSI}$  10V/div lower trace i,: 2A/div (c) upper trace:  $V_{oSI}$ : 10V/div lower trace  $V_{DSI}$  5V/div (d) upper trace:  $V_{oSI}$ : 10V/div lower trace:  $V_{oSI}$ :  $V_{oSI$ 



Fig.20 Measured current gain versus  $\beta$  at  $V_o = 10(V)$ 

#### VII. CONCLUSIONS

The basic concept of the Source Reactance Lossless Switch (SRLS) has been presented. The mechanism of the zero current switching and zero voltage switching using energy removal by source voltage or current is analyzed.

In the SRLS voltage rectifier, the switches operate at zero current switching condition, while in the SRLS current rectifier, the switches operate at zero voltage switching condition.

When SRLS voltage rectifier or SRLS current rectifier is used in the conventional resonant converter, new converter topologies are obtained. The operations of the two basic SRLS converter, i.e., Parallel-SRLS converter and Series-SRLS converter are studied in detail. Their output voltage can be regulated by changing the turn on or turn off delay angle while keeping the switching frequency constant. Zero current switching and/or zero voltage switching characteristic is maintained from no load to full load.

The steady-state characteristics of the Parallel-SRLS and Series-SRLS converters are analyzed. Control of output characteristics are given. The effect of the series inductance, in the Parallel-SRLS converter, and parallel capacitor, in the Series-SRLS converter, are also studied. Their influence on the performance characteristics are also outlined.

Several other converter topologies using SRLS technique are also proposed. Their output voltage can be controlled at fixed switching frequency and zero current switching and/or zero voltage switching can be achieved.

Two experimental prototypes, Parallel-SRLS converter and Series-SRLS converter, are breadboarded. The objective is to demonstrate the feasibility of the proposed topologies. The results obtained verify the analysis.

The study presented in this paper has revealed many good features of Source Reactance Lossless Switch technique for application in resonant converters with fixed switching frequency. Further study on various aspects of these converters, in particular, a comparative evaluation of the various proposed topologies, will be the subject matter of future investigation.

#### REFERENCES

- S.D. Johnson and R.W. Erickson, "Steady-state analysis and design of the Parallel resonant converter", IEEE Power Electronics Specialist Conference, 1986, pp154-165
- [2] A.K.S. Bhat and M.M. Swamy, "Analysis and design of high frequency Parallel resonant converter operating above resonance", IEEE Power Electronics Specialists Conference Rec., 1988
- R.L. Steigerwald, "High-frequency resonant transistor DC-DC converters", IEEE Trans. Industrial Electronics, Vol.31, May 1984, pp.181-191
   V.T. Ranganathan, P.D. Ziogas and V.R. Stefanovic, "A regulated
- [4] V.T. Ranganathan, P.D. Ziogas and V.R. Stefanovic, "A regulated DC-DC voltage source converter using a high frequency link", IEEE Trans. Industry Application, Vol.18, no.3, May 1982, pp.279-287
- [5] Y.G. Kang and A.K. Upadhyay, "Analysis and design of a half-bridge Parallel resonant converter", IEEE Trans. Power Electronics, Vol.3, no.3, July 1988, pp.254-265
- [6] R.J. King and T.A. Stuart, "A normalized model for the half bridge Series resonant converter", IEEE Trans. Aerospace and Electronics Systems, Vol.17, no. 2, March 1981, pp190-198
- [7] R.J. King and T.A. Stuart, "Modelling the full bridge Series resonant converter", IEEE Trans. Aerospace and Electronics Systems, Vol. 18,

- no.4, July 1982, pp.449-459
- 8] C.Q. Lee and K.Siri, "Analysis and design of Series resonant converter with normalized state plane diagram", IEEE Trans. Aerospace and Electronics Systems, Vol.22, no.6, Nov. 1986, pp. 757-763
- [9] V. Vorperian and S. Cuk, "A complete DC analysis of the Series resonant converter", IEEE Power Electronics Specialist Conference, 1982, pp. 85-100
- [10] A.K.S. Bhat and S.B. Dewan, "Analysis and design of a high-frequency converter using LCC-type commutation", IEEE Trans. Power Electronics, Vol.2, no.4, Oct. 1987, pp.291-301
- [11] I. Batarseh, R. Liu, C.Q. Lee and A.K. Upadhyay, "Theoretical and Experimental studies of the LCC-type Parallel resonant converter", IEEE Trans. Power Electronics, Vol.5, no.2, April 1990, pp.140-150
- [12] R.L. Steigerwald, "A comparison of half-bridge resonant converter topologies", IEEE Trans. Power Electronics, Vol.2, no.2, April 1988, pp.174-182
- [13] I.J. Pital, "Phase-modulated resonant power conversion technique for high frequency inverter", IEEE Industrial Application Society Annual Meeting, 1985 pp.1163-1172
- [14] F.S. Tsai and F.C. Lee, "Constant-frequency, phase-controlled resonant power processors", IEEE Industrial Application Society Annual Meeting, 1986, pp.617-622
- [15] F.S. Tsai, Y. Chin and F.C. Lee, "State-plane analysis of a constant frequency clamped-mode Parallel-resonant converter", IEEE Trans. Power Electronics, Vol.3, no.3, July 1988, pp.364-378
   [16] F.S. Tsai, P. Materu and F.C. Lee, "Constant-frequency clamped-
- [16] F.S. Tsai, P. Materu and F.C. Lee, "Constant-frequency clamped-mode resonant converters", IEEE Trans. Power Electronics, Vol.3, no.4, Oct. 1988, pp.460-473
- [17] J.A. Sabate and F.C. Lee, "Off-line application of the fixed-frequency clamped-mode Series resonant converter", IEEE Trans. Power Electronics, Vol.6, no.1, Jan.1991, pp.39-47
- [18] A.K.S. Bhat, "Fixed frequency PWM Series-Parallel resonant converter", IEEE Industrial Applications Society Annual Meeting, 1991, pp.1115-1121
- [19] C.Q. Lee, S. Sooksatra and R. Liu, "Constant frequency controlled full bridge LCC-type Parallel resonant converter", IEEE Applied Power Electronics Conference, 1991, pp.587-593
- [20] K. Liu, R. Oruganti and F.C. Lee, "Resonant switched-topologies and characteristics", IEEE Power Electronics Specialist Conference, 1985, pp. 106-116
- [21] K. Liu and F.C. Lee, "Zero-voltage switching technique in DC/DC converters", IEEE Trans. Power Electronics, Vol.5, no.3, July 1990, pp.293-304
- [22] P.C. Sen, "Thyristor DC drives", John Wiley & Sons, Inc., 1981
- [23] P.C. Sen, "Principles of electric machines and power electronics", John Wiley & Sons, Inc., 1989
- [24] R. Liu, C.Q. Lee and A.K. Upadhyay, "Experimental study of the LLC-type Series resonant converter", IEEE Applied Power Electronics Conference Rec., pp.31-37
- [25] N.O. Sokal and A.D. Sokal, "Class-E---a new class of high efficiency tuned single-ended switching power amplifiers", IEEE J. Solid-State Circuits, June, 1975, pp.168-176