# A Zero Voltage Switching and Self-Reset Forward Converter Topology

Y. Xi P. Jain

Y. Liu R. Orr

Concordia University
Department of Electrical and Computer Engineering
Montreal, Quebec, Canada H3G 1M8

Astec Advanced Power Systems P.O.Box 3511 Station C Ottawa, Ontario, Canada K1Y 4H7

Abstract—A zero voltage switching (ZVS) forward converter topology is presented in this paper. In this topology, an auxiliary circuit is employed. ZVS is achieved on both the main and auxiliary switches. The power transformer in the proposed topology is self-reset without the use of conventional tertiary reset winding. Analysis and design of the circuit are presented. Experiments on a 5 V, 100 W prototype converter switched at a frequency of 200 kHz verify the design and show an overall efficiency of about 90 %.

#### I. INTRODUCTION

The forward converter topology is one of the most popular topologies used for the distributed power supplies in advanced telecommunication and computer systems. These systems require the supplies to have high power density and efficiency. To achieve high power density, the power supply is switched at an increasingly higher frequency. This leads to employing decreasingly smaller sized magnetics and capacitors.

However, the conventional forward converter is operated in the hard switching mode. In such a converter, as the switching frequency increases, the switching losses associated with the turn-on and -off of the power devices increase. Thus, the efficiency decreases, and the cooling requirement increases. This problem has become a major obstacle to the application of the conventional hard switching converters in the advanced systems.

To solve the problem, soft switching techniques are now commonly used to eliminate, or greatly reduce, the switching losses. Several zero voltage switching (ZVS) forward converter topologies have been reported in the literature [1-7], among which are typically the active clamp/reset forward converter topologies. These ZVS topologies have certain merits, but they suffer from at least one of the following drawbacks:

- (i) ZVS is achieved at the cost of increased conduction losses
- (ii) ZVS is lost under light load or no load conditions.
- (iii) The design of the gate drive and control circuit becomes complicated.
- (iv) Some patent legal issues limit their applications.

1. U.S. and other international patents are pending.

In order to overcome these drawbacks, a ZVS forward converter topology has been proposed recently [8]. It employs an auxiliary circuit to achieve ZVS of the main switch. However, in this circuit, the energy associated with the leakage inductance of the auxiliary transformer was not recovered, and the auxiliary switch had hard switching at turnoff. These problems limit the operation of the converter at very high frequencies.

In this paper, a modified auxiliary circuit is employed, and hence both the main and auxiliary switches can achieve ZVS. In addition to this improvement, the power transformer self resets without the use of conventional tertiary reset winding. This leads to a simplified transformer structure. Steady state analysis of the circuit is presented in this paper. A design procedure is provided. A 5 V, 100 W, 200 kHz prototype circuit is built to verify the analysis and design. The experimental results show an overall efficiency of about 90% at full load over entire range of the input voltage.

### II. CIRCUIT DESCRIPTION

Fig. 1 shows the proposed ZVS forward converter topology. It has two functional sub-circuits. One is the auxiliary circuit that is drawn inside the dashed line block. The other, outside the block, is the conventional forward converter, which is referred to as the "power circuit" hereafter.

The power circuit is comprised of (i)  $T_r$ , the power transformer with a magnetizing inductance  $L_m$  and a turns ratio of k, (ii)  $Q_1$ , the main switch, (iii)  $D_{o1}$  and  $D_{o2}$ , the output rectifiers, (iv)  $L_o$  and  $C_o$ , the output filter, (v)  $R_L$ , the load, and (vi)  $C_m$ , the input filter capacitor.

The auxiliary circuit consists of (i)  $Q_2$ , the auxiliary switch,



Fig.1 The proposed ZVS forward converter topology.

(ii)  $C_{snb}$ , a snubber capacitor for the main switch, (iii)  $L_s$ , a current limit inductor, which is inserted into the secondary side of  $T_r$ , (iv)  $L_a$  and  $C_a$ , a resonant bank, (v)  $T_a$ , a centertapped auxiliary transformer with a turns ratio of  $k_a$ , and (vi)  $D_1$  and  $D_2$ , two auxiliary rectifiers.

The auxiliary circuit has a threefold function: (i) it provides ZVS of the main switch  $Q_1$  both at turn-on and turn-off, thereby eliminating the switching losses of  $Q_1$ , (ii) it provides zero current switching (ZCS) of the auxiliary switch  $Q_2$  at turn-on and ZVS at turn-off, thereby eliminating the switching losses of  $Q_2$ , and (iii) it resets the core of the transformer  $T_r$ .

### III. OPERATING PRINCIPLE

Fig.2 shows key waveforms that highlight the operating principle of the proposed converter topology in Fig. 1. The steady state operation of the circuit can be divided into six intervals in each switching cycle. Before each interval is described, the following assumptions are made:

- (i) the circuit has already reached the steady state operation and it outputs the rated power  $P_o$  at the nominal output voltage  $V_o$  and constant input voltage  $V_d$ ,
- (ii)  $k_a <<1$ , and  $L_m >> L_a$ ,
- (iii) the values of  $L_a$  and  $C_a$  are fairly large and can be considered infinite,
- (iv) ON resistance of each switch is zero,
- (v) the capacitors, inductors and transformers are lossless,
- (vi) all diodes are ideal devices.

#### Interval 1

At the beginning of this interval, t = 0 and  $Q_2$  is turned on. A zero current switching (ZCS) is achieved in  $Q_2$  as it is in series with  $L_a$ . A resonant network is formed with  $C_{snb}$ ,  $C_a$ ,  $L_a$ ,  $T_r$  and  $L_s$ .

Fig. 3.a shows the equivalent circuit of this network. A resonant current builds up in the auxiliary circuit. By this current,  $C_{snb}$  is discharged through  $C_a$ ,  $L_a$ ,  $T_a$  and  $Q_2$ . This discharging current feeds energy back into the input dc line via  $T_a$  and  $D_1$ .

The drain to source voltage  $u_{d1}$  of  $Q_1$  satisfies the following equation

$$\alpha \frac{d^4 u_{d1}(t)}{dt^4} + \beta \frac{d^2 u_{d1}(t)}{dt^2} + u_{d1}(t) = V_d \tag{1}$$

where

$$\alpha = L_{\alpha}C_{\alpha}L_{\alpha}C_{\alpha ab} \tag{2}$$

$$\alpha = L_a C_a L_e C_{snb}$$
 (2)  
$$\beta = L_e (C_{snb} + C_a) + L_a C_a$$
 (3)

and  $L_e$  is the equivalent value of the paralleled  $L_m$  and  $L_s$ seeing from the primary side of  $T_r$ , and it is defined as



Fig. 2 Key waveforms (not to scale in magnitude).

$$L_e = \frac{k^2 L_s L_m}{k^2 L_s + L_m} \approx k^2 L_s \tag{4}$$

The solution of (1) is found to be

$$u_{d1}(t) = V_d + a_1 \cos \omega_1 t + a_2 \sin \omega_1 t + a_3 \cos \omega_2 t + a_4 \sin \omega_2 t$$
(5)

where

$$\omega_1 = \frac{1}{2} \sqrt{\frac{2\beta + 2\sqrt{\beta^2 - 4\alpha}}{\alpha}} \approx \sqrt{\frac{\beta}{\alpha}}$$
 (6)

$$\omega_2 = \frac{1}{2} \sqrt{\frac{2\beta - 2\sqrt{\beta^2 - 4\alpha}}{\alpha}} \approx \frac{1}{4\sqrt{\alpha}}$$
 (7)

$$\begin{bmatrix} a_1 \\ a_2 \\ a_3 \\ a_4 \end{bmatrix} = \begin{bmatrix} 1 & 0 & 1 & 0 \\ 0 & \omega_1 & 0 & \omega_2 \\ -\omega_1^2 & 0 & -\omega_2^2 & 0 \\ 0 & -\omega_1^3 & 0 & -\omega_2^3 \end{bmatrix}^{-1} \begin{bmatrix} u_{d1}(0) - V_d \\ \dot{u}_{d1}(0) \\ \ddot{u}_{d1}(0) \\ \ddot{u}_{d1}(0) \end{bmatrix}$$



 $L_{m}$   $\downarrow i_{a} \qquad C_{a}$   $\downarrow$ 



a. Equivalent circuit during Interval 1.



b. Equivalent circuit during Interval 2.



c. Equivalent circuit during Interval 3.



- d. Equivalent circuit during Interval 4.
- e. Equivalent circuit during Interval 5.

f. Equivalent circuit during Interval 6.

Fig. 3 Equivalent circuits seen from the primary side of the power transformer in each interval.

By proper design,  $u_{d1}$  will decrease. When  $u_{d1}$  is lower than  $V_d$ ,  $L_m$  starts to see a positive voltage that is  $V_d$ - $u_{d1}$ , and the magnetizing current starts to rise. Its change is governed by

$$L_{m} \frac{di_{m}(t)}{dt} = V_{d} - u_{d1}(t)$$
 (9)

The secondary current rises in the similar fashion as (9).

The positive primary winding voltage increases as  $C_{snb}$  continues discharging, and it is coupled to the secondary side of  $T_r$ . Therefore,  $D_{o1}$  becomes forward biased. Owing to  $L_s$ , the current flowing through  $D_{o1}$  can only rise slowly. This secondary current is reflected back into the primary side. The value of  $L_s$  can be so selected that this reflected current can be limited and thus  $C_{snb}$  can be discharged completely by the end of this interval.

Similarly,  $u_a$ , the voltage of  $C_a$ , is governed by

$$\alpha \frac{d^4 u_a(t)}{dt^4} + \beta \frac{d^2 u_a(t)}{dt^2} + u_a(t) = (1 - k_a) V_d$$
 (10)

and its solution has a similar form as of (5).

The current in the auxiliary circuit is determined by

$$i_a(t) = C_a \frac{du_a(t)}{dt} \tag{11}$$

A current equal to  $k_a i_a(t)$  flows through the secondary winding of  $T_a$  and  $D_1$ , feeding back the energy into the input dc line.

During this interval,  $D_{o2}$  is in freewheeling of the inductor current in  $L_o$ . At the end of this interval,  $t = t_1$ , and  $u_{d1}(t_1) = 0$ ,  $u_o = u_o(t_1)$  and  $i_o = i_o(t_1)$ .

### B. Interval 2

At the beginning of this interval,  $t = t_1$ ,  $C_{snb}$  is totally discharged. Forced by  $L_a$ , the resonant current  $i_a$  must continue in the same direction. Fig. 3.b shows the equivalent circuit of this interval.

It is found that

$$u_{a}(t) = [u_{a}(t_{1}) + k_{a}V_{d}]\cos\omega_{3}(t - t_{1})$$

$$+ i_{a}(t_{1})\sqrt{\frac{L_{a}}{C_{a}}}\sin\omega_{3}(t - t_{1}) - k_{a}V_{a}$$
(12)

$$i_{a}(t) = -[u_{a}(t_{1}) + k_{a}V_{d}]\sqrt{\frac{C_{a}}{L_{a}}}\sin\omega_{3}(t - t_{1})$$

$$+i_{a}(t_{1})\cos\omega_{3}(t - t_{1})$$
(13)

where

$$\omega_3 = 1 / \sqrt{L_a C_a} \tag{14}$$

A current equal to  $k_a i_a(t)$  flows through the secondary winding of  $T_a$  and  $D_1$ , feeding back the energy into the input dc line.

As  $i_a$  flows, the body diode of  $Q_1$  starts to conduct, clamping the drain voltage of  $Q_1$  at zero volts. Hence,  $Q_1$  can be turned on under ZVS at any instant between  $t_1$  and  $t_2$ .

Now,  $L_m$  sees a constant voltage  $V_d$ , and the magnetizing current rises linearly, as determined by (9). So does the secondary current  $i_s$  that is also the current in  $L_s$ .

During this interval,  $D_{o2}$  is in freewheeling of part of the inductor current in  $L_o$ . At the end of this interval,  $t = t_2$ , and  $i_o(t_2) = 0$ , and  $u_a$  rises to  $u_a(t_2)$ .

#### C. Interval 3

At the beginning of this interval,  $t = t_2$ , the resonant current  $i_a$  in the auxiliary circuit crosses zero and it reverses its flowing direction. Fig. 3.c shows the equivalent circuit of this interval.

It is found that

$$u_{a}(t) = [u_{a}(t_{2}) - k_{a}V_{d}]\cos\omega_{3}(t - t_{2}) + k_{a}V_{a}$$
 (15)  
$$i_{a}(t) = -[u_{a}(t_{2}) - k_{a}V_{d}]\sqrt{\frac{C_{a}}{L_{a}}}\sin\omega_{3}(t - t_{2})$$
 (16)

A current equal to  $k_a i_a(t)$  flows through  $T_a$  and  $D_2$ . The energy stored in  $C_a$  and  $L_a$  during the first two intervals is now fed back into the input dc line.  $Q_2$  sees a negative drain current. Then,  $Q_2$  can be turned off under ZVS at or shortly a after  $t = t_3$ , as its body diode conducts and clamps its drain voltage at zero.

 $L_{\rm m}$  continues to see a constant voltage. The magnetic current is increasing linearly as governed by (9). So is the secondary current  $i_s$ .

During this interval, the reversed  $i_a$  continues.  $D_{o2}$  is in freewheeling of part of the inductor current in  $L_o$ . At the end of this interval,  $t = t_3$ , and  $i_s(t_3) = P_o/V_o$ .

#### D. Interval 4

At the beginning of this interval,  $t = t_3$ , the secondary current  $i_s$  reaches the value of the inductor current in  $L_o$ .  $D_{o2}$  becomes reverse biased.  $D_{o1}$  conducts the total inductor current in  $L_o$ . From now onwards, the power circuit transfers the power from the input line to the load in the same way as in a conventional forward converter. Fig. 3.d shows the equivalent circuit of this interval.

During this interval, the reversed resonant current  $i_a$  in the auxiliary circuit reaches zero Amperes again. As  $Q_2$  is off, this current cannot cross zero and it is stopped.

At the end of this interval,  $t = t_4$ , and the duty ratio of the main switch is completed to regulate the output voltage.

# E. Interval 5

At the beginning of this interval,  $t = t_4 Q_1$  is turned off.  $C_{snb}$  slows down the rate of rise of the drain voltage  $u_{d1}$ . This helps in achieving a near ZVS turn-off of  $Q_1$ . Fig. 3.e shows the equivalent circuit of this interval.

When  $u_{d1}$  rises above the value of  $V_d$ .  $L_m$  starts to see a negative voltage. Thus, the magnetizing current starts to decrease.

The negative voltage is coupled to the secondary side of  $T_r$ . The current in  $L_s$ ,  $i_s$ , starts to decrease. As the current in  $L_o$  is almost constant,  $D_{o2}$  is forced to conduct. Both  $D_{o1}$  and  $D_{o2}$  now conduct simultaneously until current through  $L_s$  becomes zero. The simultaneous conduction of  $D_{o1}$  and  $D_{o2}$  places the  $L_s$  across the secondary of  $T_r$ .  $L_s$  and  $C_{snb}$  undergo a resonance through the coupling of  $T_r$ . As long as  $i_s$  flows, it continues to charge  $C_{snb}$  through  $T_r$ , and  $U_{o1}$  continues rising.

It is found that

$$u_{d1}(t) = V_d - V_d \cos \omega_4 (t - t_4) + \frac{P_o}{kV_o} \sqrt{\frac{L_e}{C_{snb}}} \sin \omega_4 (t - t_4)$$
(17)

$$i_s(t) = -V_d \sqrt{\frac{C_{snb}}{L_s}} \sin \omega_4 (t - t_4) + \frac{P_o}{V_o} \cos \omega_4 (t - t_4)$$
(18)

where

$$\omega_4 = 1/\sqrt{L_e C_{sph}} \tag{19}$$

The magnetizing current is governed by (9).

#### F. Interval 6

At the beginning of this interval,  $t = t_5$ ,  $i_s$  reaches zero and  $u_{d1}$  reaches the peak,  $u_{d1}(t_5)$ . Blocked by  $D_{o1}$ ,  $i_s$  cannot cross zero and continue in resonance. Thus, only  $L_m$  and  $C_{snb}$  undergo a resonance. As  $L_m$  still sees a negative voltage, the magnetizing current continues to decrease, as governed by (9). Fig. 3.f shows the equivalent circuit of this interval.

It is found that,

$$u_{d1}(t) = V_d - [u_{d1}(t_5) - V_d] \cos \omega_5 (t - t_5)$$

$$+ i_m(t_5) \sqrt{\frac{L_m}{C_{sub}}} \sin \omega_5 (t - t_5)$$
(20)

where

$$\omega_5 = 1 / \sqrt{L_m C_{snb}} \tag{21}$$

During this interval,  $D_{o2}$  is in freewheeling of the total inductor current in  $L_o$ . At the end of this interval,  $t = T_s$ , this switching cycle is completed and another cycle starts. The magnetizing current returns to the same value as at the beginning of this cycle. Thus, the core is reset.

# IV. DESIGN PROCEDURE

The design for the power circuit is not repeated in the

paper, as it is extensively discussed in the literature.

The following parameters are assumed known: (i)  $V_{d \text{ min}}$  and  $V_{d \text{ max}}$ , the minimal and maximal input voltage, (ii)  $D_{\text{max}}$  and  $D_{\text{min}}$ , the maximum and minimum duty ratio of  $Q_1$ , (iii)  $f_s$ , the switching frequency, (iv)  $L_m$ , the magnetizing inductance of  $T_r$ , (v) k, the turns ratio of  $T_r$ , (vi)  $V_o$ , the nominal output voltage, and (vi)  $P_o$ , the rated output power.

#### A. Selection of $L_s$

As stated previously,  $L_s$  is introduced to limit the rate of rise of the secondary current in Intervals 1 and 2. However, it will reduce the effective duty ratio of  $Q_1$  in Interval 3. To limit this duty ratio reduction,  $L_s$  should be limited by:

$$L_s \le \frac{V_{d\min} V_o}{k f_s P_o} \Delta_d \tag{22}$$

where  $\Delta_d$  is the allowable reduction of the effective duty ratio. Usually this reduction should be limitted under 0.1.

On the other hand, the residual energy in  $L_s$  when  $Q_1$  is turned off must be large enough to reset the core. Thus,  $L_s$  should also be limited by:

$$L_{s} \ge \frac{D_{\max}^{2} V_{d\min}^{2} V_{o}^{2}}{2 f_{s}^{2} P_{\min}^{2} L_{m}} \tag{23}$$

where  $P_{o \min}$  is the minimal output power above which self reset can be achieved in  $T_r$ .

If  $L_x$  is selected only on basis of (22), then (23) sets a limitation either for selecting  $L_m$  or for workable range of the output power level.

#### B. Selection of Daux

The duty ratio  $D_{aux}$  of the auxiliary switch is fixed and it should be limited by

$$D_{\text{max}} \le (1 - 2D_{\text{max}}) \tag{24}$$

## C. Selection of C<sub>snb</sub>

From (17), it is seen that  $C_{snb}$  determines the rises time of the drain-to-source voltage of  $Q_1$  at its turn-off. Limiting  $u_{d1}$  below  $V_d$  within the required rise time  $t_r$ ,  $C_{snb}$  should be limited by:

$$C_{snb} \ge \frac{P_o t_r}{k V_o V_{d \min}} \tag{25}$$

However, the rise time should not exceed the gap left by  $2D_{\text{max}}$  and  $D_{\text{oux}}$  in one cycle. This limits  $C_{\text{snb}}$  by

$$C_{snb} \le \frac{P_o}{2kV_oV_{d\min}} (1 - 2D_{\max} - D_{aux})$$
 (26)

#### D. Selection of $L_a$ and $C_a$

The reversed  $i_a$  in the auxiliary circuit during Interval 3 should complete its negative half cycle resonance within that interval. Hence, the following equation should be satisfied:

$$C_a \le \frac{D_{\min}^2}{\pi^2 f_s^2 L_a} \tag{27}$$

On the other hand, (11) and (13) indicate that  $L_a$  should be selected a large value in order to reduce the magnitude of the resonant current and hence the conduction losses in  $O_2$ .

In order to achieve ZVS in  $Q_1$ ,  $u_{d1}$  must reach zero Volts in Interval 1. (5) and (8) indicate that  $L_a$  is dependent on  $C_{snb}$ ,  $L_s$ , and  $D_{aux}$ . The value of  $L_a$  can be found by numerical method. Fig. 4 shows an example of the design curves to select  $L_a$ .

#### E. Selection of T<sub>a</sub>

The turns ratio  $k_a$  of  $T_a$  should be small to limit the reflected voltage of  $V_d$  seen on the primary side of  $T_a$ . Otherwise, this voltage, which is against the discharging current  $i_a$  in Interval 1, would become significant,  $C_{snb}$  could not be completely discharged, and ZVS would be lost in  $Q_1$ .

### F. Selection of Q2

A switch with low on-resistance and low inherent capacitance should be selected for  $Q_2$ . The voltage rating of  $Q_2$  should be the same as  $Q_1$ . The current rating is determined by (13).



Fig. 4 An example of design curves for selecting  $L_a$ , as a function of  $C_{smb}$ ,  $L_s$  and  $D_{aux}$ . In this example,  $V_{d \max}$ =60 V,  $f_s$ =200 kHz,,  $D_{\min}$ =0.2.



Fig. 5 The prototype converter. It employs self-driven synchronous rectifiers reported in [9]. The gate drives for synchronous rectifier  $D_{o1}$  is generated by a winding coupled to  $T_r$ , and for  $D_{o2}$  by a winding coupled to  $L_o$ .  $Q_3$  helps to fast turn off  $D_{o2}$ .  $D_{g2}$  blocks the excessive negative gate voltage during  $D_{o2}$  is off and thus protects  $D_{o2}$ .

TABLE I
PRINCIPAL PARAMETERS OF THE EXAMPLE CIRCUIT

| parameter                                |                              | parameter                      |               |
|------------------------------------------|------------------------------|--------------------------------|---------------|
| V <sub>d min</sub> , V <sub>in_max</sub> | 35, 60V                      | $C_{in}$                       | 100μF         |
| $P_o$                                    | $100W (V_o = 5V, I_o = 20A)$ | L <sub>o</sub> /C <sub>o</sub> | 12 μΗ / 400μF |
| $D_{\min} / D_{\max}$                    | 0.2 / 0.40                   | $Q_1$                          | IRF640*       |
| $f_{i}$                                  | 200kHz                       | $D_{o1}/D_{o2}$                | MTP75N05*     |
| L,,                                      | 160μΗ                        | $Q_3$                          | IRF510        |
| k                                        | 3:1                          | Controller                     | UC3855AN      |
| $D_{aux}$                                | 0.1                          | $k_a$                          | 1:7           |
| $C_{sub}$                                | 16nF                         | $Q_2$                          | IRF634        |
| $L_{d}/C_{a}$                            | 1.5µH/66nF                   | $D_1$ , $D_2$                  | HFA08TB       |

<sup>\*</sup> Two in parallel.

### G. Selection of $D_1$ and $D_2$

 $D_1$  and  $D_2$  should be fast recovery diodes. Their voltage rating should be higher than  $2V_{d \text{ max}}$ , and their current rating should be higher than  $f_sC_{snb}V_{d \text{ max}}$ .

#### H. Design Example

A design example is given here. Fig. 5 shows the example circuit. Self-driven synchronous rectifiers that is reported in [9] are employed in the output stage of the circuit.

Table I shows the principal specifications and parameters of the power circuit and the auxiliary circuit of the prototype forward converter.

### V. EXPERIMENTAL AND SIMULATION RESULTS

A prototype of 5 V, 100 W circuit operated at 200 kHz has been built. The circuit is shown in Fig. 5 and the circuit parameters are shown in Table I.

Fig. 6 shows typical simulation results. In 6.a, it is seen that the magnetizing current returns to the same point after each cycle, i.e.,  $T_r$  achieves self reset. In 6.b and c, it is seen that ZVS is achieved in both the main and auxiliary switches.

Fig. 7 shows the experimental waveforms of the main switch  $Q_1$  under different operating conditions. It is seen clearly that ZVS is always achieved in  $Q_1$ .



a. Magnetizing current of the power transformer (Scale: 10V/div., 0.5A/div.).



b. Key waveforms of auxiliary switch (Scale: 40 V/div., 5 A/div.).



c. Key waveforms of main switch (Scale: 40 V/div., 5 A/div.).

**Fig. 6** Simulation results: key waveforms. Simulation conditions are:  $V_d = 50 \text{ V}$ ,  $f_s = 200 \text{ kHz}$ ,  $P_o = 90 \text{ W}$ .



Fig. 7 Experimental waveforms of the main switch.  $f_s$ =200 kHz, high line  $V_d$  = 55 V, low line  $V_d$  = 35 V, full load  $P_o$ =90W, and light load  $P_o$ =30W. Scales: vertical-5 V/div. for gating signal, 20 V/div. for drain voltage; horizontal: 1 µs/div.



Bottom: drain current.



**b.** High line full load. Top trace: gating. Middle: drain voltage. Bottom: drain current.





Low line light load. Top trace: gating. Middle: drain voltage.

Bottom: drain current.

d. High line light load. Top trace gating. Middle: drain voltage.
Bottom: drain current.

Bottom: drain current.

Fig. 8 Key waveforms of the auxiliary switch of the experimental results.  $f_s$ =200 kHz, high line  $V_d$  = 55 V, low line  $V_d$  = 35 V, full load  $P_o$ =90W, and light load  $P_o$ =30W. Scales: vertical-5 V/div. for gating signal, 20 V/div. for drain voltage, 5 A/div. for drain current; horizontal: 0.5 µs/div.



The input voltage  $V_d(V)$ 

a. The efficiency vs. input voltage at full load (90 W).



b. The efficiency vs. output power under fixed input voltage (45 V).

Fig. 9 The overall efficiency of the proposed ZVS converter topology.

Fig. 8 shows the experimental waveforms of the auxiliary switch  $Q_2$  under different operating conditions. It is seen clearly that ZVS is always achieved in  $Q_2$ .

Fig. 9 shows the experimental results of the overall efficiency under different operating conditions. It is seen that the proposed topology has about 90% efficiency and it is almost constant over the entire range of input voltage. Also the proposed topology has about 2-3% better efficiency than the previously published ZVS forward topology [8].

#### VI. CONCLUSIONS

The proposed forward converter topology achieves ZVS in both the main and auxiliary switches, and the power transformer self resets without the use of conventional tertiary reset winding. The converter has about 90% overall efficiency over entire range of input voltage.

#### ACKNOWLEDGMENT

This work is performed as a part of Collaborative R&D between Astec Advanced Power Systems and Concordia University. The authors of this paper would like to thank Mr. G. Spak at Pulse Canada, Ltd., Ottawa, for providing the optimized magnetics for the experiment.

#### REFERENCES

- [1] B. Carsten, "Design techniques for transformer active reset circuits at high frequencies and power levels", *High Frequency Power Conversion Proceedings*, 1990, pp. 235-246.
- [2] K. Harada and H. Sakamoto, "Switched snubber for high frequency switching", *IEEE PESC '90 Record*, Vol.1, pp. 181-188.
- [3] F. Tsai and W. Ng, "A low cost, low-loss active voltage-clamp circuit for interleaved single-ended forward PWM converter", *IEEE APEC '93 Record*, pp. 729-733.
- [4] W. Tang, W. Tabisz, A. Lofti, F. C. Lee and V. Vorperian, "DC analysis and design of forward zero-voltage-switched multi- resonant converter", *IEEE PESC '90 Record*, pp. 333-340.
- [5] B. Andreycak, "Active clamp and reset technique enhances forward converter performance", *Unitrode Design Seminar* '94, Section 3, pp. 1-18.
- [6] T. Zaitu, T. Ninomiya, M. Shoyama and H. Tanaka, "PWM-controlled current-mode resonant converter using an active-clamp technique", *IEEE PESC '96 Record*, pp. 89-93.
- [7] G. B. Joung, "New soft switched PWM converter", IEEE PESC '96 Record, pp. 63-68.
- [8] Y. Xi, P. K. Jain, G. Joos and H. Jin, "A zero voltage switching forward converter topology", *IEEE INTELEC'97 Record*, pp. 116-123.
- [9] Y. Xi, P. K. Jain and G. Joos, "An improved gating technique for the synchronous rectifier MOSFETs in the forward converter topology", *Proceedings of IEEE CCECE* '97, pp. 552-555