| Name                                                                                      | EEM16/                                                                                                             | $\overline{	ext{CSM51}}$                                         | A (Fall 2017)                                                                                                                                                                                         | SID #                                                                            |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|                                                                                           | •                                                                                                                  |                                                                  | Digital Systems                                                                                                                                                                                       |                                                                                  |
|                                                                                           | Prof. Anku                                                                                                         | ır Mehta : m                                                     | nehtank@ucla.edu                                                                                                                                                                                      |                                                                                  |
|                                                                                           | Problem set 3   Show all work.                                                                                     | _                                                                | Monday Nov. 6, 2017<br>Monday Nov. 13, 2017                                                                                                                                                           | 7                                                                                |
| structions                                                                                |                                                                                                                    |                                                                  |                                                                                                                                                                                                       |                                                                                  |
| nitted work must lead on the four may use any to see such as Logisim, four must submit to | be yours alone. Be sure to<br>cools or refer to published<br>WolframAlpha, etc., pro-<br>this cover sheet plus all | to indicate wi<br>papers, book<br>wided you pro<br>pages of your | with others to share thoughts<br>th whom you've collaborated as, or course notes. You're allo<br>operly cite them in the space to<br>solutions based on the proce-<br>have written, you will get zero | and in what manner.  wed to make use of online below.  edure below. Please write |
| bmission pr                                                                               | rocedure                                                                                                           |                                                                  |                                                                                                                                                                                                       |                                                                                  |
| need to submit youttps://gradesco                                                         | our solution online at Grappe.com/                                                                                 | adescope:                                                        |                                                                                                                                                                                                       |                                                                                  |
| k where each quest                                                                        |                                                                                                                    | cone for subm                                                    | nitting homework. You will no                                                                                                                                                                         | eed to upload a PDF and                                                          |
|                                                                                           | e-static-assets.s3-u                                                                                               |                                                                  | azonaws.com/help/submitti                                                                                                                                                                             | ing_hw_guide.pdf                                                                 |
| llaborators                                                                               | e-static-assets.s3-u                                                                                               |                                                                  | azonaws.com/help/submitti                                                                                                                                                                             | ing_hw_guide.pdf                                                                 |

# $\mathbf{C}$

| $\Omega_1$ | nline resources                               |
|------------|-----------------------------------------------|
|            | ntify which online tools you've used, if any. |
|            |                                               |
|            |                                               |
|            |                                               |

### 1 SR latch (8+2 pts)

Consider the non-combinational circuit seen below, known as an SR latch, with inputs S, R and outputs Q, Q'. Assume both NOR gates have identical contamination and propagation delays  $t_{CD}, t_{PD}$  respectively, and note that the two diagonal wires do not connect to each other.



Figure 1: SR latch

- 1.0(a). (4 pts) Assume an initial condition for all t < 0 of S = R = Q = 0; Q' = 1, and  $t_{CD} = 1$ ,  $t_{PD} = 2$ . Draw a complete timing diagram for the following sequence of levels:
  - $@t = 0: S \to 1$
  - $@t = 5: S \to 0$
  - $@t = 10: R \to 1$
  - $@t = 15: R \to 0$
- 1.0(b). (4 pts) This is called an SR latch because a high value on the S input sets the output Q to 1, while a high value on the R input resets the output Q to 0; Q' is the inverse of (NOT) Q. (What happens when both S and R are low?) Define a dynamic discipline for this latch to ensure exactly this behavior.
- 1.0(c). (EXTRA CREDIT 2 pts) Recall from lecture that the D latch takes two inputs D, G; the output Q follows D when G is high, and holds its value when G is low. Build a D latch from an SR latch and any additional CMOS gates, and draw the resulting gate diagram.

## 2 Multiplier (15+3 pts)

Consider two 4-bit unsigned inputs  $A = A_3 A_2 A_1 A_0$ ,  $B = B_3 B_2 B_1 B_0$ . Recall that their product can be written as the sum of partial products:

$$AB = \hat{B_3} \cdot A \cdot 2^3 + B_2 \cdot A \cdot 2^2 + B_1 \cdot A \cdot 2^1 + B_0 \cdot A \cdot 2^0 = B_3 \cdot (A \cdot 2^3) + B_2 \cdot (A \cdot 2^2) + B_1 \cdot (A \cdot 2^1) + B_0 \cdot (A \cdot 2^0).$$

- 2.0(a). (5 pts) Assume A and B have been loaded into D-registers. Sequentially generate each partial product by generating the lowest order partial product, then shifting A and B appropriately to load into their respective registers for the next clock cycle. Draw this circuit, built with any CMOS gates or muxes, along with the two D-registers. What width do these registers need to be?
- 2.0(b). (5 pts) Add to the above an accumulator, storing the running sum of the partial products in another D-register. You may use a ripple carry adder block.
- 2.0(c). (2 pts) Add to the above a one-bit output indicating when the complete product has been generated. You may use any CMOS gates or muxes.
- 2.0(d). (3 pts) Write out the timing constraints that must be met for this sequential system to be valid, in terms of  $t_{CD}$  and  $t_{PD}$  of each module in your circuit along with  $t_{\text{SETUP}}$  and  $t_{\text{HOLD}}$  of the D-registers.
- 2.0(e). (EXTRA CREDIT 3 pts) Add to the above a one-bit reset input and two 4-bit inputs for A and B, zeroing out the accumulator as well as loading A and B into their respective registers when the reset input is high. You may use any CMOS gates or muxes.

### 3 Vowel decoder (15 pts)

The relative frequencies of the vowels in the english language are (approximately) as follows<sup>1</sup>:

- A = 20%
- E = 32%
- I = 17%
- 0 = 19%
- U = 7%
- Y = 5%
- 3.0(a). (2 pts) Come up with a variable-width Huffman encoding for these vowels, as well as an n-bit fixed-width binary encoding (what is n?). Make sure the n-bit label n'b0 is not assigned to any value in the fixed-width encoding.
- 3.0(b). (3 pts) Draw a state diagram for a Moore FSM decoder that has a one-bit input stream of Huffman-encoded vowels, and generates the n-bit binary encoded output when a complete variable-width code has been received, or n'b0 otherwise.
- 3.0(c). (3 pts) Draw a state diagram for a Mealy FSM decoder that has a one-bit input stream of Huffman-encoded vowels, and generates the n-bit binary encoded output when a complete variable-width code has been received, or n'b0 otherwise.
- 3.0(d). (2 pts) Draw the state transition table for the Mealy decoder of part 3.0(c), labeling each state with a binary value.
- 3.0(e). (5 pts) Implement the Mealy decoder of part 3.0(c) using a D-register to hold the current state, a D-register to gate the input, and muxes to generate the next state and output values.

## 4 Your turn (12 pts)

It's often said that you don't truly understand a subject until you can teach it. What was a topic that you struggled with so far in this class? Write and solve a pset problem that sheds light on this particular topic.

 $<sup>^{1} \</sup>texttt{https://en.wikipedia.org/wiki/Letter\_frequency\#Relative\_frequencies\_of\_letters\_in\_the\_English\_language}$