## DSD F 18

## Lab 7 State Machine Chart with ROM

| Name                                                                                                                                                                                                                                                                                               | Andrew Quick                              | abc123 _      | qxt050         | Date            | 10/9/2024                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------|----------------|-----------------|------------------------------|
|                                                                                                                                                                                                                                                                                                    |                                           |               |                |                 |                              |
| 1. What are the Inputs to the ROM and how many rows must the ROM have?                                                                                                                                                                                                                             |                                           |               |                |                 |                              |
| Since 5 inp                                                                                                                                                                                                                                                                                        | out bits (3 user inputs and<br>e 32 rows. | d 2 state inp | outs) can repi | resent 2^5=32   | combinations, the ROM        |
| 2. How m                                                                                                                                                                                                                                                                                           | any outputs and how mar                   | ny columns    | must the RON   | л have?         |                              |
| 5 (2 for the next state and 3 for the outputs), therefore 5 columns.                                                                                                                                                                                                                               |                                           |               |                |                 |                              |
| 3. How m                                                                                                                                                                                                                                                                                           | any effective address line                | s?            |                |                 |                              |
| 5 address lines, 3 user inputs and 2 state inputs.                                                                                                                                                                                                                                                 |                                           |               |                |                 |                              |
| 4. Write t<br>10 for A a                                                                                                                                                                                                                                                                           | •                                         | se if you im  | olemented it   | with 2 FF and c | oded the 3 States 00, 01 and |
| Flip-Flop Input DA: $DA=A'\cdot X2$<br>Flip-Flop Input DB: $DB=(A'\cdot B'\cdot X1')+(A'\cdot B'\cdot X1\cdot X3')+(A\cdot B')$<br>Output Z3: $Z3=(A\cdot X1)+(A\cdot B'\cdot X2)$<br>Output Z2: $Z2=(A'\cdot B\cdot X3')+(A\cdot X1)$<br>Output Z1: $Z1=(A\cdot X2\cdot X3)+(A'\cdot B'\cdot X1)$ |                                           |               |                |                 |                              |
| 5. Did you                                                                                                                                                                                                                                                                                         | provide for Q and Q' outp                 | outs from yo  | our FF's? Wh   | y would this be | e helpful?                   |
| This would                                                                                                                                                                                                                                                                                         | d be helpful for debuggin                 | g and simpl   | er logic equa  | tions.          |                              |
| 5. Which method required more resources on the FPGA (check the usage report)?                                                                                                                                                                                                                      |                                           |               |                |                 |                              |
| ROM uses more memory cells. Logic equations use more LUTs and FFs.                                                                                                                                                                                                                                 |                                           |               |                |                 |                              |
| 6. Which                                                                                                                                                                                                                                                                                           | method did you find was (                 | easier to do  | ?              |                 |                              |
| 7. Paste ir                                                                                                                                                                                                                                                                                        | າ your code.                              |               |                |                 |                              |
| `timescale                                                                                                                                                                                                                                                                                         | e 1ns/10ps                                |               |                |                 |                              |
| module co                                                                                                                                                                                                                                                                                          | ounting_state_machine                     |               |                |                 |                              |
|                                                                                                                                                                                                                                                                                                    |                                           |               |                |                 |                              |

```
(
parameter NUM_SEGMENTS = 8,
parameter CLK_PER = 10, // Clock period in ns
parameter REFR_RATE = 1000, // Refresh rate in Hz
parameter ASYNC_BUTTON = "SAFE" // "CLOCK", "NOCLOCK", "SAFE", "DEBOUNCE"
input wire
                    clk,
input wire
                    BTNC, // Change state
input wire
                    CPU_RESETN,
                     SW, // Switch inputs: SW[15:11] for address, SW[7:0] for data
input wire [2:0]
output logic [NUM_SEGMENTS-1:0] anode,
output logic [7:0]
                       cathode
);
logic [NUM_SEGMENTS-1:0][3:0]
                                 encoded;
logic [NUM_SEGMENTS-1:0]
                               digit_point;
logic
                   reset;
seven_segment
 #
 .NUM_SEGMENTS (NUM_SEGMENTS),
 .CLK_PER (CLK_PER), // Clock period in ns
 .REFR_RATE (REFR_RATE) // Refresh rate in Hz
 )
u_7seg
 (
```

```
.clk
          (clk),
 .reset
           (reset),
 .encoded
             (encoded),
 .digit_point (digit_point),
 .anode
            (anode),
 .cathode
             (cathode)
 );
// Capture the rising edge of button press
logic
                     last_button;
logic
                     button;
(* mark_debug = "true" *) logic button_down;
initial begin
 last_button = 1'b0;
                       // Initialize single-bit signals
 button = 1'b0;
 button_down = 1'b0;
end
generate
 if (ASYNC_BUTTON == "SAFE") begin : g_CLOCK
  (* ASYNC_REG = "TRUE", mark_debug = "true" *) logic [2:0] button_sync;
  always @(posedge clk) begin
   // BTNC handling (Move to the next state)
   button_down <= 1'b0; // Reset button_down</pre>
   button_sync <= {button_sync[1:0], BTNC}; // Shift in BTNC state</pre>
```

```
if (button_sync[2:1] == 2'b01)
    button_down <= 1'b1; // Button pressed</pre>
   else
    button_down <= 1'b0; // No button press detected</pre>
  end
 end else begin : g_NOCLOCK
  always @(posedge clk) begin
   last_button <= button;</pre>
   button <= BTNC;</pre>
   if (BTNC & ~last_button)
    button_down <= 1'b1; // Button pressed (detect rising edge)</pre>
   else
    button_down <= 1'b0;</pre>
  end
 end
endgenerate
// Define states
parameter S0 = 2'b00, S1 = 2'b01, S2 = 2'b10;
// State variables
reg [1:0] state, next_state;
logic [2:0] Z; // Output from state machine to encoded
// Use SW[2:0] as input for state transitions
wire [2:0] sw_input = SW[2:0]; // Use the lowest 3 bits of SW for state transitions
```

```
// Button handling logic
(* ASYNC_REG = "TRUE" *) logic [2:0] button_sync;
// State machine next state logic
always @(posedge clk or negedge CPU_RESETN) begin
 if (!CPU_RESETN) begin
  state <= S0; // Start in state S0 on reset</pre>
 end else if (button_down) begin
  state <= next_state;</pre>
 end
end
initial begin
 encoded = '0;
 digit_point = '1;
end
// State transition logic
always @(*) begin
 case (state)
  S0: begin
   case (sw_input)
    3'b000: begin
     next_state = S1;
     Z = 3'b010;
    end
    3'b001: begin
     next_state = S1;
```

```
Z = 3'b010;
end
3'b010: begin
next_state = S2;
Z = 3'b101;
end
3'b011: begin
 next_state = S1;
 Z = 3'b001;
end
3'b100: begin
next_state = S1;
Z = 3'b010;
end
3'b101: begin
 next_state = S1;
 Z = 3'b010;
end
3'b110: begin
 next_state = S2;
Z = 3'b101; // Set Z based on transition for S0
end
3'b111: begin
 next_state = S2;
 Z = 3'b001;
end
default: begin
 next_state = S0;
```

```
end
 endcase
end
S1: begin
Z = 3'b001;
 case (sw_input)
  3'b000: next_state = $1;
  3'b001: next_state = $1;
  3'b010: next_state = $2;
  3'b011: next_state = $2;
  3'b100: next_state = $1;
  3'b101: next_state = $1;
  3'b110: next_state = $2;
  3'b111: next_state = $2;
  default: next_state = $1;
 endcase
end
S2: begin
 Z = 3'b001;
 case (sw_input)
  3'b000: next_state = $1;
  3'b001: next_state = $0;
  3'b010: next_state = $1;
  3'b011: next_state = $0;
  3'b100: next_state = $1;
  3'b101: next_state = $0;
  3'b110: next_state = $1;
  3'b111: next_state = $0;
```

```
default: next_state = S2;
    endcase
   end
   default: next_state = S0;
  endcase
 end
// Seven-segment display encoding
 always @(posedge clk) begin
  if (button_down) begin
   encoded[4] <= Z;
   encoded[0] <= next_state;</pre>
  end
  if (!CPU_RESETN) begin
   encoded <= 4'b0000; // Reset encoded display
  end
 end
endmodule
// seven_segment.sv
//
// Encapsulate multiple seven segment displays using the cathode driver plus an
// anode driver.
`timescale 1ns/10ps
module seven_segment
#
```

```
parameter NUM_SEGMENTS = 8,
parameter CLK_PER = 10, // Clock period in ns
parameter REFR_RATE = 1000 // Refresh rate in Hz
)
input wire
                      clk,
input wire
                      reset, // active high reset
input wire [NUM_SEGMENTS-1:0][3:0] encoded,
input wire [NUM_SEGMENTS-1:0]
output logic [NUM_SEGMENTS-1:0] anode,
output logic [7:0]
                        cathode
);
localparam INTERVAL = int'(100000000 / (CLK_PER * REFR_RATE));
logic [$clog2(INTERVAL)-1:0]
                              refresh_count;
logic [$clog2(NUM_SEGMENTS)-1:0] anode_count;
logic [NUM_SEGMENTS-1:0][7:0]
                                 segments;
cathode_top ct[NUM_SEGMENTS]
 (
 .clk
        (clk),
 .encoded (encoded),
 .digit_point(digit_point),
 .cathode (segments)
 );
```

```
refresh_count = '0;
 anode_count = '0;
 end
 always @(posedge clk) begin
  if (refresh_count == INTERVAL) begin
  refresh_count <= '0;
  anode_count <= anode_count + 1'b1;</pre>
  end else refresh_count <= refresh_count + 1'b1;</pre>
            <= '1;
  anode
  anode[anode_count] <= '0;</pre>
                  <= segments[anode_count];
  cathode
  if (reset) begin
  refresh_count <= '0;
  anode_count <= '0;
  end
 end
endmodule
// cathode_top.sv
// Drive the cathodes of 7 segment display
// -----
//
// input the encoded value from 0-F and generate the cathode signals
`timescale 1ns/10ps
module cathode_top
```

```
(
input wire
               clk,
input wire [3:0] encoded,
input wire
               digit_point,
output logic [7:0] cathode
);
always_ff @(posedge clk) begin
 cathode[7] <= digit_point;</pre>
 case (encoded)
  4'h0: cathode[6:0] <= 7'b1000000;
  4'h1: cathode[6:0] <= 7'b1111001;
  4'h2: cathode[6:0] <= 7'b0100100;
  4'h3: cathode[6:0] <= 7'b0110000;
  4'h4: cathode[6:0] <= 7'b0011001;
  4'h5: cathode[6:0] <= 7'b0010010;
  4'h6: cathode[6:0] <= 7'b0000010;
  4'h7: cathode[6:0] <= 7'b1111000;
  4'h8: cathode[6:0] <= 7'b0000000;
  4'h9: cathode[6:0] <= 7'b0010000;
  4'hA: cathode[6:0] <= 7'b0001000;
  4'hB: cathode[6:0] <= 7'b0000011;
  4'hC: cathode[6:0] <= 7'b1000110;
  4'hD: cathode[6:0] <= 7'b0100001;
  4'hE: cathode[6:0] <= 7'b0000110;
  4'hF: cathode[6:0] <= 7'b0001110;
 endcase
end
```

## endmodule